1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 55d2b9cadSXuan Huimport chisel3.util._ 6bf35baadSXuan Huimport utils.SeqUtils 7dd473fffSXuan Huimport xiangshan.backend.BackendParams 85d2b9cadSXuan Huimport xiangshan.backend.Bundles._ 939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig 10f39a61a1SzhanglyGitimport xiangshan.backend.datapath.WbConfig.{IntWB, PregWB, VfWB} 115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource} 1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams} 135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 14520f7dacSsinsanctionimport xiangshan.SelImm 15730cfbc0SXuan Hu 16730cfbc0SXuan Hucase class IssueBlockParams( 17730cfbc0SXuan Hu // top down 18670870b3SXuan Hu private val exuParams: Seq[ExeUnitParams], 1956bcaed7SHaojin Tang val numEntries : Int, 20bf35baadSXuan Hu numEnq : Int, 2128607074Ssinsanction numComp : Int, 22730cfbc0SXuan Hu numDeqOutside : Int = 0, 23730cfbc0SXuan Hu numWakeupFromOthers : Int = 0, 24730cfbc0SXuan Hu XLEN : Int = 64, 25730cfbc0SXuan Hu VLEN : Int = 128, 26730cfbc0SXuan Hu vaddrBits : Int = 39, 27730cfbc0SXuan Hu // calculate in scheduler 289b258a00Sxgkiri var idxInSchBlk : Int = 0, 29730cfbc0SXuan Hu)( 30730cfbc0SXuan Hu implicit 31730cfbc0SXuan Hu val schdType: SchedulerType, 32730cfbc0SXuan Hu) { 33dd473fffSXuan Hu var backendParam: BackendParams = null 34dd473fffSXuan Hu 35670870b3SXuan Hu val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit) 36670870b3SXuan Hu 37670870b3SXuan Hu val allExuParams = exuParams 38670870b3SXuan Hu 399b258a00Sxgkiri def updateIdx(idx: Int): Unit = { 409b258a00Sxgkiri this.idxInSchBlk = idx 419b258a00Sxgkiri } 429b258a00Sxgkiri 43730cfbc0SXuan Hu def inMemSchd: Boolean = schdType == MemScheduler() 44730cfbc0SXuan Hu 45730cfbc0SXuan Hu def inIntSchd: Boolean = schdType == IntScheduler() 46730cfbc0SXuan Hu 47730cfbc0SXuan Hu def inVfSchd: Boolean = schdType == VfScheduler() 48730cfbc0SXuan Hu 49e07131b2Ssinsanction def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstuCnt > 0 || HyuCnt > 0) 50730cfbc0SXuan Hu 51730cfbc0SXuan Hu def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0 52730cfbc0SXuan Hu 53730cfbc0SXuan Hu def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0 54730cfbc0SXuan Hu 5556715025SXuan Hu def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0 5656715025SXuan Hu 57e07131b2Ssinsanction def isVecLduIQ: Boolean = inMemSchd && VlduCnt > 0 582d270511Ssinsanction 59e07131b2Ssinsanction def isVecStuIQ: Boolean = inMemSchd && VstuCnt > 0 602d270511Ssinsanction 61e07131b2Ssinsanction def isVecMemIQ: Boolean = isVecLduIQ || isVecStuIQ 622d270511Ssinsanction 63670870b3SXuan Hu def numExu: Int = exuBlockParams.count(!_.fakeUnit) 64730cfbc0SXuan Hu 65730cfbc0SXuan Hu def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max 66730cfbc0SXuan Hu 67730cfbc0SXuan Hu def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max 68730cfbc0SXuan Hu 69730cfbc0SXuan Hu def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max 70730cfbc0SXuan Hu 71730cfbc0SXuan Hu def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max 72730cfbc0SXuan Hu 73730cfbc0SXuan Hu def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max 74730cfbc0SXuan Hu 75730cfbc0SXuan Hu def numSrc: Int = exuBlockParams.map(_.numSrc).max 76730cfbc0SXuan Hu 77730cfbc0SXuan Hu def readIntRf: Boolean = numIntSrc > 0 78730cfbc0SXuan Hu 79730cfbc0SXuan Hu def readFpRf: Boolean = numFpSrc > 0 80730cfbc0SXuan Hu 81730cfbc0SXuan Hu def readVecRf: Boolean = numVecSrc > 0 82730cfbc0SXuan Hu 83730cfbc0SXuan Hu def readVfRf: Boolean = numVfSrc > 0 84730cfbc0SXuan Hu 85730cfbc0SXuan Hu def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _) 86730cfbc0SXuan Hu 87730cfbc0SXuan Hu def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _) 88730cfbc0SXuan Hu 89730cfbc0SXuan Hu def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _) 90730cfbc0SXuan Hu 91730cfbc0SXuan Hu def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted 92730cfbc0SXuan Hu 93730cfbc0SXuan Hu def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _) 94730cfbc0SXuan Hu 95730cfbc0SXuan Hu def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _) 96730cfbc0SXuan Hu 97730cfbc0SXuan Hu def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _) 98730cfbc0SXuan Hu 99730cfbc0SXuan Hu def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _) 100730cfbc0SXuan Hu 101730cfbc0SXuan Hu def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger 102730cfbc0SXuan Hu 103730cfbc0SXuan Hu def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0 104730cfbc0SXuan Hu 105730cfbc0SXuan Hu def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _) 106730cfbc0SXuan Hu 10717985fbbSZiyue Zhang def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _) 10817985fbbSZiyue Zhang 109*b6279fc6SZiyue Zhang def writeVConfig: Boolean = exuBlockParams.map(_.writeVConfig).reduce(_ || _) 110*b6279fc6SZiyue Zhang 111730cfbc0SXuan Hu def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq 112730cfbc0SXuan Hu 113730cfbc0SXuan Hu def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf) 114730cfbc0SXuan Hu 115730cfbc0SXuan Hu def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf) 116730cfbc0SXuan Hu 117730cfbc0SXuan Hu def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf) 118730cfbc0SXuan Hu 119730cfbc0SXuan Hu def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf) 120730cfbc0SXuan Hu 121730cfbc0SXuan Hu def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB) 122730cfbc0SXuan Hu 123730cfbc0SXuan Hu def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN 124730cfbc0SXuan Hu 125730cfbc0SXuan Hu def numDeq: Int = numDeqOutside + exuBlockParams.length 126730cfbc0SXuan Hu 12728607074Ssinsanction def numSimp: Int = numEntries - numEnq - numComp 12828607074Ssinsanction 12928607074Ssinsanction def isAllComp: Boolean = numComp == (numEntries - numEnq) 13028607074Ssinsanction 13128607074Ssinsanction def isAllSimp: Boolean = numComp == 0 13228607074Ssinsanction 13328607074Ssinsanction def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp) 13428607074Ssinsanction 135730cfbc0SXuan Hu def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum 136730cfbc0SXuan Hu 137730cfbc0SXuan Hu def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum 138730cfbc0SXuan Hu 139730cfbc0SXuan Hu def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum 140730cfbc0SXuan Hu 141730cfbc0SXuan Hu def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum 142730cfbc0SXuan Hu 143730cfbc0SXuan Hu def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum 144730cfbc0SXuan Hu 145730cfbc0SXuan Hu def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum 146730cfbc0SXuan Hu 147730cfbc0SXuan Hu def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum 148730cfbc0SXuan Hu 149730cfbc0SXuan Hu def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum 150730cfbc0SXuan Hu 151730cfbc0SXuan Hu def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum 152730cfbc0SXuan Hu 153d91483a6Sfdy def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum 154730cfbc0SXuan Hu 155730cfbc0SXuan Hu def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum 156730cfbc0SXuan Hu 157730cfbc0SXuan Hu def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum 158730cfbc0SXuan Hu 159730cfbc0SXuan Hu def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum 160730cfbc0SXuan Hu 161b133b458SXuan Hu def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu) 162730cfbc0SXuan Hu 163b133b458SXuan Hu def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu) 164730cfbc0SXuan Hu 165730cfbc0SXuan Hu def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum 166730cfbc0SXuan Hu 167730cfbc0SXuan Hu def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum 168730cfbc0SXuan Hu 169670870b3SXuan Hu def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta 170b133b458SXuan Hu 1718a66c02cSXuan Hu def LdExuCnt = LduCnt + HyuCnt 1728a66c02cSXuan Hu 173730cfbc0SXuan Hu def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum 174730cfbc0SXuan Hu 175730cfbc0SXuan Hu def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum 176730cfbc0SXuan Hu 177730cfbc0SXuan Hu def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum 178730cfbc0SXuan Hu 179730cfbc0SXuan Hu def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum 180730cfbc0SXuan Hu 181730cfbc0SXuan Hu def numRedirect: Int = exuBlockParams.count(_.hasRedirect) 182730cfbc0SXuan Hu 18339c59369SXuan Hu /** 18439c59369SXuan Hu * Get the regfile type that this issue queue need to read 18539c59369SXuan Hu */ 18639c59369SXuan Hu def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _) 18739c59369SXuan Hu 18839c59369SXuan Hu /** 18939c59369SXuan Hu * Get the regfile type that this issue queue need to read 19039c59369SXuan Hu */ 19139c59369SXuan Hu def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _) 19239c59369SXuan Hu 19339c59369SXuan Hu /** 19439c59369SXuan Hu * Get the max width of psrc 19539c59369SXuan Hu */ 19639c59369SXuan Hu def rdPregIdxWidth = { 19739c59369SXuan Hu this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 19839c59369SXuan Hu } 19939c59369SXuan Hu 20039c59369SXuan Hu /** 20139c59369SXuan Hu * Get the max width of pdest 20239c59369SXuan Hu */ 20339c59369SXuan Hu def wbPregIdxWidth = { 20439c59369SXuan Hu this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 20539c59369SXuan Hu } 20639c59369SXuan Hu 207bf35baadSXuan Hu def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs) 208bf35baadSXuan Hu 209bf35baadSXuan Hu /** Get exu source wake up 210bf35baadSXuan Hu * @todo replace with 211bf35baadSXuan Hu * exuBlockParams 212bf35baadSXuan Hu * .flatMap(_.iqWakeUpSinkPairs) 213bf35baadSXuan Hu * .map(_.source) 214bf35baadSXuan Hu * .distinctBy(_.name) 215bf35baadSXuan Hu * when xiangshan is updated to 2.13.11 216bf35baadSXuan Hu */ 217bf35baadSXuan Hu def wakeUpInExuSources: Seq[WakeUpSource] = { 218bf35baadSXuan Hu SeqUtils.distinctBy( 219bf35baadSXuan Hu exuBlockParams 220bf35baadSXuan Hu .flatMap(_.iqWakeUpSinkPairs) 221bf35baadSXuan Hu .map(_.source) 222bf35baadSXuan Hu )(_.name) 223bf35baadSXuan Hu } 224bf35baadSXuan Hu 225bf35baadSXuan Hu def wakeUpOutExuSources: Seq[WakeUpSource] = { 226bf35baadSXuan Hu SeqUtils.distinctBy( 227bf35baadSXuan Hu exuBlockParams 228bf35baadSXuan Hu .flatMap(_.iqWakeUpSourcePairs) 229bf35baadSXuan Hu .map(_.source) 230bf35baadSXuan Hu )(_.name) 231bf35baadSXuan Hu } 232bf35baadSXuan Hu 233bf35baadSXuan Hu def wakeUpToExuSinks = exuBlockParams 234bf35baadSXuan Hu .flatMap(_.iqWakeUpSourcePairs) 235bf35baadSXuan Hu .map(_.sink).distinct 236bf35baadSXuan Hu 2370c7ebb58Sxiaofeibao-xjtu def numWakeupToIQ: Int = wakeUpInExuSources.size 2380c7ebb58Sxiaofeibao-xjtu 239bf35baadSXuan Hu def numWakeupFromIQ: Int = wakeUpInExuSources.size 240bf35baadSXuan Hu 241bf35baadSXuan Hu def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers 242730cfbc0SXuan Hu 24339c59369SXuan Hu def numWakeupFromWB = { 24439c59369SXuan Hu val pregSet = this.pregReadSet 24539c59369SXuan Hu pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum 24639c59369SXuan Hu } 24739c59369SXuan Hu 248670870b3SXuan Hu def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0 249c0be7f33SXuan Hu 25063101478SHaojin Tang def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 251f39a61a1SzhanglyGit 252f39a61a1SzhanglyGit def needWakeupFromVfWBPort = backendParam.allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 253f39a61a1SzhanglyGit 254730cfbc0SXuan Hu def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct 255730cfbc0SXuan Hu 256f7f73727Ssinsanction def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs) 257f7f73727Ssinsanction 258f7f73727Ssinsanction def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq() 259f7f73727Ssinsanction 260f7f73727Ssinsanction def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length 261f7f73727Ssinsanction 262f7f73727Ssinsanction def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0 263f7f73727Ssinsanction 264520f7dacSsinsanction def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct 265520f7dacSsinsanction 266520f7dacSsinsanction // set load imm to 32-bit for fused_lui_load 26731386625Ssinsanction def deqImmTypesMaxLen: Int = if (isLdAddrIQ || isHyAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len 268520f7dacSsinsanction 269520f7dacSsinsanction def needImm: Boolean = deqImmTypes.nonEmpty 270520f7dacSsinsanction 271730cfbc0SXuan Hu // cfgs(exuIdx)(set of exu's wb) 27239c59369SXuan Hu 27339c59369SXuan Hu /** 27439c59369SXuan Hu * Get [[PregWB]] of this IssueBlock 27539c59369SXuan Hu * @return set of [[PregWB]] of [[ExeUnit]] 27639c59369SXuan Hu */ 27739c59369SXuan Hu def getWbCfgs: Seq[Set[PregWB]] = { 278730cfbc0SXuan Hu exuBlockParams.map(exu => exu.wbPortConfigs.toSet) 279730cfbc0SXuan Hu } 280730cfbc0SXuan Hu 281730cfbc0SXuan Hu def canAccept(fuType: UInt): Bool = { 282730cfbc0SXuan Hu Cat(getFuCfgs.map(_.fuType.U === fuType)).orR 283730cfbc0SXuan Hu } 284730cfbc0SXuan Hu 285dd473fffSXuan Hu def bindBackendParam(param: BackendParams): Unit = { 286dd473fffSXuan Hu backendParam = param 287dd473fffSXuan Hu } 288dd473fffSXuan Hu 289acf41503Ssinsanction def wakeUpSourceExuIdx: Seq[Int] = { 290acf41503Ssinsanction wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name)) 291acf41503Ssinsanction } 292acf41503Ssinsanction 293730cfbc0SXuan Hu def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = { 294730cfbc0SXuan Hu MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle))) 295730cfbc0SXuan Hu } 296730cfbc0SXuan Hu 297730cfbc0SXuan Hu def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = { 298670870b3SXuan Hu MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle))) 299730cfbc0SXuan Hu } 300730cfbc0SXuan Hu 301730cfbc0SXuan Hu def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 302670870b3SXuan Hu MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle))) 303730cfbc0SXuan Hu } 304730cfbc0SXuan Hu 3055d2b9cadSXuan Hu def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = { 306670870b3SXuan Hu MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle))) 3075d2b9cadSXuan Hu } 3085d2b9cadSXuan Hu 309730cfbc0SXuan Hu def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = { 310670870b3SXuan Hu MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x)))) 311730cfbc0SXuan Hu } 312730cfbc0SXuan Hu 313c0be7f33SXuan Hu def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 314c0be7f33SXuan Hu val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match { 315f39a61a1SzhanglyGit case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 316c0be7f33SXuan Hu case _ => Seq() 317c0be7f33SXuan Hu } 318c0be7f33SXuan Hu val vfBundle = schdType match { 319f39a61a1SzhanglyGit case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 320c0be7f33SXuan Hu case _ => Seq() 321c0be7f33SXuan Hu } 322c0be7f33SXuan Hu MixedVec(intBundle ++ vfBundle) 323bf35baadSXuan Hu } 324bf35baadSXuan Hu 325c0be7f33SXuan Hu def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 3264c5a0d77Sxiaofeibao-xjtu MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum)))) 327c0be7f33SXuan Hu } 328c0be7f33SXuan Hu 329c0be7f33SXuan Hu def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 330c0be7f33SXuan Hu MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam)))) 331c0be7f33SXuan Hu } 332c0be7f33SXuan Hu 333730cfbc0SXuan Hu def genOGRespBundle(implicit p: Parameters) = { 334730cfbc0SXuan Hu implicit val issueBlockParams = this 335730cfbc0SXuan Hu MixedVec(exuBlockParams.map(_ => new OGRespBundle)) 336730cfbc0SXuan Hu } 337730cfbc0SXuan Hu 338dd970561SzhanglyGit def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = { 3398d29ec32Sczw implicit val issueBlockParams = this 340dd970561SzhanglyGit MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x))) 3418d29ec32Sczw } 3428d29ec32Sczw 3432e0a7dc5Sfdy def genWbFuBusyTableReadBundle()(implicit p: Parameters) = { 3448d29ec32Sczw implicit val issueBlockParams = this 3452e0a7dc5Sfdy MixedVec(exuBlockParams.map{ x => 3462e0a7dc5Sfdy new WbFuBusyTableReadBundle(x) 3472e0a7dc5Sfdy }) 3482e0a7dc5Sfdy } 3492e0a7dc5Sfdy 3502e0a7dc5Sfdy def genWbConflictBundle()(implicit p: Parameters) = { 3512e0a7dc5Sfdy implicit val issueBlockParams = this 3522e0a7dc5Sfdy MixedVec(exuBlockParams.map { x => 3532e0a7dc5Sfdy new WbConflictBundle(x) 3542e0a7dc5Sfdy }) 3558d29ec32Sczw } 3568d29ec32Sczw 357730cfbc0SXuan Hu def getIQName = { 358730cfbc0SXuan Hu "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 359730cfbc0SXuan Hu } 3600721d1aaSXuan Hu 3610721d1aaSXuan Hu def getEntryName = { 3620721d1aaSXuan Hu "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 3630721d1aaSXuan Hu } 364730cfbc0SXuan Hu} 365