xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision 56bcaed72ac010ded9bfe27f9d4f23681656d04c)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
55d2b9cadSXuan Huimport chisel3.util._
6bf35baadSXuan Huimport utils.SeqUtils
7dd473fffSXuan Huimport xiangshan.backend.BackendParams
85d2b9cadSXuan Huimport xiangshan.backend.Bundles._
939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig
1039c59369SXuan Huimport xiangshan.backend.datapath.WbConfig.PregWB
115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
14730cfbc0SXuan Hu
15730cfbc0SXuan Hucase class IssueBlockParams(
16730cfbc0SXuan Hu  // top down
17670870b3SXuan Hu  private val exuParams: Seq[ExeUnitParams],
18*56bcaed7SHaojin Tang  val numEntries       : Int,
19bf35baadSXuan Hu  numEnq               : Int,
20730cfbc0SXuan Hu  numDeqOutside        : Int = 0,
21730cfbc0SXuan Hu  numWakeupFromOthers  : Int = 0,
22730cfbc0SXuan Hu  XLEN                 : Int = 64,
23730cfbc0SXuan Hu  VLEN                 : Int = 128,
24730cfbc0SXuan Hu  vaddrBits            : Int = 39,
25730cfbc0SXuan Hu  // calculate in scheduler
269b258a00Sxgkiri  var idxInSchBlk      : Int = 0,
27730cfbc0SXuan Hu)(
28730cfbc0SXuan Hu  implicit
29730cfbc0SXuan Hu  val schdType: SchedulerType,
30730cfbc0SXuan Hu) {
31dd473fffSXuan Hu  var backendParam: BackendParams = null
32dd473fffSXuan Hu
33670870b3SXuan Hu  val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit)
34670870b3SXuan Hu
35670870b3SXuan Hu  val allExuParams = exuParams
36670870b3SXuan Hu
379b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
389b258a00Sxgkiri    this.idxInSchBlk = idx
399b258a00Sxgkiri  }
409b258a00Sxgkiri
41730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
42730cfbc0SXuan Hu
43730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
46730cfbc0SXuan Hu
4797b279b9SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstaCnt > 0 || HyuCnt > 0)
48730cfbc0SXuan Hu
49730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
50730cfbc0SXuan Hu
51730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
52730cfbc0SXuan Hu
5356715025SXuan Hu  def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0
5456715025SXuan Hu
552d270511Ssinsanction  def isVecMemAddrIQ: Boolean = inMemSchd && (VlduCnt > 0 || VstaCnt > 0)
562d270511Ssinsanction
572d270511Ssinsanction  def isVecLdAddrIQ: Boolean = inMemSchd && VlduCnt > 0
582d270511Ssinsanction
592d270511Ssinsanction  def isVecStAddrIQ: Boolean = inMemSchd && VstaCnt > 0
602d270511Ssinsanction
612d270511Ssinsanction  def isVecStDataIQ: Boolean = inMemSchd && VstdCnt > 0
622d270511Ssinsanction
632d270511Ssinsanction  def isVecMemIQ: Boolean = (isVecLdAddrIQ || isVecStAddrIQ || isVecStDataIQ)
642d270511Ssinsanction
65670870b3SXuan Hu  def numExu: Int = exuBlockParams.count(!_.fakeUnit)
66730cfbc0SXuan Hu
67730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
68730cfbc0SXuan Hu
69730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
70730cfbc0SXuan Hu
71730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
72730cfbc0SXuan Hu
73730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
74730cfbc0SXuan Hu
75730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
76730cfbc0SXuan Hu
77730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
78730cfbc0SXuan Hu
79730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
80730cfbc0SXuan Hu
81730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
82730cfbc0SXuan Hu
83730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
84730cfbc0SXuan Hu
85730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
86730cfbc0SXuan Hu
87730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
88730cfbc0SXuan Hu
89730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
90730cfbc0SXuan Hu
91730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
92730cfbc0SXuan Hu
93730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
94730cfbc0SXuan Hu
95730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
96730cfbc0SXuan Hu
97730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
98730cfbc0SXuan Hu
99730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
100730cfbc0SXuan Hu
101730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
102730cfbc0SXuan Hu
103730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
104730cfbc0SXuan Hu
105730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
106730cfbc0SXuan Hu
107730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
108730cfbc0SXuan Hu
109730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
110730cfbc0SXuan Hu
111730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
112730cfbc0SXuan Hu
113730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
114730cfbc0SXuan Hu
115730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
116730cfbc0SXuan Hu
117730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
118730cfbc0SXuan Hu
119730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
120730cfbc0SXuan Hu
121730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
122730cfbc0SXuan Hu
123730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
124730cfbc0SXuan Hu
125730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
126730cfbc0SXuan Hu
127730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
128730cfbc0SXuan Hu
129730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
130730cfbc0SXuan Hu
131730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
132730cfbc0SXuan Hu
133730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
134730cfbc0SXuan Hu
135730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
136730cfbc0SXuan Hu
137730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
138730cfbc0SXuan Hu
139730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
140730cfbc0SXuan Hu
141730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
142730cfbc0SXuan Hu
143d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
144730cfbc0SXuan Hu
145730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
146730cfbc0SXuan Hu
147730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
148730cfbc0SXuan Hu
149730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
150730cfbc0SXuan Hu
151b133b458SXuan Hu  def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu)
152730cfbc0SXuan Hu
153b133b458SXuan Hu  def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu)
154730cfbc0SXuan Hu
155730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
156730cfbc0SXuan Hu
157730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
158730cfbc0SXuan Hu
159670870b3SXuan Hu  def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta
160b133b458SXuan Hu
1618a66c02cSXuan Hu  def LdExuCnt = LduCnt + HyuCnt
1628a66c02cSXuan Hu
163730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
164730cfbc0SXuan Hu
165730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
166730cfbc0SXuan Hu
167730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
168730cfbc0SXuan Hu
169730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
170730cfbc0SXuan Hu
1712d270511Ssinsanction  def VstaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vsta")).sum
1722d270511Ssinsanction
1732d270511Ssinsanction  def VstdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vstd")).sum
1742d270511Ssinsanction
175730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
176730cfbc0SXuan Hu
17739c59369SXuan Hu  /**
17839c59369SXuan Hu    * Get the regfile type that this issue queue need to read
17939c59369SXuan Hu    */
18039c59369SXuan Hu  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
18139c59369SXuan Hu
18239c59369SXuan Hu  /**
18339c59369SXuan Hu    * Get the regfile type that this issue queue need to read
18439c59369SXuan Hu    */
18539c59369SXuan Hu  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
18639c59369SXuan Hu
18739c59369SXuan Hu  /**
18839c59369SXuan Hu    * Get the max width of psrc
18939c59369SXuan Hu    */
19039c59369SXuan Hu  def rdPregIdxWidth = {
19139c59369SXuan Hu    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
19239c59369SXuan Hu  }
19339c59369SXuan Hu
19439c59369SXuan Hu  /**
19539c59369SXuan Hu    * Get the max width of pdest
19639c59369SXuan Hu    */
19739c59369SXuan Hu  def wbPregIdxWidth = {
19839c59369SXuan Hu    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
19939c59369SXuan Hu  }
20039c59369SXuan Hu
201bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
202bf35baadSXuan Hu
203bf35baadSXuan Hu  /** Get exu source wake up
204bf35baadSXuan Hu    * @todo replace with
205bf35baadSXuan Hu    *       exuBlockParams
206bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
207bf35baadSXuan Hu    *       .map(_.source)
208bf35baadSXuan Hu    *       .distinctBy(_.name)
209bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
210bf35baadSXuan Hu    */
211bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
212bf35baadSXuan Hu    SeqUtils.distinctBy(
213bf35baadSXuan Hu      exuBlockParams
214bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
215bf35baadSXuan Hu        .map(_.source)
216bf35baadSXuan Hu    )(_.name)
217bf35baadSXuan Hu  }
218bf35baadSXuan Hu
219bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
220bf35baadSXuan Hu    SeqUtils.distinctBy(
221bf35baadSXuan Hu      exuBlockParams
222bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
223bf35baadSXuan Hu        .map(_.source)
224bf35baadSXuan Hu    )(_.name)
225bf35baadSXuan Hu  }
226bf35baadSXuan Hu
227bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
228bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
229bf35baadSXuan Hu    .map(_.sink).distinct
230bf35baadSXuan Hu
231bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
232bf35baadSXuan Hu
233bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
234730cfbc0SXuan Hu
23539c59369SXuan Hu  def numWakeupFromWB = {
23639c59369SXuan Hu    val pregSet = this.pregReadSet
23739c59369SXuan Hu    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
23839c59369SXuan Hu  }
23939c59369SXuan Hu
240670870b3SXuan Hu  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0
241c0be7f33SXuan Hu
242730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
243730cfbc0SXuan Hu
244730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
24539c59369SXuan Hu
24639c59369SXuan Hu  /**
24739c59369SXuan Hu    * Get [[PregWB]] of this IssueBlock
24839c59369SXuan Hu    * @return set of [[PregWB]] of [[ExeUnit]]
24939c59369SXuan Hu    */
25039c59369SXuan Hu  def getWbCfgs: Seq[Set[PregWB]] = {
251730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
252730cfbc0SXuan Hu  }
253730cfbc0SXuan Hu
254730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
255730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
256730cfbc0SXuan Hu  }
257730cfbc0SXuan Hu
258dd473fffSXuan Hu  def bindBackendParam(param: BackendParams): Unit = {
259dd473fffSXuan Hu    backendParam = param
260dd473fffSXuan Hu  }
261dd473fffSXuan Hu
262730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
263730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
264730cfbc0SXuan Hu  }
265730cfbc0SXuan Hu
266730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
267670870b3SXuan Hu    MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle)))
268730cfbc0SXuan Hu  }
269730cfbc0SXuan Hu
270730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
271670870b3SXuan Hu    MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle)))
272730cfbc0SXuan Hu  }
273730cfbc0SXuan Hu
2745d2b9cadSXuan Hu  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
275670870b3SXuan Hu    MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle)))
2765d2b9cadSXuan Hu  }
2775d2b9cadSXuan Hu
278730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
279670870b3SXuan Hu    MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
280730cfbc0SXuan Hu  }
281730cfbc0SXuan Hu
282c0be7f33SXuan Hu  def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
283c0be7f33SXuan Hu    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
284c0be7f33SXuan Hu      case IntScheduler() | MemScheduler() => backendParam.getIntWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
285c0be7f33SXuan Hu      case _ => Seq()
286c0be7f33SXuan Hu    }
287c0be7f33SXuan Hu    val vfBundle = schdType match {
288c0be7f33SXuan Hu      case VfScheduler() | MemScheduler() => backendParam.getVfWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
289c0be7f33SXuan Hu      case _ => Seq()
290c0be7f33SXuan Hu    }
291c0be7f33SXuan Hu    MixedVec(intBundle ++ vfBundle)
292bf35baadSXuan Hu  }
293bf35baadSXuan Hu
294c0be7f33SXuan Hu  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
295c0be7f33SXuan Hu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam))))
296c0be7f33SXuan Hu  }
297c0be7f33SXuan Hu
298c0be7f33SXuan Hu  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
299c0be7f33SXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
300c0be7f33SXuan Hu  }
301c0be7f33SXuan Hu
302730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
303730cfbc0SXuan Hu    implicit val issueBlockParams = this
304730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
305730cfbc0SXuan Hu  }
306730cfbc0SXuan Hu
307dd970561SzhanglyGit  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
3088d29ec32Sczw    implicit val issueBlockParams = this
309dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
3108d29ec32Sczw  }
3118d29ec32Sczw
3122e0a7dc5Sfdy  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
3138d29ec32Sczw    implicit val issueBlockParams = this
3142e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
3152e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
3162e0a7dc5Sfdy    })
3172e0a7dc5Sfdy  }
3182e0a7dc5Sfdy
3192e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
3202e0a7dc5Sfdy    implicit val issueBlockParams = this
3212e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
3222e0a7dc5Sfdy      new WbConflictBundle(x)
3232e0a7dc5Sfdy    })
3248d29ec32Sczw  }
3258d29ec32Sczw
326730cfbc0SXuan Hu  def getIQName = {
327730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
328730cfbc0SXuan Hu  }
329730cfbc0SXuan Hu}
330