xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision 39c59369af6e7d78fa72e13aae3735f1a6e98f5c)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters
4730cfbc0SXuan Huimport chisel3._
55d2b9cadSXuan Huimport chisel3.util._
6bf35baadSXuan Huimport utils.SeqUtils
7dd473fffSXuan Huimport xiangshan.backend.BackendParams
85d2b9cadSXuan Huimport xiangshan.backend.Bundles._
9*39c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig
10*39c59369SXuan Huimport xiangshan.backend.datapath.WbConfig.PregWB
115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
12*39c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
14730cfbc0SXuan Hu
15730cfbc0SXuan Hucase class IssueBlockParams(
16730cfbc0SXuan Hu  // top down
17730cfbc0SXuan Hu  exuBlockParams     : Seq[ExeUnitParams],
18730cfbc0SXuan Hu  numEntries         : Int,
19bf35baadSXuan Hu  numEnq             : Int,
20730cfbc0SXuan Hu  numDeqOutside      : Int = 0,
21730cfbc0SXuan Hu  numWakeupFromOthers: Int = 0,
22730cfbc0SXuan Hu  XLEN               : Int = 64,
23730cfbc0SXuan Hu  VLEN               : Int = 128,
24730cfbc0SXuan Hu  vaddrBits          : Int = 39,
25730cfbc0SXuan Hu  // calculate in scheduler
269b258a00Sxgkiri  var idxInSchBlk    : Int = 0,
27730cfbc0SXuan Hu)(
28730cfbc0SXuan Hu  implicit
29730cfbc0SXuan Hu  val schdType: SchedulerType,
30730cfbc0SXuan Hu) {
31dd473fffSXuan Hu  var backendParam: BackendParams = null
32dd473fffSXuan Hu
339b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
349b258a00Sxgkiri    this.idxInSchBlk = idx
359b258a00Sxgkiri  }
369b258a00Sxgkiri
37730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
38730cfbc0SXuan Hu
39730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
40730cfbc0SXuan Hu
41730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
42730cfbc0SXuan Hu
43730cfbc0SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && StdCnt == 0
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
46730cfbc0SXuan Hu
47730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
48730cfbc0SXuan Hu
49730cfbc0SXuan Hu  def numExu: Int = exuBlockParams.length
50730cfbc0SXuan Hu
51730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
52730cfbc0SXuan Hu
53730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
54730cfbc0SXuan Hu
55730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
56730cfbc0SXuan Hu
57730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
58730cfbc0SXuan Hu
59730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
60730cfbc0SXuan Hu
61730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
62730cfbc0SXuan Hu
63730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
64730cfbc0SXuan Hu
65730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
66730cfbc0SXuan Hu
67730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
68730cfbc0SXuan Hu
69730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
70730cfbc0SXuan Hu
71730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
72730cfbc0SXuan Hu
73730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
74730cfbc0SXuan Hu
75730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
76730cfbc0SXuan Hu
77730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
78730cfbc0SXuan Hu
79730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
80730cfbc0SXuan Hu
81730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
82730cfbc0SXuan Hu
83730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
84730cfbc0SXuan Hu
85730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
86730cfbc0SXuan Hu
87730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
88730cfbc0SXuan Hu
89730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
90730cfbc0SXuan Hu
91730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
92730cfbc0SXuan Hu
93730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
94730cfbc0SXuan Hu
95730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
96730cfbc0SXuan Hu
97730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
98730cfbc0SXuan Hu
99730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
100730cfbc0SXuan Hu
101730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
102730cfbc0SXuan Hu
103730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
104730cfbc0SXuan Hu
105730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
106730cfbc0SXuan Hu
107730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
108730cfbc0SXuan Hu
109730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
110730cfbc0SXuan Hu
111730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
112730cfbc0SXuan Hu
113730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
114730cfbc0SXuan Hu
115730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
116730cfbc0SXuan Hu
117730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
118730cfbc0SXuan Hu
119730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
120730cfbc0SXuan Hu
121730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
122730cfbc0SXuan Hu
123730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
124730cfbc0SXuan Hu
125730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
126730cfbc0SXuan Hu
127d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
128730cfbc0SXuan Hu
129730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
130730cfbc0SXuan Hu
131730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
132730cfbc0SXuan Hu
133730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
134730cfbc0SXuan Hu
135730cfbc0SXuan Hu  def LduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "ldu")).sum
136730cfbc0SXuan Hu
137730cfbc0SXuan Hu  def StaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "sta")).sum
138730cfbc0SXuan Hu
139730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
140730cfbc0SXuan Hu
141730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
142730cfbc0SXuan Hu
143730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
144730cfbc0SXuan Hu
145730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
146730cfbc0SXuan Hu
147730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
148730cfbc0SXuan Hu
149730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
150730cfbc0SXuan Hu
151730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
152730cfbc0SXuan Hu
153*39c59369SXuan Hu  /**
154*39c59369SXuan Hu    * Get the regfile type that this issue queue need to read
155*39c59369SXuan Hu    */
156*39c59369SXuan Hu  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
157*39c59369SXuan Hu
158*39c59369SXuan Hu  /**
159*39c59369SXuan Hu    * Get the regfile type that this issue queue need to read
160*39c59369SXuan Hu    */
161*39c59369SXuan Hu  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
162*39c59369SXuan Hu
163*39c59369SXuan Hu  /**
164*39c59369SXuan Hu    * Get the max width of psrc
165*39c59369SXuan Hu    */
166*39c59369SXuan Hu  def rdPregIdxWidth = {
167*39c59369SXuan Hu    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
168*39c59369SXuan Hu  }
169*39c59369SXuan Hu
170*39c59369SXuan Hu  /**
171*39c59369SXuan Hu    * Get the max width of pdest
172*39c59369SXuan Hu    */
173*39c59369SXuan Hu  def wbPregIdxWidth = {
174*39c59369SXuan Hu    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
175*39c59369SXuan Hu  }
176*39c59369SXuan Hu
177bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
178bf35baadSXuan Hu
179bf35baadSXuan Hu  /** Get exu source wake up
180bf35baadSXuan Hu    * @todo replace with
181bf35baadSXuan Hu    *       exuBlockParams
182bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
183bf35baadSXuan Hu    *       .map(_.source)
184bf35baadSXuan Hu    *       .distinctBy(_.name)
185bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
186bf35baadSXuan Hu    */
187bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
188bf35baadSXuan Hu    SeqUtils.distinctBy(
189bf35baadSXuan Hu      exuBlockParams
190bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
191bf35baadSXuan Hu        .map(_.source)
192bf35baadSXuan Hu    )(_.name)
193bf35baadSXuan Hu  }
194bf35baadSXuan Hu
195bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
196bf35baadSXuan Hu    SeqUtils.distinctBy(
197bf35baadSXuan Hu      exuBlockParams
198bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
199bf35baadSXuan Hu        .map(_.source)
200bf35baadSXuan Hu    )(_.name)
201bf35baadSXuan Hu  }
202bf35baadSXuan Hu
203bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
204bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
205bf35baadSXuan Hu    .map(_.sink).distinct
206bf35baadSXuan Hu
207bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
208bf35baadSXuan Hu
209bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
210730cfbc0SXuan Hu
211*39c59369SXuan Hu  def numWakeupFromWB = {
212*39c59369SXuan Hu    val pregSet = this.pregReadSet
213*39c59369SXuan Hu    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
214*39c59369SXuan Hu  }
215*39c59369SXuan Hu
216c0be7f33SXuan Hu  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0
217c0be7f33SXuan Hu
218730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
219730cfbc0SXuan Hu
220730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
221*39c59369SXuan Hu
222*39c59369SXuan Hu  /**
223*39c59369SXuan Hu    * Get [[PregWB]] of this IssueBlock
224*39c59369SXuan Hu    * @return set of [[PregWB]] of [[ExeUnit]]
225*39c59369SXuan Hu    */
226*39c59369SXuan Hu  def getWbCfgs: Seq[Set[PregWB]] = {
227730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
228730cfbc0SXuan Hu  }
229730cfbc0SXuan Hu
230730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
231730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
232730cfbc0SXuan Hu  }
233730cfbc0SXuan Hu
234dd473fffSXuan Hu  def bindBackendParam(param: BackendParams): Unit = {
235dd473fffSXuan Hu    backendParam = param
236dd473fffSXuan Hu  }
237dd473fffSXuan Hu
238730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
239730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
240730cfbc0SXuan Hu  }
241730cfbc0SXuan Hu
242730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
243730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuOutputBundle)))
244730cfbc0SXuan Hu  }
245730cfbc0SXuan Hu
246730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
247730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => ValidIO(x.genExuOutputBundle)))
248730cfbc0SXuan Hu  }
249730cfbc0SXuan Hu
2505d2b9cadSXuan Hu  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
2515d2b9cadSXuan Hu    MixedVec(this.exuBlockParams.map(x => ValidIO(x.genExuBypassBundle)))
2525d2b9cadSXuan Hu  }
2535d2b9cadSXuan Hu
254730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
255*39c59369SXuan Hu    MixedVec(exuBlockParams.map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
256730cfbc0SXuan Hu  }
257730cfbc0SXuan Hu
258c0be7f33SXuan Hu  def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
259c0be7f33SXuan Hu    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
260c0be7f33SXuan Hu      case IntScheduler() | MemScheduler() => backendParam.getIntWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
261c0be7f33SXuan Hu      case _ => Seq()
262c0be7f33SXuan Hu    }
263c0be7f33SXuan Hu    val vfBundle = schdType match {
264c0be7f33SXuan Hu      case VfScheduler() | MemScheduler() => backendParam.getVfWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
265c0be7f33SXuan Hu      case _ => Seq()
266c0be7f33SXuan Hu    }
267c0be7f33SXuan Hu    MixedVec(intBundle ++ vfBundle)
268bf35baadSXuan Hu  }
269bf35baadSXuan Hu
270c0be7f33SXuan Hu  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
271c0be7f33SXuan Hu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam))))
272c0be7f33SXuan Hu  }
273c0be7f33SXuan Hu
274c0be7f33SXuan Hu  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
275c0be7f33SXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
276c0be7f33SXuan Hu  }
277c0be7f33SXuan Hu
278730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
279730cfbc0SXuan Hu    implicit val issueBlockParams = this
280730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
281730cfbc0SXuan Hu  }
282730cfbc0SXuan Hu
283dd970561SzhanglyGit  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
2848d29ec32Sczw    implicit val issueBlockParams = this
285dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
2868d29ec32Sczw  }
2878d29ec32Sczw
2882e0a7dc5Sfdy  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
2898d29ec32Sczw    implicit val issueBlockParams = this
2902e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
2912e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
2922e0a7dc5Sfdy    })
2932e0a7dc5Sfdy  }
2942e0a7dc5Sfdy
2952e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
2962e0a7dc5Sfdy    implicit val issueBlockParams = this
2972e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
2982e0a7dc5Sfdy      new WbConflictBundle(x)
2992e0a7dc5Sfdy    })
3008d29ec32Sczw  }
3018d29ec32Sczw
302730cfbc0SXuan Hu  def getIQName = {
303730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
304730cfbc0SXuan Hu  }
305730cfbc0SXuan Hu}
306