xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision 28607074d64ccca05aab94e22fec1390305572ec)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
55d2b9cadSXuan Huimport chisel3.util._
6bf35baadSXuan Huimport utils.SeqUtils
7dd473fffSXuan Huimport xiangshan.backend.BackendParams
85d2b9cadSXuan Huimport xiangshan.backend.Bundles._
939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig
10f39a61a1SzhanglyGitimport xiangshan.backend.datapath.WbConfig.{IntWB, PregWB, VfWB}
115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
14520f7dacSsinsanctionimport xiangshan.SelImm
15730cfbc0SXuan Hu
16730cfbc0SXuan Hucase class IssueBlockParams(
17730cfbc0SXuan Hu  // top down
18670870b3SXuan Hu  private val exuParams: Seq[ExeUnitParams],
1956bcaed7SHaojin Tang  val numEntries       : Int,
20bf35baadSXuan Hu  numEnq               : Int,
21*28607074Ssinsanction  numComp            : Int,
22730cfbc0SXuan Hu  numDeqOutside        : Int = 0,
23730cfbc0SXuan Hu  numWakeupFromOthers  : Int = 0,
24730cfbc0SXuan Hu  XLEN                 : Int = 64,
25730cfbc0SXuan Hu  VLEN                 : Int = 128,
26730cfbc0SXuan Hu  vaddrBits            : Int = 39,
27730cfbc0SXuan Hu  // calculate in scheduler
289b258a00Sxgkiri  var idxInSchBlk      : Int = 0,
29730cfbc0SXuan Hu)(
30730cfbc0SXuan Hu  implicit
31730cfbc0SXuan Hu  val schdType: SchedulerType,
32730cfbc0SXuan Hu) {
33dd473fffSXuan Hu  var backendParam: BackendParams = null
34dd473fffSXuan Hu
35670870b3SXuan Hu  val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit)
36670870b3SXuan Hu
37670870b3SXuan Hu  val allExuParams = exuParams
38670870b3SXuan Hu
399b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
409b258a00Sxgkiri    this.idxInSchBlk = idx
419b258a00Sxgkiri  }
429b258a00Sxgkiri
43730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
46730cfbc0SXuan Hu
47730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
48730cfbc0SXuan Hu
4997b279b9SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstaCnt > 0 || HyuCnt > 0)
50730cfbc0SXuan Hu
51730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
52730cfbc0SXuan Hu
53730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
54730cfbc0SXuan Hu
5556715025SXuan Hu  def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0
5656715025SXuan Hu
572d270511Ssinsanction  def isVecMemAddrIQ: Boolean = inMemSchd && (VlduCnt > 0 || VstaCnt > 0)
582d270511Ssinsanction
592d270511Ssinsanction  def isVecLdAddrIQ: Boolean = inMemSchd && VlduCnt > 0
602d270511Ssinsanction
612d270511Ssinsanction  def isVecStAddrIQ: Boolean = inMemSchd && VstaCnt > 0
622d270511Ssinsanction
632d270511Ssinsanction  def isVecStDataIQ: Boolean = inMemSchd && VstdCnt > 0
642d270511Ssinsanction
652d270511Ssinsanction  def isVecMemIQ: Boolean = (isVecLdAddrIQ || isVecStAddrIQ || isVecStDataIQ)
662d270511Ssinsanction
67670870b3SXuan Hu  def numExu: Int = exuBlockParams.count(!_.fakeUnit)
68730cfbc0SXuan Hu
69730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
70730cfbc0SXuan Hu
71730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
72730cfbc0SXuan Hu
73730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
74730cfbc0SXuan Hu
75730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
76730cfbc0SXuan Hu
77730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
78730cfbc0SXuan Hu
79730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
80730cfbc0SXuan Hu
81730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
82730cfbc0SXuan Hu
83730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
84730cfbc0SXuan Hu
85730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
86730cfbc0SXuan Hu
87730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
88730cfbc0SXuan Hu
89730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
90730cfbc0SXuan Hu
91730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
92730cfbc0SXuan Hu
93730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
94730cfbc0SXuan Hu
95730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
96730cfbc0SXuan Hu
97730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
98730cfbc0SXuan Hu
99730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
100730cfbc0SXuan Hu
101730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
102730cfbc0SXuan Hu
103730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
104730cfbc0SXuan Hu
105730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
106730cfbc0SXuan Hu
107730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
108730cfbc0SXuan Hu
109730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
110730cfbc0SXuan Hu
111730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
112730cfbc0SXuan Hu
113730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
114730cfbc0SXuan Hu
115730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
116730cfbc0SXuan Hu
117730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
118730cfbc0SXuan Hu
119730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
120730cfbc0SXuan Hu
121730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
122730cfbc0SXuan Hu
123730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
124730cfbc0SXuan Hu
125730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
126730cfbc0SXuan Hu
127*28607074Ssinsanction  def numSimp: Int = numEntries - numEnq - numComp
128*28607074Ssinsanction
129*28607074Ssinsanction  def isAllComp: Boolean = numComp == (numEntries - numEnq)
130*28607074Ssinsanction
131*28607074Ssinsanction  def isAllSimp: Boolean = numComp == 0
132*28607074Ssinsanction
133*28607074Ssinsanction  def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp)
134*28607074Ssinsanction
135730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
136730cfbc0SXuan Hu
137730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
138730cfbc0SXuan Hu
139730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
140730cfbc0SXuan Hu
141730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
142730cfbc0SXuan Hu
143730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
144730cfbc0SXuan Hu
145730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
146730cfbc0SXuan Hu
147730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
148730cfbc0SXuan Hu
149730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
150730cfbc0SXuan Hu
151730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
152730cfbc0SXuan Hu
153d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
154730cfbc0SXuan Hu
155730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
156730cfbc0SXuan Hu
157730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
158730cfbc0SXuan Hu
159730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
160730cfbc0SXuan Hu
161b133b458SXuan Hu  def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu)
162730cfbc0SXuan Hu
163b133b458SXuan Hu  def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu)
164730cfbc0SXuan Hu
165730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
166730cfbc0SXuan Hu
167730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
168730cfbc0SXuan Hu
169670870b3SXuan Hu  def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta
170b133b458SXuan Hu
1718a66c02cSXuan Hu  def LdExuCnt = LduCnt + HyuCnt
1728a66c02cSXuan Hu
173730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
174730cfbc0SXuan Hu
175730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
176730cfbc0SXuan Hu
177730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
178730cfbc0SXuan Hu
179730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
180730cfbc0SXuan Hu
1812d270511Ssinsanction  def VstaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vsta")).sum
1822d270511Ssinsanction
1832d270511Ssinsanction  def VstdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vstd")).sum
1842d270511Ssinsanction
185730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
186730cfbc0SXuan Hu
18739c59369SXuan Hu  /**
18839c59369SXuan Hu    * Get the regfile type that this issue queue need to read
18939c59369SXuan Hu    */
19039c59369SXuan Hu  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
19139c59369SXuan Hu
19239c59369SXuan Hu  /**
19339c59369SXuan Hu    * Get the regfile type that this issue queue need to read
19439c59369SXuan Hu    */
19539c59369SXuan Hu  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
19639c59369SXuan Hu
19739c59369SXuan Hu  /**
19839c59369SXuan Hu    * Get the max width of psrc
19939c59369SXuan Hu    */
20039c59369SXuan Hu  def rdPregIdxWidth = {
20139c59369SXuan Hu    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
20239c59369SXuan Hu  }
20339c59369SXuan Hu
20439c59369SXuan Hu  /**
20539c59369SXuan Hu    * Get the max width of pdest
20639c59369SXuan Hu    */
20739c59369SXuan Hu  def wbPregIdxWidth = {
20839c59369SXuan Hu    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
20939c59369SXuan Hu  }
21039c59369SXuan Hu
211bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
212bf35baadSXuan Hu
213bf35baadSXuan Hu  /** Get exu source wake up
214bf35baadSXuan Hu    * @todo replace with
215bf35baadSXuan Hu    *       exuBlockParams
216bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
217bf35baadSXuan Hu    *       .map(_.source)
218bf35baadSXuan Hu    *       .distinctBy(_.name)
219bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
220bf35baadSXuan Hu    */
221bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
222bf35baadSXuan Hu    SeqUtils.distinctBy(
223bf35baadSXuan Hu      exuBlockParams
224bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
225bf35baadSXuan Hu        .map(_.source)
226bf35baadSXuan Hu    )(_.name)
227bf35baadSXuan Hu  }
228bf35baadSXuan Hu
229bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
230bf35baadSXuan Hu    SeqUtils.distinctBy(
231bf35baadSXuan Hu      exuBlockParams
232bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
233bf35baadSXuan Hu        .map(_.source)
234bf35baadSXuan Hu    )(_.name)
235bf35baadSXuan Hu  }
236bf35baadSXuan Hu
237bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
238bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
239bf35baadSXuan Hu    .map(_.sink).distinct
240bf35baadSXuan Hu
2410c7ebb58Sxiaofeibao-xjtu  def numWakeupToIQ: Int = wakeUpInExuSources.size
2420c7ebb58Sxiaofeibao-xjtu
243bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
244bf35baadSXuan Hu
245bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
246730cfbc0SXuan Hu
24739c59369SXuan Hu  def numWakeupFromWB = {
24839c59369SXuan Hu    val pregSet = this.pregReadSet
24939c59369SXuan Hu    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
25039c59369SXuan Hu  }
25139c59369SXuan Hu
252670870b3SXuan Hu  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0
253c0be7f33SXuan Hu
254f39a61a1SzhanglyGit  def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) || x.hasLoadFu).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
255f39a61a1SzhanglyGit
256f39a61a1SzhanglyGit  def needWakeupFromVfWBPort = backendParam.allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
257f39a61a1SzhanglyGit
258730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
259730cfbc0SXuan Hu
260f7f73727Ssinsanction  def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs)
261f7f73727Ssinsanction
262f7f73727Ssinsanction  def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq()
263f7f73727Ssinsanction
264f7f73727Ssinsanction  def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length
265f7f73727Ssinsanction
266f7f73727Ssinsanction  def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0
267f7f73727Ssinsanction
268520f7dacSsinsanction  def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct
269520f7dacSsinsanction
270520f7dacSsinsanction  // set load imm to 32-bit for fused_lui_load
271520f7dacSsinsanction  def deqImmTypesMaxLen: Int = if (isLdAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len
272520f7dacSsinsanction
273520f7dacSsinsanction  def needImm: Boolean = deqImmTypes.nonEmpty
274520f7dacSsinsanction
275730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
27639c59369SXuan Hu
27739c59369SXuan Hu  /**
27839c59369SXuan Hu    * Get [[PregWB]] of this IssueBlock
27939c59369SXuan Hu    * @return set of [[PregWB]] of [[ExeUnit]]
28039c59369SXuan Hu    */
28139c59369SXuan Hu  def getWbCfgs: Seq[Set[PregWB]] = {
282730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
283730cfbc0SXuan Hu  }
284730cfbc0SXuan Hu
285730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
286730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
287730cfbc0SXuan Hu  }
288730cfbc0SXuan Hu
289dd473fffSXuan Hu  def bindBackendParam(param: BackendParams): Unit = {
290dd473fffSXuan Hu    backendParam = param
291dd473fffSXuan Hu  }
292dd473fffSXuan Hu
293acf41503Ssinsanction  def wakeUpSourceExuIdx: Seq[Int] = {
294acf41503Ssinsanction    wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name))
295acf41503Ssinsanction  }
296acf41503Ssinsanction
297730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
298730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
299730cfbc0SXuan Hu  }
300730cfbc0SXuan Hu
301730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
302670870b3SXuan Hu    MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle)))
303730cfbc0SXuan Hu  }
304730cfbc0SXuan Hu
305730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
306670870b3SXuan Hu    MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle)))
307730cfbc0SXuan Hu  }
308730cfbc0SXuan Hu
3095d2b9cadSXuan Hu  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
310670870b3SXuan Hu    MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle)))
3115d2b9cadSXuan Hu  }
3125d2b9cadSXuan Hu
313730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
314670870b3SXuan Hu    MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
315730cfbc0SXuan Hu  }
316730cfbc0SXuan Hu
317c0be7f33SXuan Hu  def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
318c0be7f33SXuan Hu    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
319f39a61a1SzhanglyGit      case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
320c0be7f33SXuan Hu      case _ => Seq()
321c0be7f33SXuan Hu    }
322c0be7f33SXuan Hu    val vfBundle = schdType match {
323f39a61a1SzhanglyGit      case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
324c0be7f33SXuan Hu      case _ => Seq()
325c0be7f33SXuan Hu    }
326c0be7f33SXuan Hu    MixedVec(intBundle ++ vfBundle)
327bf35baadSXuan Hu  }
328bf35baadSXuan Hu
329c0be7f33SXuan Hu  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
3304c5a0d77Sxiaofeibao-xjtu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum))))
331c0be7f33SXuan Hu  }
332c0be7f33SXuan Hu
333c0be7f33SXuan Hu  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
334c0be7f33SXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
335c0be7f33SXuan Hu  }
336c0be7f33SXuan Hu
337730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
338730cfbc0SXuan Hu    implicit val issueBlockParams = this
339730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
340730cfbc0SXuan Hu  }
341730cfbc0SXuan Hu
342dd970561SzhanglyGit  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
3438d29ec32Sczw    implicit val issueBlockParams = this
344dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
3458d29ec32Sczw  }
3468d29ec32Sczw
3472e0a7dc5Sfdy  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
3488d29ec32Sczw    implicit val issueBlockParams = this
3492e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
3502e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
3512e0a7dc5Sfdy    })
3522e0a7dc5Sfdy  }
3532e0a7dc5Sfdy
3542e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
3552e0a7dc5Sfdy    implicit val issueBlockParams = this
3562e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
3572e0a7dc5Sfdy      new WbConflictBundle(x)
3582e0a7dc5Sfdy    })
3598d29ec32Sczw  }
3608d29ec32Sczw
361730cfbc0SXuan Hu  def getIQName = {
362730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
363730cfbc0SXuan Hu  }
3640721d1aaSXuan Hu
3650721d1aaSXuan Hu  def getEntryName = {
3660721d1aaSXuan Hu    "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
3670721d1aaSXuan Hu  }
368730cfbc0SXuan Hu}
369