xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision 0c7ebb58175b51109677230e8cbab09e73166956)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
55d2b9cadSXuan Huimport chisel3.util._
6bf35baadSXuan Huimport utils.SeqUtils
7dd473fffSXuan Huimport xiangshan.backend.BackendParams
85d2b9cadSXuan Huimport xiangshan.backend.Bundles._
939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig
10f39a61a1SzhanglyGitimport xiangshan.backend.datapath.WbConfig.{IntWB, PregWB, VfWB}
115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
14520f7dacSsinsanctionimport xiangshan.SelImm
15730cfbc0SXuan Hu
16730cfbc0SXuan Hucase class IssueBlockParams(
17730cfbc0SXuan Hu  // top down
18670870b3SXuan Hu  private val exuParams: Seq[ExeUnitParams],
1956bcaed7SHaojin Tang  val numEntries       : Int,
20bf35baadSXuan Hu  numEnq               : Int,
21730cfbc0SXuan Hu  numDeqOutside        : Int = 0,
22730cfbc0SXuan Hu  numWakeupFromOthers  : Int = 0,
23730cfbc0SXuan Hu  XLEN                 : Int = 64,
24730cfbc0SXuan Hu  VLEN                 : Int = 128,
25730cfbc0SXuan Hu  vaddrBits            : Int = 39,
26730cfbc0SXuan Hu  // calculate in scheduler
279b258a00Sxgkiri  var idxInSchBlk      : Int = 0,
28730cfbc0SXuan Hu)(
29730cfbc0SXuan Hu  implicit
30730cfbc0SXuan Hu  val schdType: SchedulerType,
31730cfbc0SXuan Hu) {
32dd473fffSXuan Hu  var backendParam: BackendParams = null
33dd473fffSXuan Hu
34670870b3SXuan Hu  val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit)
35670870b3SXuan Hu
36670870b3SXuan Hu  val allExuParams = exuParams
37670870b3SXuan Hu
389b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
399b258a00Sxgkiri    this.idxInSchBlk = idx
409b258a00Sxgkiri  }
419b258a00Sxgkiri
42730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
43730cfbc0SXuan Hu
44730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
45730cfbc0SXuan Hu
46730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
47730cfbc0SXuan Hu
4897b279b9SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstaCnt > 0 || HyuCnt > 0)
49730cfbc0SXuan Hu
50730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
51730cfbc0SXuan Hu
52730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
53730cfbc0SXuan Hu
5456715025SXuan Hu  def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0
5556715025SXuan Hu
562d270511Ssinsanction  def isVecMemAddrIQ: Boolean = inMemSchd && (VlduCnt > 0 || VstaCnt > 0)
572d270511Ssinsanction
582d270511Ssinsanction  def isVecLdAddrIQ: Boolean = inMemSchd && VlduCnt > 0
592d270511Ssinsanction
602d270511Ssinsanction  def isVecStAddrIQ: Boolean = inMemSchd && VstaCnt > 0
612d270511Ssinsanction
622d270511Ssinsanction  def isVecStDataIQ: Boolean = inMemSchd && VstdCnt > 0
632d270511Ssinsanction
642d270511Ssinsanction  def isVecMemIQ: Boolean = (isVecLdAddrIQ || isVecStAddrIQ || isVecStDataIQ)
652d270511Ssinsanction
66670870b3SXuan Hu  def numExu: Int = exuBlockParams.count(!_.fakeUnit)
67730cfbc0SXuan Hu
68730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
69730cfbc0SXuan Hu
70730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
71730cfbc0SXuan Hu
72730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
73730cfbc0SXuan Hu
74730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
75730cfbc0SXuan Hu
76730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
77730cfbc0SXuan Hu
78730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
79730cfbc0SXuan Hu
80730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
81730cfbc0SXuan Hu
82730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
83730cfbc0SXuan Hu
84730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
85730cfbc0SXuan Hu
86730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
87730cfbc0SXuan Hu
88730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
89730cfbc0SXuan Hu
90730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
91730cfbc0SXuan Hu
92730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
93730cfbc0SXuan Hu
94730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
95730cfbc0SXuan Hu
96730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
97730cfbc0SXuan Hu
98730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
101730cfbc0SXuan Hu
102730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
103730cfbc0SXuan Hu
104730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
105730cfbc0SXuan Hu
106730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
107730cfbc0SXuan Hu
108730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
109730cfbc0SXuan Hu
110730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
111730cfbc0SXuan Hu
112730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
113730cfbc0SXuan Hu
114730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
115730cfbc0SXuan Hu
116730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
117730cfbc0SXuan Hu
118730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
119730cfbc0SXuan Hu
120730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
121730cfbc0SXuan Hu
122730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
123730cfbc0SXuan Hu
124730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
125730cfbc0SXuan Hu
126730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
127730cfbc0SXuan Hu
128730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
129730cfbc0SXuan Hu
130730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
131730cfbc0SXuan Hu
132730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
133730cfbc0SXuan Hu
134730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
135730cfbc0SXuan Hu
136730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
137730cfbc0SXuan Hu
138730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
139730cfbc0SXuan Hu
140730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
141730cfbc0SXuan Hu
142730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
143730cfbc0SXuan Hu
144d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
145730cfbc0SXuan Hu
146730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
147730cfbc0SXuan Hu
148730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
149730cfbc0SXuan Hu
150730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
151730cfbc0SXuan Hu
152b133b458SXuan Hu  def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu)
153730cfbc0SXuan Hu
154b133b458SXuan Hu  def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu)
155730cfbc0SXuan Hu
156730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
157730cfbc0SXuan Hu
158730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
159730cfbc0SXuan Hu
160670870b3SXuan Hu  def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta
161b133b458SXuan Hu
1628a66c02cSXuan Hu  def LdExuCnt = LduCnt + HyuCnt
1638a66c02cSXuan Hu
164730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
165730cfbc0SXuan Hu
166730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
167730cfbc0SXuan Hu
168730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
169730cfbc0SXuan Hu
170730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
171730cfbc0SXuan Hu
1722d270511Ssinsanction  def VstaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vsta")).sum
1732d270511Ssinsanction
1742d270511Ssinsanction  def VstdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vstd")).sum
1752d270511Ssinsanction
176730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
177730cfbc0SXuan Hu
17839c59369SXuan Hu  /**
17939c59369SXuan Hu    * Get the regfile type that this issue queue need to read
18039c59369SXuan Hu    */
18139c59369SXuan Hu  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
18239c59369SXuan Hu
18339c59369SXuan Hu  /**
18439c59369SXuan Hu    * Get the regfile type that this issue queue need to read
18539c59369SXuan Hu    */
18639c59369SXuan Hu  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
18739c59369SXuan Hu
18839c59369SXuan Hu  /**
18939c59369SXuan Hu    * Get the max width of psrc
19039c59369SXuan Hu    */
19139c59369SXuan Hu  def rdPregIdxWidth = {
19239c59369SXuan Hu    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
19339c59369SXuan Hu  }
19439c59369SXuan Hu
19539c59369SXuan Hu  /**
19639c59369SXuan Hu    * Get the max width of pdest
19739c59369SXuan Hu    */
19839c59369SXuan Hu  def wbPregIdxWidth = {
19939c59369SXuan Hu    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
20039c59369SXuan Hu  }
20139c59369SXuan Hu
202bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
203bf35baadSXuan Hu
204bf35baadSXuan Hu  /** Get exu source wake up
205bf35baadSXuan Hu    * @todo replace with
206bf35baadSXuan Hu    *       exuBlockParams
207bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
208bf35baadSXuan Hu    *       .map(_.source)
209bf35baadSXuan Hu    *       .distinctBy(_.name)
210bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
211bf35baadSXuan Hu    */
212bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
213bf35baadSXuan Hu    SeqUtils.distinctBy(
214bf35baadSXuan Hu      exuBlockParams
215bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
216bf35baadSXuan Hu        .map(_.source)
217bf35baadSXuan Hu    )(_.name)
218bf35baadSXuan Hu  }
219bf35baadSXuan Hu
220bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
221bf35baadSXuan Hu    SeqUtils.distinctBy(
222bf35baadSXuan Hu      exuBlockParams
223bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
224bf35baadSXuan Hu        .map(_.source)
225bf35baadSXuan Hu    )(_.name)
226bf35baadSXuan Hu  }
227bf35baadSXuan Hu
228bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
229bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
230bf35baadSXuan Hu    .map(_.sink).distinct
231bf35baadSXuan Hu
232*0c7ebb58Sxiaofeibao-xjtu  def numWakeupToIQ: Int = wakeUpInExuSources.size
233*0c7ebb58Sxiaofeibao-xjtu
234bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
235bf35baadSXuan Hu
236bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
237730cfbc0SXuan Hu
23839c59369SXuan Hu  def numWakeupFromWB = {
23939c59369SXuan Hu    val pregSet = this.pregReadSet
24039c59369SXuan Hu    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
24139c59369SXuan Hu  }
24239c59369SXuan Hu
243670870b3SXuan Hu  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0
244c0be7f33SXuan Hu
245f39a61a1SzhanglyGit  def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) || x.hasLoadFu).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
246f39a61a1SzhanglyGit
247f39a61a1SzhanglyGit  def needWakeupFromVfWBPort = backendParam.allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
248f39a61a1SzhanglyGit
249730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
250730cfbc0SXuan Hu
251f7f73727Ssinsanction  def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs)
252f7f73727Ssinsanction
253f7f73727Ssinsanction  def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq()
254f7f73727Ssinsanction
255f7f73727Ssinsanction  def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length
256f7f73727Ssinsanction
257f7f73727Ssinsanction  def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0
258f7f73727Ssinsanction
259520f7dacSsinsanction  def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct
260520f7dacSsinsanction
261520f7dacSsinsanction  // set load imm to 32-bit for fused_lui_load
262520f7dacSsinsanction  def deqImmTypesMaxLen: Int = if (isLdAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len
263520f7dacSsinsanction
264520f7dacSsinsanction  def needImm: Boolean = deqImmTypes.nonEmpty
265520f7dacSsinsanction
266730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
26739c59369SXuan Hu
26839c59369SXuan Hu  /**
26939c59369SXuan Hu    * Get [[PregWB]] of this IssueBlock
27039c59369SXuan Hu    * @return set of [[PregWB]] of [[ExeUnit]]
27139c59369SXuan Hu    */
27239c59369SXuan Hu  def getWbCfgs: Seq[Set[PregWB]] = {
273730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
274730cfbc0SXuan Hu  }
275730cfbc0SXuan Hu
276730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
277730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
278730cfbc0SXuan Hu  }
279730cfbc0SXuan Hu
280dd473fffSXuan Hu  def bindBackendParam(param: BackendParams): Unit = {
281dd473fffSXuan Hu    backendParam = param
282dd473fffSXuan Hu  }
283dd473fffSXuan Hu
284acf41503Ssinsanction  def wakeUpSourceExuIdx: Seq[Int] = {
285acf41503Ssinsanction    wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name))
286acf41503Ssinsanction  }
287acf41503Ssinsanction
288730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
289730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
290730cfbc0SXuan Hu  }
291730cfbc0SXuan Hu
292730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
293670870b3SXuan Hu    MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle)))
294730cfbc0SXuan Hu  }
295730cfbc0SXuan Hu
296730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
297670870b3SXuan Hu    MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle)))
298730cfbc0SXuan Hu  }
299730cfbc0SXuan Hu
3005d2b9cadSXuan Hu  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
301670870b3SXuan Hu    MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle)))
3025d2b9cadSXuan Hu  }
3035d2b9cadSXuan Hu
304730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
305670870b3SXuan Hu    MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
306730cfbc0SXuan Hu  }
307730cfbc0SXuan Hu
308c0be7f33SXuan Hu  def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
309c0be7f33SXuan Hu    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
310f39a61a1SzhanglyGit      case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
311c0be7f33SXuan Hu      case _ => Seq()
312c0be7f33SXuan Hu    }
313c0be7f33SXuan Hu    val vfBundle = schdType match {
314f39a61a1SzhanglyGit      case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
315c0be7f33SXuan Hu      case _ => Seq()
316c0be7f33SXuan Hu    }
317c0be7f33SXuan Hu    MixedVec(intBundle ++ vfBundle)
318bf35baadSXuan Hu  }
319bf35baadSXuan Hu
320c0be7f33SXuan Hu  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
321*0c7ebb58Sxiaofeibao-xjtu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyPdest, x.iqWakeUpSourcePairs.size / x.copyDistance))))
322c0be7f33SXuan Hu  }
323c0be7f33SXuan Hu
324c0be7f33SXuan Hu  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
325c0be7f33SXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
326c0be7f33SXuan Hu  }
327c0be7f33SXuan Hu
328730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
329730cfbc0SXuan Hu    implicit val issueBlockParams = this
330730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
331730cfbc0SXuan Hu  }
332730cfbc0SXuan Hu
333dd970561SzhanglyGit  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
3348d29ec32Sczw    implicit val issueBlockParams = this
335dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
3368d29ec32Sczw  }
3378d29ec32Sczw
3382e0a7dc5Sfdy  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
3398d29ec32Sczw    implicit val issueBlockParams = this
3402e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
3412e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
3422e0a7dc5Sfdy    })
3432e0a7dc5Sfdy  }
3442e0a7dc5Sfdy
3452e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
3462e0a7dc5Sfdy    implicit val issueBlockParams = this
3472e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
3482e0a7dc5Sfdy      new WbConflictBundle(x)
3492e0a7dc5Sfdy    })
3508d29ec32Sczw  }
3518d29ec32Sczw
352730cfbc0SXuan Hu  def getIQName = {
353730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
354730cfbc0SXuan Hu  }
355730cfbc0SXuan Hu}
356