1aa2bcc31SzhanglyGitpackage xiangshan.backend.issue 2aa2bcc31SzhanglyGit 3aa2bcc31SzhanglyGitimport org.chipsalliance.cde.config.Parameters 4aa2bcc31SzhanglyGitimport chisel3._ 5aa2bcc31SzhanglyGitimport chisel3.util._ 6aa2bcc31SzhanglyGitimport utils.{MathUtils, OptionWrapper} 7aa2bcc31SzhanglyGitimport utility.HasCircularQueuePtrHelper 8aa2bcc31SzhanglyGitimport xiangshan._ 9aa2bcc31SzhanglyGitimport xiangshan.backend.Bundles._ 10aa2bcc31SzhanglyGitimport xiangshan.backend.datapath.DataSource 11aa2bcc31SzhanglyGitimport xiangshan.backend.fu.FuType 12aa2bcc31SzhanglyGitimport xiangshan.backend.rob.RobPtr 13aa2bcc31SzhanglyGitimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr} 14aa2bcc31SzhanglyGit 15aa2bcc31SzhanglyGitobject EntryBundles extends HasCircularQueuePtrHelper { 16aa2bcc31SzhanglyGit 17aa2bcc31SzhanglyGit class Status(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 18aa2bcc31SzhanglyGit //basic status 19aa2bcc31SzhanglyGit val robIdx = new RobPtr 20aa2bcc31SzhanglyGit val fuType = IQFuType() 21aa2bcc31SzhanglyGit //src status 22aa2bcc31SzhanglyGit val srcStatus = Vec(params.numRegSrc, new SrcStatus) 23aa2bcc31SzhanglyGit //issue status 24aa2bcc31SzhanglyGit val blocked = Bool() 25aa2bcc31SzhanglyGit val issued = Bool() 26aa2bcc31SzhanglyGit val firstIssue = Bool() 27aa2bcc31SzhanglyGit val issueTimer = UInt(2.W) 28aa2bcc31SzhanglyGit val deqPortIdx = UInt(1.W) 29aa2bcc31SzhanglyGit //mem status 30aa2bcc31SzhanglyGit val mem = OptionWrapper(params.isMemAddrIQ, new StatusMemPart) 31aa2bcc31SzhanglyGit //vector mem status 32aa2bcc31SzhanglyGit val vecMem = OptionWrapper(params.isVecMemIQ, new StatusVecMemPart) 33aa2bcc31SzhanglyGit 34aa2bcc31SzhanglyGit def srcReady: Bool = { 35aa2bcc31SzhanglyGit VecInit(srcStatus.map(_.srcState).map(SrcState.isReady)).asUInt.andR 36aa2bcc31SzhanglyGit } 37aa2bcc31SzhanglyGit 38aa2bcc31SzhanglyGit def canIssue: Bool = { 39aa2bcc31SzhanglyGit srcReady && !issued && !blocked 40aa2bcc31SzhanglyGit } 41aa2bcc31SzhanglyGit 42*eea4a3caSzhanglyGit def mergedLoadDependency: Vec[UInt] = { 43*eea4a3caSzhanglyGit srcStatus.map(_.srcLoadDependency).reduce({ 44aa2bcc31SzhanglyGit case (l: Vec[UInt], r: Vec[UInt]) => VecInit(l.zip(r).map(x => x._1 | x._2)) 45*eea4a3caSzhanglyGit }: (Vec[UInt], Vec[UInt]) => Vec[UInt]) 46aa2bcc31SzhanglyGit } 47aa2bcc31SzhanglyGit } 48aa2bcc31SzhanglyGit 49aa2bcc31SzhanglyGit class SrcStatus(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 50aa2bcc31SzhanglyGit val psrc = UInt(params.rdPregIdxWidth.W) 51aa2bcc31SzhanglyGit val srcType = SrcType() 52aa2bcc31SzhanglyGit val srcState = SrcState() 53aa2bcc31SzhanglyGit val dataSources = DataSource() 54*eea4a3caSzhanglyGit val srcLoadDependency = Vec(LoadPipelineWidth, UInt(3.W)) 55aa2bcc31SzhanglyGit val srcTimer = OptionWrapper(params.hasIQWakeUp, UInt(3.W)) 56aa2bcc31SzhanglyGit val srcWakeUpL1ExuOH = OptionWrapper(params.hasIQWakeUp, ExuVec()) 57aa2bcc31SzhanglyGit } 58aa2bcc31SzhanglyGit 59aa2bcc31SzhanglyGit class StatusMemPart(implicit p:Parameters) extends Bundle { 60aa2bcc31SzhanglyGit val waitForSqIdx = new SqPtr // generated by store data valid check 61aa2bcc31SzhanglyGit val waitForRobIdx = new RobPtr // generated by store set 62aa2bcc31SzhanglyGit val waitForStd = Bool() 63aa2bcc31SzhanglyGit val strictWait = Bool() 64aa2bcc31SzhanglyGit val sqIdx = new SqPtr 65aa2bcc31SzhanglyGit } 66aa2bcc31SzhanglyGit 67aa2bcc31SzhanglyGit class StatusVecMemPart(implicit p:Parameters, params: IssueBlockParams) extends Bundle { 68aa2bcc31SzhanglyGit val sqIdx = new SqPtr 69aa2bcc31SzhanglyGit val lqIdx = new LqPtr 70aa2bcc31SzhanglyGit val uopIdx = UopIdx() 71aa2bcc31SzhanglyGit } 72aa2bcc31SzhanglyGit 73aa2bcc31SzhanglyGit class EntryDeqRespBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 74aa2bcc31SzhanglyGit val robIdx = new RobPtr 75aa2bcc31SzhanglyGit val respType = RSFeedbackType() // update credit if needs replay 76aa2bcc31SzhanglyGit val dataInvalidSqIdx = new SqPtr 77aa2bcc31SzhanglyGit val rfWen = Bool() 78aa2bcc31SzhanglyGit val fuType = FuType() 79aa2bcc31SzhanglyGit val uopIdx = OptionWrapper(params.isVecMemIQ, Output(UopIdx())) 80aa2bcc31SzhanglyGit } 81aa2bcc31SzhanglyGit 82aa2bcc31SzhanglyGit class EntryBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 83aa2bcc31SzhanglyGit val status = new Status() 84aa2bcc31SzhanglyGit val imm = OptionWrapper(params.needImm, UInt((params.deqImmTypesMaxLen).W)) 85aa2bcc31SzhanglyGit val payload = new DynInst() 86aa2bcc31SzhanglyGit } 87aa2bcc31SzhanglyGit 88aa2bcc31SzhanglyGit class CommonInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 89aa2bcc31SzhanglyGit val flush = Flipped(ValidIO(new Redirect)) 90aa2bcc31SzhanglyGit val enq = Flipped(ValidIO(new EntryBundle)) 91aa2bcc31SzhanglyGit //wakeup 92aa2bcc31SzhanglyGit val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 93aa2bcc31SzhanglyGit val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 94aa2bcc31SzhanglyGit //cancel 95aa2bcc31SzhanglyGit val og0Cancel = Input(ExuOH(backendParams.numExu)) 96aa2bcc31SzhanglyGit val og1Cancel = Input(ExuOH(backendParams.numExu)) 97aa2bcc31SzhanglyGit val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 98aa2bcc31SzhanglyGit //deq sel 99aa2bcc31SzhanglyGit val deqSel = Input(Bool()) 100aa2bcc31SzhanglyGit val deqPortIdxWrite = Input(UInt(1.W)) 101aa2bcc31SzhanglyGit val issueResp = Flipped(ValidIO(new EntryDeqRespBundle)) 102aa2bcc31SzhanglyGit //trans sel 103aa2bcc31SzhanglyGit val transSel = Input(Bool()) 104aa2bcc31SzhanglyGit // mem only 105aa2bcc31SzhanglyGit val fromMem = OptionWrapper(params.isMemAddrIQ, new Bundle { 106aa2bcc31SzhanglyGit val stIssuePtr = Input(new SqPtr) 107aa2bcc31SzhanglyGit val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 108aa2bcc31SzhanglyGit }) 109aa2bcc31SzhanglyGit // vector mem only 110aa2bcc31SzhanglyGit val fromLsq = OptionWrapper(params.isVecMemIQ, new Bundle { 111aa2bcc31SzhanglyGit val sqDeqPtr = Input(new SqPtr) 112aa2bcc31SzhanglyGit val lqDeqPtr = Input(new LqPtr) 113aa2bcc31SzhanglyGit }) 114aa2bcc31SzhanglyGit } 115aa2bcc31SzhanglyGit 116aa2bcc31SzhanglyGit class CommonOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 117aa2bcc31SzhanglyGit //status 118aa2bcc31SzhanglyGit val valid = Output(Bool()) 119aa2bcc31SzhanglyGit val canIssue = Output(Bool()) 120aa2bcc31SzhanglyGit val fuType = Output(FuType()) 121aa2bcc31SzhanglyGit val robIdx = Output(new RobPtr) 122aa2bcc31SzhanglyGit val uopIdx = OptionWrapper(params.isVecMemIQ, Output(UopIdx())) 123aa2bcc31SzhanglyGit //src 124aa2bcc31SzhanglyGit val dataSource = Vec(params.numRegSrc, Output(DataSource())) 125*eea4a3caSzhanglyGit val srcLoadDependency = Vec(params.numRegSrc, Output(Vec(LoadPipelineWidth, UInt(3.W)))) 126aa2bcc31SzhanglyGit val srcWakeUpL1ExuOH = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(ExuVec()))) 127aa2bcc31SzhanglyGit val srcTimer = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(UInt(3.W)))) 128aa2bcc31SzhanglyGit //deq 129aa2bcc31SzhanglyGit val isFirstIssue = Output(Bool()) 130aa2bcc31SzhanglyGit val entry = ValidIO(new EntryBundle) 131aa2bcc31SzhanglyGit val deqPortIdxRead = Output(UInt(1.W)) 132aa2bcc31SzhanglyGit val issueTimerRead = Output(UInt(2.W)) 133397c0f33Ssinsanction //trans 134397c0f33Ssinsanction val enqReady = Output(Bool()) 135397c0f33Ssinsanction val transEntry = ValidIO(new EntryBundle) 136aa2bcc31SzhanglyGit // debug 137aa2bcc31SzhanglyGit val cancel = OptionWrapper(params.hasIQWakeUp, Output(Bool())) 138aa2bcc31SzhanglyGit } 139aa2bcc31SzhanglyGit 140aa2bcc31SzhanglyGit class CommonWireBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 141aa2bcc31SzhanglyGit val validRegNext = Bool() 142aa2bcc31SzhanglyGit val flushed = Bool() 143aa2bcc31SzhanglyGit val clear = Bool() 144aa2bcc31SzhanglyGit val canIssue = Bool() 145aa2bcc31SzhanglyGit val enqReady = Bool() 146aa2bcc31SzhanglyGit val deqSuccess = Bool() 147aa2bcc31SzhanglyGit val srcWakeup = Vec(params.numRegSrc, Bool()) 148aa2bcc31SzhanglyGit val srcWakeupByWB = Vec(params.numRegSrc, Bool()) 149*eea4a3caSzhanglyGit val srcLoadDependencyOut = Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(3.W))) 150*eea4a3caSzhanglyGit val srcCancelVec = Vec(params.numRegSrc, Bool()) 151*eea4a3caSzhanglyGit val srcLoadCancelVec = Vec(params.numRegSrc, Bool()) 152aa2bcc31SzhanglyGit } 153aa2bcc31SzhanglyGit 1540dfdb52aSzhanglyGit def CommonWireConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 155aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 1560dfdb52aSzhanglyGit common.flushed := status.robIdx.needFlush(commonIn.flush) 157*eea4a3caSzhanglyGit common.deqSuccess := commonIn.issueResp.valid && commonIn.issueResp.bits.respType === RSFeedbackType.fuIdle && !common.srcLoadCancelVec.asUInt.orR 158aa2bcc31SzhanglyGit common.srcWakeup := common.srcWakeupByWB.zip(hasIQWakeupGet.srcWakeupByIQ).map { case (x, y) => x || y.asUInt.orR } 1590dfdb52aSzhanglyGit common.srcWakeupByWB := commonIn.wakeUpFromWB.map(bundle => bundle.bits.wakeUp(status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType), bundle.valid)).transpose.map(x => VecInit(x.toSeq).asUInt.orR).toSeq 160a4d38a63SzhanglyGit common.canIssue := validReg && status.canIssue 161aa2bcc31SzhanglyGit common.enqReady := !validReg || common.clear 16228607074Ssinsanction common.clear := common.flushed || common.deqSuccess || commonIn.transSel 163*eea4a3caSzhanglyGit common.srcCancelVec.zip(common.srcLoadCancelVec).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.foreach { case (((srcCancel, srcLoadCancel), wakeUpByIQVec), srcIdx) => 164*eea4a3caSzhanglyGit val ldTransCancel = if(params.hasIQWakeUp) Mux1H(wakeUpByIQVec, hasIQWakeupGet.wakeupLoadDependencyByIQVec.map(dep => LoadShouldCancel(Some(dep), commonIn.ldCancel))) else false.B 165*eea4a3caSzhanglyGit srcLoadCancel := LoadShouldCancel(Some(status.srcStatus(srcIdx).srcLoadDependency), commonIn.ldCancel) 166*eea4a3caSzhanglyGit srcCancel := srcLoadCancel || ldTransCancel 167*eea4a3caSzhanglyGit } 168*eea4a3caSzhanglyGit common.srcLoadDependencyOut.zip(hasIQWakeupGet.srcWakeupByIQ).zip(status.srcStatus.map(_.srcLoadDependency)).foreach { 169*eea4a3caSzhanglyGit case ((loadDependencyOut, wakeUpByIQVec), loadDependency) => 170*eea4a3caSzhanglyGit if(params.hasIQWakeUp) { 171*eea4a3caSzhanglyGit loadDependencyOut := Mux(wakeUpByIQVec.asUInt.orR, Mux1H(wakeUpByIQVec, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQBypassVec), loadDependency) 172*eea4a3caSzhanglyGit } else { 173*eea4a3caSzhanglyGit loadDependencyOut := loadDependency 174*eea4a3caSzhanglyGit } 175*eea4a3caSzhanglyGit 176*eea4a3caSzhanglyGit } 177aa2bcc31SzhanglyGit if(isEnq) { 178aa2bcc31SzhanglyGit common.validRegNext := Mux(commonIn.enq.valid && common.enqReady, true.B, Mux(common.clear, false.B, validReg)) 179aa2bcc31SzhanglyGit } else { 18028607074Ssinsanction common.validRegNext := Mux(commonIn.enq.valid, true.B, Mux(common.clear, false.B, validReg)) 181aa2bcc31SzhanglyGit } 182aa2bcc31SzhanglyGit } 183aa2bcc31SzhanglyGit 184aa2bcc31SzhanglyGit class CommonIQWakeupBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 185aa2bcc31SzhanglyGit val srcWakeupByIQ = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 186aa2bcc31SzhanglyGit val srcWakeupByIQWithoutCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 187aa2bcc31SzhanglyGit val srcWakeupByIQButCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 188aa2bcc31SzhanglyGit val regSrcWakeupL1ExuOH = Vec(params.numRegSrc, ExuVec()) 189aa2bcc31SzhanglyGit val srcWakeupL1ExuOHOut = Vec(params.numRegSrc, ExuVec()) 190aa2bcc31SzhanglyGit val wakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))) 191aa2bcc31SzhanglyGit val shiftedWakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))) 192aa2bcc31SzhanglyGit val shiftedWakeupLoadDependencyByIQBypassVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))) 193aa2bcc31SzhanglyGit val cancelVec = Vec(params.numRegSrc, Bool()) 194aa2bcc31SzhanglyGit val canIssueBypass = Bool() 195aa2bcc31SzhanglyGit } 196aa2bcc31SzhanglyGit 197aa2bcc31SzhanglyGit def CommonIQWakeupConnect(common: CommonWireBundle, hasIQWakeupGet: CommonIQWakeupBundle, validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 198aa2bcc31SzhanglyGit val wakeupVec: Seq[Seq[Bool]] = commonIn.wakeUpFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) => 199aa2bcc31SzhanglyGit bundle.bits.wakeUpFromIQ(status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType)) 200aa2bcc31SzhanglyGit ).toSeq.transpose 201aa2bcc31SzhanglyGit val cancelSel = params.wakeUpSourceExuIdx.zip(commonIn.wakeUpFromIQ).map { case (x, y) => commonIn.og0Cancel(x) && y.bits.is0Lat } 202aa2bcc31SzhanglyGit 203*eea4a3caSzhanglyGit hasIQWakeupGet.cancelVec := common.srcCancelVec 204aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQ := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 205aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQButCancel := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && cancel })) 206aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQWithoutCancel := wakeupVec.map(x => VecInit(x)) 207aa2bcc31SzhanglyGit hasIQWakeupGet.wakeupLoadDependencyByIQVec := commonIn.wakeUpFromIQ.map(_.bits.loadDependency).toSeq 208aa2bcc31SzhanglyGit hasIQWakeupGet.regSrcWakeupL1ExuOH.zip(status.srcStatus.map(_.srcWakeUpL1ExuOH.get)).foreach { 209aa2bcc31SzhanglyGit case (exuOH, regExuOH) => 210aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 211aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := regExuOH(x)) 212aa2bcc31SzhanglyGit } 213aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupL1ExuOHOut.zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zip(common.srcWakeup).zipWithIndex.foreach { 214aa2bcc31SzhanglyGit case (((exuOH: Vec[Bool], wakeUpByIQOH: Vec[Bool]), wakeUp: Bool), srcIdx) => 215aa2bcc31SzhanglyGit if(isEnq) { 216aa2bcc31SzhanglyGit ExuOHGen(exuOH, wakeUpByIQOH, wakeUp, status.srcStatus(srcIdx).srcWakeUpL1ExuOH.get) 217aa2bcc31SzhanglyGit } else { 218aa2bcc31SzhanglyGit ExuOHGen(exuOH, wakeUpByIQOH, wakeUp, hasIQWakeupGet.regSrcWakeupL1ExuOH(srcIdx)) 219aa2bcc31SzhanglyGit } 220aa2bcc31SzhanglyGit } 221aa2bcc31SzhanglyGit hasIQWakeupGet.canIssueBypass := validReg && !status.issued && !status.blocked && 222aa2bcc31SzhanglyGit VecInit(status.srcStatus.map(_.srcState).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.map { case ((state, wakeupVec), srcIdx) => 223a4d38a63SzhanglyGit wakeupVec.asUInt.orR | state 224aa2bcc31SzhanglyGit }).asUInt.andR 225aa2bcc31SzhanglyGit } 226aa2bcc31SzhanglyGit 227aa2bcc31SzhanglyGit 228aa2bcc31SzhanglyGit def ShiftLoadDependency(hasIQWakeupGet: CommonIQWakeupBundle)(implicit p: Parameters, params: IssueBlockParams) = { 229aa2bcc31SzhanglyGit hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec 230aa2bcc31SzhanglyGit .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec) 231aa2bcc31SzhanglyGit .zip(params.wakeUpInExuSources.map(_.name)).foreach { 232aa2bcc31SzhanglyGit case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 233aa2bcc31SzhanglyGit case ((dep, originalDep), deqPortIdx) => 234aa2bcc31SzhanglyGit if (name.contains("LDU") && name.replace("LDU", "").toInt == deqPortIdx) 235aa2bcc31SzhanglyGit dep := (originalDep << 2).asUInt | 2.U 236aa2bcc31SzhanglyGit else 237aa2bcc31SzhanglyGit dep := originalDep << 1 238aa2bcc31SzhanglyGit } 239aa2bcc31SzhanglyGit } 240aa2bcc31SzhanglyGit hasIQWakeupGet.shiftedWakeupLoadDependencyByIQBypassVec 241aa2bcc31SzhanglyGit .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec) 242aa2bcc31SzhanglyGit .zip(params.wakeUpInExuSources.map(_.name)).foreach { 243aa2bcc31SzhanglyGit case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 244aa2bcc31SzhanglyGit case ((dep, originalDep), deqPortIdx) => 245aa2bcc31SzhanglyGit if (name.contains("LDU") && name.replace("LDU", "").toInt == deqPortIdx) 246aa2bcc31SzhanglyGit dep := (originalDep << 1).asUInt | 1.U 247aa2bcc31SzhanglyGit else 248aa2bcc31SzhanglyGit dep := originalDep 249aa2bcc31SzhanglyGit } 250aa2bcc31SzhanglyGit } 251aa2bcc31SzhanglyGit } 252aa2bcc31SzhanglyGit 253397c0f33Ssinsanction def EntryRegCommonConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 254aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 255*eea4a3caSzhanglyGit val cancelByLd = common.srcCancelVec.asUInt.orR 256aa2bcc31SzhanglyGit val cancelWhenWakeup = VecInit(hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR)).asUInt.orR 257aa2bcc31SzhanglyGit val respIssueFail = commonIn.issueResp.valid && RSFeedbackType.isBlocked(commonIn.issueResp.bits.respType) 258aa2bcc31SzhanglyGit val srcWakeupExuOH = if(isEnq) status.srcStatus.map(_.srcWakeUpL1ExuOH.getOrElse(0.U.asTypeOf(ExuVec()))) else hasIQWakeupGet.regSrcWakeupL1ExuOH 259397c0f33Ssinsanction entryUpdate.status.robIdx := status.robIdx 260397c0f33Ssinsanction entryUpdate.status.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)) 261397c0f33Ssinsanction entryUpdate.status.srcStatus.zip(status.srcStatus).zipWithIndex.foreach { case ((srcStatusNext, srcStatus), srcIdx) => 262*eea4a3caSzhanglyGit val cancel = common.srcCancelVec(srcIdx) 263aa2bcc31SzhanglyGit val wakeupByIQ = hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR 264aa2bcc31SzhanglyGit val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQ(srcIdx) 265aa2bcc31SzhanglyGit val wakeup = common.srcWakeup(srcIdx) 266aa2bcc31SzhanglyGit srcStatusNext.psrc := srcStatus.psrc 267aa2bcc31SzhanglyGit srcStatusNext.srcType := srcStatus.srcType 268aa2bcc31SzhanglyGit srcStatusNext.srcState := Mux(cancel, false.B, wakeup | srcStatus.srcState) 269aa2bcc31SzhanglyGit srcStatusNext.dataSources.value := Mux(wakeupByIQ, DataSource.bypass, DataSource.reg) 270aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 271aa2bcc31SzhanglyGit srcStatusNext.srcTimer.get := MuxCase(3.U, Seq( 272aa2bcc31SzhanglyGit // T0: waked up by IQ, T1: reset timer as 1 273aa2bcc31SzhanglyGit wakeupByIQ -> 2.U, 274aa2bcc31SzhanglyGit // do not overflow 275aa2bcc31SzhanglyGit srcStatus.srcTimer.get.andR -> srcStatus.srcTimer.get, 276aa2bcc31SzhanglyGit // T2+: increase if the entry is valid, the src is ready, and the src is woken up by iq 277aa2bcc31SzhanglyGit (validReg && SrcState.isReady(srcStatus.srcState) && srcWakeupExuOH(srcIdx).asUInt.orR) -> (srcStatus.srcTimer.get + 1.U) 278aa2bcc31SzhanglyGit )) 279aa2bcc31SzhanglyGit ExuOHGen(srcStatusNext.srcWakeUpL1ExuOH.get, wakeupByIQOH, wakeup, srcWakeupExuOH(srcIdx)) 280*eea4a3caSzhanglyGit srcStatusNext.srcLoadDependency := 281aa2bcc31SzhanglyGit Mux(wakeup, 282aa2bcc31SzhanglyGit Mux1H(wakeupByIQOH, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec), 283*eea4a3caSzhanglyGit Mux(validReg && srcStatus.srcLoadDependency.asUInt.orR, VecInit(srcStatus.srcLoadDependency.map(i => i(i.getWidth - 2, 0) << 1)), srcStatus.srcLoadDependency)) 284*eea4a3caSzhanglyGit } else { 285*eea4a3caSzhanglyGit srcStatusNext.srcLoadDependency := Mux(validReg && srcStatus.srcLoadDependency.asUInt.orR, VecInit(srcStatus.srcLoadDependency.map(i => i(i.getWidth - 2, 0) << 1)), srcStatus.srcLoadDependency) 286aa2bcc31SzhanglyGit } 287aa2bcc31SzhanglyGit } 288397c0f33Ssinsanction entryUpdate.status.blocked := false.B 289397c0f33Ssinsanction entryUpdate.status.issued := MuxCase(status.issued, Seq( 290aa2bcc31SzhanglyGit (cancelByLd || cancelWhenWakeup || respIssueFail) -> false.B, 291aa2bcc31SzhanglyGit commonIn.deqSel -> true.B, 292aa2bcc31SzhanglyGit !status.srcReady -> false.B, 293aa2bcc31SzhanglyGit )) 294397c0f33Ssinsanction entryUpdate.status.firstIssue := commonIn.deqSel || status.firstIssue 295397c0f33Ssinsanction entryUpdate.status.issueTimer := Mux(commonIn.deqSel, 0.U, Mux(status.issued, status.issueTimer + 1.U, "b10".U)) 296397c0f33Ssinsanction entryUpdate.status.deqPortIdx := Mux(commonIn.deqSel, commonIn.deqPortIdxWrite, Mux(status.issued, status.deqPortIdx, 0.U)) 297397c0f33Ssinsanction entryUpdate.imm.foreach(_ := entryReg.imm.get) 298397c0f33Ssinsanction entryUpdate.payload := entryReg.payload 299397c0f33Ssinsanction if (params.isVecMemIQ) { 300397c0f33Ssinsanction entryUpdate.status.vecMem.get := entryReg.status.vecMem.get 301397c0f33Ssinsanction } 302aa2bcc31SzhanglyGit } 303aa2bcc31SzhanglyGit 304df26db8aSsinsanction def CommonOutConnect(commonOut: CommonOutBundle, common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean, isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 305aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 306aa2bcc31SzhanglyGit val srcWakeupExuOH = if(isEnq) status.srcStatus.map(_.srcWakeUpL1ExuOH.getOrElse(0.U.asTypeOf(ExuVec()))) else hasIQWakeupGet.regSrcWakeupL1ExuOH 307aa2bcc31SzhanglyGit commonOut.valid := validReg 308df26db8aSsinsanction commonOut.canIssue := (if (isComp) (common.canIssue || hasIQWakeupGet.canIssueBypass) && !common.flushed 309df26db8aSsinsanction else common.canIssue && !common.flushed) 310aa2bcc31SzhanglyGit commonOut.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)).asUInt 311aa2bcc31SzhanglyGit commonOut.robIdx := status.robIdx 312aa2bcc31SzhanglyGit commonOut.dataSource.zipWithIndex.foreach{ case (dataSourceOut, srcIdx) => 313aa2bcc31SzhanglyGit dataSourceOut.value := Mux(hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR, DataSource.forward, status.srcStatus(srcIdx).dataSources.value) 314aa2bcc31SzhanglyGit } 315aa2bcc31SzhanglyGit commonOut.isFirstIssue := !status.firstIssue 316aa2bcc31SzhanglyGit commonOut.entry.valid := validReg 317aa2bcc31SzhanglyGit commonOut.entry.bits := entryReg 318aa2bcc31SzhanglyGit if(isEnq) { 319aa2bcc31SzhanglyGit commonOut.entry.bits.status := status 320aa2bcc31SzhanglyGit } 321aa2bcc31SzhanglyGit commonOut.issueTimerRead := status.issueTimer 322aa2bcc31SzhanglyGit commonOut.deqPortIdxRead := status.deqPortIdx 323aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 324a4d38a63SzhanglyGit val wakeupSrcLoadDependency = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.wakeupLoadDependencyByIQVec)) 325df26db8aSsinsanction commonOut.srcWakeUpL1ExuOH.get := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, hasIQWakeupGet.srcWakeupL1ExuOHOut, VecInit(srcWakeupExuOH)) 326df26db8aSsinsanction else VecInit(srcWakeupExuOH)) 327aa2bcc31SzhanglyGit commonOut.srcTimer.get.zipWithIndex.foreach { case (srcTimerOut, srcIdx) => 328aa2bcc31SzhanglyGit val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx) 329aa2bcc31SzhanglyGit srcTimerOut := Mux(wakeupByIQOH.asUInt.orR, Mux1H(wakeupByIQOH, commonIn.wakeUpFromIQ.map(_.bits.is0Lat).toSeq).asUInt, status.srcStatus(srcIdx).srcTimer.get) 330aa2bcc31SzhanglyGit } 331*eea4a3caSzhanglyGit commonOut.srcLoadDependency.zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) => 332df26db8aSsinsanction srcLoadDependencyOut := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, 333*eea4a3caSzhanglyGit VecInit(status.srcStatus(srcIdx).srcLoadDependency.zip(wakeupSrcLoadDependency(srcIdx)).map(x => x._1 | x._2)), 334*eea4a3caSzhanglyGit status.srcStatus(srcIdx).srcLoadDependency) 335*eea4a3caSzhanglyGit else status.srcStatus(srcIdx).srcLoadDependency) 336aa2bcc31SzhanglyGit } 337*eea4a3caSzhanglyGit } else { 338*eea4a3caSzhanglyGit commonOut.srcLoadDependency.zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) => 339*eea4a3caSzhanglyGit srcLoadDependencyOut := status.srcStatus(srcIdx).srcLoadDependency 340*eea4a3caSzhanglyGit } 341*eea4a3caSzhanglyGit } 342*eea4a3caSzhanglyGit commonOut.entry.bits.status.srcStatus.map(_.srcLoadDependency).zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) => 343df26db8aSsinsanction srcLoadDependencyOut := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, 344*eea4a3caSzhanglyGit common.srcLoadDependencyOut(srcIdx), 345*eea4a3caSzhanglyGit status.srcStatus(srcIdx).srcLoadDependency) 346*eea4a3caSzhanglyGit else status.srcStatus(srcIdx).srcLoadDependency) 347aa2bcc31SzhanglyGit } 348397c0f33Ssinsanction commonOut.enqReady := common.enqReady 349397c0f33Ssinsanction commonOut.transEntry.valid := validReg && !common.flushed && !common.deqSuccess 350397c0f33Ssinsanction commonOut.transEntry.bits := entryUpdate 351aa2bcc31SzhanglyGit commonOut.cancel.foreach(_ := hasIQWakeupGet.cancelVec.asUInt.orR) 352aa2bcc31SzhanglyGit if (params.isVecMemIQ) { 353aa2bcc31SzhanglyGit commonOut.uopIdx.get := status.vecMem.get.uopIdx 354aa2bcc31SzhanglyGit } 355aa2bcc31SzhanglyGit } 356aa2bcc31SzhanglyGit 357397c0f33Ssinsanction def EntryMemConnect(commonIn: CommonInBundle, common: CommonWireBundle, validReg: Bool, entryReg: EntryBundle, entryRegNext: EntryBundle, entryUpdate: EntryBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 358397c0f33Ssinsanction val enqValid = if(isEnq) commonIn.enq.valid && common.enqReady 35928607074Ssinsanction else commonIn.enq.valid 360aa2bcc31SzhanglyGit val fromMem = commonIn.fromMem.get 361aa2bcc31SzhanglyGit val memStatus = entryReg.status.mem.get 362aa2bcc31SzhanglyGit val memStatusNext = entryRegNext.status.mem.get 363397c0f33Ssinsanction val memStatusUpdate = entryUpdate.status.mem.get 364397c0f33Ssinsanction 365397c0f33Ssinsanction when(enqValid) { 366397c0f33Ssinsanction memStatusNext.waitForSqIdx := commonIn.enq.bits.status.mem.get.waitForSqIdx 367397c0f33Ssinsanction // update by lfst at dispatch stage 368397c0f33Ssinsanction memStatusNext.waitForRobIdx := commonIn.enq.bits.status.mem.get.waitForRobIdx 369397c0f33Ssinsanction // new load inst don't known if it is blocked by store data ahead of it 370397c0f33Ssinsanction memStatusNext.waitForStd := false.B 371397c0f33Ssinsanction // update by ssit at rename stage 372397c0f33Ssinsanction memStatusNext.strictWait := commonIn.enq.bits.status.mem.get.strictWait 373397c0f33Ssinsanction memStatusNext.sqIdx := commonIn.enq.bits.status.mem.get.sqIdx 374397c0f33Ssinsanction }.otherwise { 375397c0f33Ssinsanction memStatusNext := memStatusUpdate 376397c0f33Ssinsanction } 377aa2bcc31SzhanglyGit 378aa2bcc31SzhanglyGit // load cannot be issued before older store, unless meet some condition 379aa2bcc31SzhanglyGit val blockedByOlderStore = isAfter(memStatusNext.sqIdx, fromMem.stIssuePtr) 380aa2bcc31SzhanglyGit 381aa2bcc31SzhanglyGit val deqFailedForStdInvalid = commonIn.issueResp.valid && commonIn.issueResp.bits.respType === RSFeedbackType.dataInvalid 382aa2bcc31SzhanglyGit 383aa2bcc31SzhanglyGit val staWaitedReleased = Cat( 384aa2bcc31SzhanglyGit fromMem.memWaitUpdateReq.robIdx.map(x => x.valid && x.bits.value === memStatusNext.waitForRobIdx.value) 385aa2bcc31SzhanglyGit ).orR 386aa2bcc31SzhanglyGit val stdWaitedReleased = Cat( 387aa2bcc31SzhanglyGit fromMem.memWaitUpdateReq.sqIdx.map(x => x.valid && x.bits.value === memStatusNext.waitForSqIdx.value) 388aa2bcc31SzhanglyGit ).orR 389aa2bcc31SzhanglyGit val olderStaNotViolate = staWaitedReleased && !memStatusNext.strictWait 390aa2bcc31SzhanglyGit val olderStdReady = stdWaitedReleased && memStatusNext.waitForStd 391aa2bcc31SzhanglyGit val waitStd = !olderStdReady 392aa2bcc31SzhanglyGit val waitSta = !olderStaNotViolate 393aa2bcc31SzhanglyGit 394397c0f33Ssinsanction memStatusUpdate := memStatus 395397c0f33Ssinsanction when(deqFailedForStdInvalid) { 396397c0f33Ssinsanction memStatusUpdate.waitForSqIdx := commonIn.issueResp.bits.dataInvalidSqIdx 397397c0f33Ssinsanction memStatusUpdate.waitForStd := true.B 398aa2bcc31SzhanglyGit } 399aa2bcc31SzhanglyGit 400397c0f33Ssinsanction val shouldBlock = Mux(enqValid, commonIn.enq.bits.status.blocked, entryReg.status.blocked) 401aa2bcc31SzhanglyGit val blockNotReleased = waitStd || waitSta 402aa2bcc31SzhanglyGit val respBlock = deqFailedForStdInvalid 403397c0f33Ssinsanction entryUpdate.status.blocked := shouldBlock && blockNotReleased && blockedByOlderStore || respBlock 404397c0f33Ssinsanction entryRegNext.status.blocked := entryUpdate.status.blocked 405aa2bcc31SzhanglyGit } 406aa2bcc31SzhanglyGit 407aa2bcc31SzhanglyGit def ExuOHGen(exuOH: Vec[Bool], wakeupByIQOH: Vec[Bool], wakeup: Bool, regSrcExuOH: Vec[Bool])(implicit p: Parameters, params: IssueBlockParams) = { 408aa2bcc31SzhanglyGit val origExuOH = 0.U.asTypeOf(exuOH) 409aa2bcc31SzhanglyGit when(wakeupByIQOH.asUInt.orR) { 410aa2bcc31SzhanglyGit origExuOH := Mux1H(wakeupByIQOH, params.wakeUpSourceExuIdx.map(x => MathUtils.IntToOH(x).U(p(XSCoreParamsKey).backendParams.numExu.W)).toSeq).asBools 411aa2bcc31SzhanglyGit }.elsewhen(wakeup) { 412aa2bcc31SzhanglyGit origExuOH := 0.U.asTypeOf(origExuOH) 413aa2bcc31SzhanglyGit }.otherwise { 414aa2bcc31SzhanglyGit origExuOH := regSrcExuOH 415aa2bcc31SzhanglyGit } 416aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 417aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := origExuOH(x)) 418aa2bcc31SzhanglyGit } 419aa2bcc31SzhanglyGit 420aa2bcc31SzhanglyGit object IQFuType { 421aa2bcc31SzhanglyGit def num = FuType.num 422aa2bcc31SzhanglyGit 423aa2bcc31SzhanglyGit def apply() = Vec(num, Bool()) 424aa2bcc31SzhanglyGit 425aa2bcc31SzhanglyGit def readFuType(fuType: Vec[Bool], fus: Seq[FuType.OHType]): Vec[Bool] = { 426aa2bcc31SzhanglyGit val res = 0.U.asTypeOf(fuType) 427aa2bcc31SzhanglyGit fus.foreach(x => res(x.id) := fuType(x.id)) 428aa2bcc31SzhanglyGit res 429aa2bcc31SzhanglyGit } 430aa2bcc31SzhanglyGit } 431aa2bcc31SzhanglyGit} 432