xref: /XiangShan/src/main/scala/xiangshan/backend/issue/EntryBundles.scala (revision e5feb625a7018afd89356db2e05f449a19663c5d)
1aa2bcc31SzhanglyGitpackage xiangshan.backend.issue
2aa2bcc31SzhanglyGit
3aa2bcc31SzhanglyGitimport org.chipsalliance.cde.config.Parameters
4aa2bcc31SzhanglyGitimport chisel3._
5aa2bcc31SzhanglyGitimport chisel3.util._
6aa2bcc31SzhanglyGitimport utils.{MathUtils, OptionWrapper}
7aa2bcc31SzhanglyGitimport utility.HasCircularQueuePtrHelper
8aa2bcc31SzhanglyGitimport xiangshan._
9aa2bcc31SzhanglyGitimport xiangshan.backend.Bundles._
10aa2bcc31SzhanglyGitimport xiangshan.backend.datapath.DataSource
11aa2bcc31SzhanglyGitimport xiangshan.backend.fu.FuType
12aa2bcc31SzhanglyGitimport xiangshan.backend.rob.RobPtr
13aa2bcc31SzhanglyGitimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr}
14aa2bcc31SzhanglyGit
15aa2bcc31SzhanglyGitobject EntryBundles extends HasCircularQueuePtrHelper {
16aa2bcc31SzhanglyGit
17aa2bcc31SzhanglyGit  class Status(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
18aa2bcc31SzhanglyGit    //basic status
19aa2bcc31SzhanglyGit    val robIdx                = new RobPtr
20aa2bcc31SzhanglyGit    val fuType                = IQFuType()
21aa2bcc31SzhanglyGit    //src status
22aa2bcc31SzhanglyGit    val srcStatus             = Vec(params.numRegSrc, new SrcStatus)
23aa2bcc31SzhanglyGit    //issue status
24aa2bcc31SzhanglyGit    val blocked               = Bool()
25aa2bcc31SzhanglyGit    val issued                = Bool()
26aa2bcc31SzhanglyGit    val firstIssue            = Bool()
27aa2bcc31SzhanglyGit    val issueTimer            = UInt(2.W)
28aa2bcc31SzhanglyGit    val deqPortIdx            = UInt(1.W)
29aa2bcc31SzhanglyGit    //vector mem status
30aa2bcc31SzhanglyGit    val vecMem                = OptionWrapper(params.isVecMemIQ, new StatusVecMemPart)
31aa2bcc31SzhanglyGit
32aa2bcc31SzhanglyGit    def srcReady: Bool        = {
33aa2bcc31SzhanglyGit      VecInit(srcStatus.map(_.srcState).map(SrcState.isReady)).asUInt.andR
34aa2bcc31SzhanglyGit    }
35aa2bcc31SzhanglyGit
36aa2bcc31SzhanglyGit    def canIssue: Bool        = {
37aa2bcc31SzhanglyGit      srcReady && !issued && !blocked
38aa2bcc31SzhanglyGit    }
39aa2bcc31SzhanglyGit
40eea4a3caSzhanglyGit    def mergedLoadDependency: Vec[UInt] = {
41eea4a3caSzhanglyGit      srcStatus.map(_.srcLoadDependency).reduce({
42aa2bcc31SzhanglyGit        case (l: Vec[UInt], r: Vec[UInt]) => VecInit(l.zip(r).map(x => x._1 | x._2))
43eea4a3caSzhanglyGit      }: (Vec[UInt], Vec[UInt]) => Vec[UInt])
44aa2bcc31SzhanglyGit    }
45aa2bcc31SzhanglyGit  }
46aa2bcc31SzhanglyGit
47aa2bcc31SzhanglyGit  class SrcStatus(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
48aa2bcc31SzhanglyGit    val psrc                  = UInt(params.rdPregIdxWidth.W)
49aa2bcc31SzhanglyGit    val srcType               = SrcType()
50aa2bcc31SzhanglyGit    val srcState              = SrcState()
51aa2bcc31SzhanglyGit    val dataSources           = DataSource()
52eea4a3caSzhanglyGit    val srcLoadDependency     = Vec(LoadPipelineWidth, UInt(3.W))
53aa2bcc31SzhanglyGit    val srcTimer              = OptionWrapper(params.hasIQWakeUp, UInt(3.W))
54aa2bcc31SzhanglyGit    val srcWakeUpL1ExuOH      = OptionWrapper(params.hasIQWakeUp, ExuVec())
55aa2bcc31SzhanglyGit  }
56aa2bcc31SzhanglyGit
57aa2bcc31SzhanglyGit  class StatusVecMemPart(implicit p:Parameters, params: IssueBlockParams) extends Bundle {
58aa2bcc31SzhanglyGit    val sqIdx                 = new SqPtr
59aa2bcc31SzhanglyGit    val lqIdx                 = new LqPtr
60aa2bcc31SzhanglyGit  }
61aa2bcc31SzhanglyGit
62aa2bcc31SzhanglyGit  class EntryDeqRespBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
63aa2bcc31SzhanglyGit    val robIdx                = new RobPtr
64f08a822fSzhanglyGit    val resp                  = RespType()
65aa2bcc31SzhanglyGit    val fuType                = FuType()
66aa2bcc31SzhanglyGit    val uopIdx                = OptionWrapper(params.isVecMemIQ, Output(UopIdx()))
67aa2bcc31SzhanglyGit  }
68aa2bcc31SzhanglyGit
69f08a822fSzhanglyGit  object RespType {
70f08a822fSzhanglyGit    def apply() = UInt(2.W)
71f08a822fSzhanglyGit
72f08a822fSzhanglyGit    def isBlocked(resp: UInt) = {
73f08a822fSzhanglyGit      resp === block
74f08a822fSzhanglyGit    }
75f08a822fSzhanglyGit
76f08a822fSzhanglyGit    def succeed(resp: UInt) = {
77f08a822fSzhanglyGit      resp === success
78f08a822fSzhanglyGit    }
79f08a822fSzhanglyGit
80f08a822fSzhanglyGit    val block = "b00".U
81f08a822fSzhanglyGit    val uncertain = "b01".U
82f08a822fSzhanglyGit    val success = "b11".U
83f08a822fSzhanglyGit  }
84f08a822fSzhanglyGit
85aa2bcc31SzhanglyGit  class EntryBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
86aa2bcc31SzhanglyGit    val status                = new Status()
87aa2bcc31SzhanglyGit    val imm                   = OptionWrapper(params.needImm, UInt((params.deqImmTypesMaxLen).W))
88aa2bcc31SzhanglyGit    val payload               = new DynInst()
89aa2bcc31SzhanglyGit  }
90aa2bcc31SzhanglyGit
91aa2bcc31SzhanglyGit  class CommonInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
92aa2bcc31SzhanglyGit    val flush                 = Flipped(ValidIO(new Redirect))
93aa2bcc31SzhanglyGit    val enq                   = Flipped(ValidIO(new EntryBundle))
94aa2bcc31SzhanglyGit    //wakeup
95aa2bcc31SzhanglyGit    val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
96aa2bcc31SzhanglyGit    val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
97aa2bcc31SzhanglyGit    //cancel
98aa2bcc31SzhanglyGit    val og0Cancel             = Input(ExuOH(backendParams.numExu))
99aa2bcc31SzhanglyGit    val og1Cancel             = Input(ExuOH(backendParams.numExu))
100aa2bcc31SzhanglyGit    val ldCancel              = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO))
101aa2bcc31SzhanglyGit    //deq sel
102aa2bcc31SzhanglyGit    val deqSel                = Input(Bool())
103aa2bcc31SzhanglyGit    val deqPortIdxWrite       = Input(UInt(1.W))
104aa2bcc31SzhanglyGit    val issueResp             = Flipped(ValidIO(new EntryDeqRespBundle))
105aa2bcc31SzhanglyGit    //trans sel
106aa2bcc31SzhanglyGit    val transSel              = Input(Bool())
107aa2bcc31SzhanglyGit    // vector mem only
108aa2bcc31SzhanglyGit    val fromLsq = OptionWrapper(params.isVecMemIQ, new Bundle {
109aa2bcc31SzhanglyGit      val sqDeqPtr            = Input(new SqPtr)
110aa2bcc31SzhanglyGit      val lqDeqPtr            = Input(new LqPtr)
111aa2bcc31SzhanglyGit    })
112aa2bcc31SzhanglyGit  }
113aa2bcc31SzhanglyGit
114aa2bcc31SzhanglyGit  class CommonOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
115aa2bcc31SzhanglyGit    //status
116aa2bcc31SzhanglyGit    val valid                 = Output(Bool())
117aa2bcc31SzhanglyGit    val canIssue              = Output(Bool())
118aa2bcc31SzhanglyGit    val fuType                = Output(FuType())
119aa2bcc31SzhanglyGit    val robIdx                = Output(new RobPtr)
120aa2bcc31SzhanglyGit    val uopIdx                = OptionWrapper(params.isVecMemIQ, Output(UopIdx()))
121aa2bcc31SzhanglyGit    //src
122aa2bcc31SzhanglyGit    val dataSource            = Vec(params.numRegSrc, Output(DataSource()))
123eea4a3caSzhanglyGit    val srcLoadDependency     = Vec(params.numRegSrc, Output(Vec(LoadPipelineWidth, UInt(3.W))))
124aa2bcc31SzhanglyGit    val srcWakeUpL1ExuOH      = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(ExuVec())))
125aa2bcc31SzhanglyGit    val srcTimer              = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(UInt(3.W))))
126aa2bcc31SzhanglyGit    //deq
127aa2bcc31SzhanglyGit    val isFirstIssue          = Output(Bool())
128aa2bcc31SzhanglyGit    val entry                 = ValidIO(new EntryBundle)
129aa2bcc31SzhanglyGit    val deqPortIdxRead        = Output(UInt(1.W))
130aa2bcc31SzhanglyGit    val issueTimerRead        = Output(UInt(2.W))
131397c0f33Ssinsanction    //trans
132397c0f33Ssinsanction    val enqReady              = Output(Bool())
133397c0f33Ssinsanction    val transEntry            = ValidIO(new EntryBundle)
134aa2bcc31SzhanglyGit    // debug
135aa2bcc31SzhanglyGit    val cancel                = OptionWrapper(params.hasIQWakeUp, Output(Bool()))
136a6938b17Ssinsanction    val entryInValid          = Output(Bool())
137a6938b17Ssinsanction    val entryOutDeqValid      = Output(Bool())
138a6938b17Ssinsanction    val entryOutTransValid    = Output(Bool())
139aa2bcc31SzhanglyGit  }
140aa2bcc31SzhanglyGit
141aa2bcc31SzhanglyGit  class CommonWireBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
142aa2bcc31SzhanglyGit    val validRegNext          = Bool()
143aa2bcc31SzhanglyGit    val flushed               = Bool()
144aa2bcc31SzhanglyGit    val clear                 = Bool()
145aa2bcc31SzhanglyGit    val canIssue              = Bool()
146aa2bcc31SzhanglyGit    val enqReady              = Bool()
147aa2bcc31SzhanglyGit    val deqSuccess            = Bool()
148aa2bcc31SzhanglyGit    val srcWakeup             = Vec(params.numRegSrc, Bool())
149aa2bcc31SzhanglyGit    val srcWakeupByWB         = Vec(params.numRegSrc, Bool())
150eea4a3caSzhanglyGit    val srcLoadDependencyOut  = Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(3.W)))
151eea4a3caSzhanglyGit    val srcCancelVec          = Vec(params.numRegSrc, Bool())
152eea4a3caSzhanglyGit    val srcLoadCancelVec      = Vec(params.numRegSrc, Bool())
153aa2bcc31SzhanglyGit  }
154aa2bcc31SzhanglyGit
1550dfdb52aSzhanglyGit  def CommonWireConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = {
156aa2bcc31SzhanglyGit    val hasIQWakeupGet        = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle))
1570dfdb52aSzhanglyGit    common.flushed            := status.robIdx.needFlush(commonIn.flush)
158f08a822fSzhanglyGit    common.deqSuccess         := commonIn.issueResp.valid && RespType.succeed(commonIn.issueResp.bits.resp) && !common.srcLoadCancelVec.asUInt.orR
159aa2bcc31SzhanglyGit    common.srcWakeup          := common.srcWakeupByWB.zip(hasIQWakeupGet.srcWakeupByIQ).map { case (x, y) => x || y.asUInt.orR }
1600dfdb52aSzhanglyGit    common.srcWakeupByWB      := commonIn.wakeUpFromWB.map(bundle => bundle.bits.wakeUp(status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType), bundle.valid)).transpose.map(x => VecInit(x.toSeq).asUInt.orR).toSeq
161a4d38a63SzhanglyGit    common.canIssue           := validReg && status.canIssue
162aa2bcc31SzhanglyGit    common.enqReady           := !validReg || common.clear
16328607074Ssinsanction    common.clear              := common.flushed || common.deqSuccess || commonIn.transSel
164eea4a3caSzhanglyGit    common.srcCancelVec.zip(common.srcLoadCancelVec).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.foreach { case (((srcCancel, srcLoadCancel), wakeUpByIQVec), srcIdx) =>
165eea4a3caSzhanglyGit      val ldTransCancel = if(params.hasIQWakeUp) Mux1H(wakeUpByIQVec, hasIQWakeupGet.wakeupLoadDependencyByIQVec.map(dep => LoadShouldCancel(Some(dep), commonIn.ldCancel))) else false.B
166eea4a3caSzhanglyGit      srcLoadCancel := LoadShouldCancel(Some(status.srcStatus(srcIdx).srcLoadDependency), commonIn.ldCancel)
167eea4a3caSzhanglyGit      srcCancel := srcLoadCancel || ldTransCancel
168eea4a3caSzhanglyGit    }
169eea4a3caSzhanglyGit    common.srcLoadDependencyOut.zip(hasIQWakeupGet.srcWakeupByIQ).zip(status.srcStatus.map(_.srcLoadDependency)).foreach {
170eea4a3caSzhanglyGit      case ((loadDependencyOut, wakeUpByIQVec), loadDependency) =>
171eea4a3caSzhanglyGit        if(params.hasIQWakeUp) {
172eea4a3caSzhanglyGit          loadDependencyOut := Mux(wakeUpByIQVec.asUInt.orR, Mux1H(wakeUpByIQVec, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQBypassVec), loadDependency)
173eea4a3caSzhanglyGit        } else {
174eea4a3caSzhanglyGit          loadDependencyOut := loadDependency
175eea4a3caSzhanglyGit        }
176eea4a3caSzhanglyGit
177eea4a3caSzhanglyGit    }
178aa2bcc31SzhanglyGit    if(isEnq) {
179aa2bcc31SzhanglyGit      common.validRegNext     := Mux(commonIn.enq.valid && common.enqReady, true.B, Mux(common.clear, false.B, validReg))
180aa2bcc31SzhanglyGit    } else {
18128607074Ssinsanction      common.validRegNext     := Mux(commonIn.enq.valid, true.B, Mux(common.clear, false.B, validReg))
182aa2bcc31SzhanglyGit    }
183aa2bcc31SzhanglyGit  }
184aa2bcc31SzhanglyGit
185aa2bcc31SzhanglyGit  class CommonIQWakeupBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
186aa2bcc31SzhanglyGit    val srcWakeupByIQ                             = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))
187aa2bcc31SzhanglyGit    val srcWakeupByIQWithoutCancel                = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))
188aa2bcc31SzhanglyGit    val srcWakeupByIQButCancel                    = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))
189aa2bcc31SzhanglyGit    val regSrcWakeupL1ExuOH                       = Vec(params.numRegSrc, ExuVec())
190aa2bcc31SzhanglyGit    val srcWakeupL1ExuOHOut                       = Vec(params.numRegSrc, ExuVec())
191aa2bcc31SzhanglyGit    val wakeupLoadDependencyByIQVec               = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W)))
192aa2bcc31SzhanglyGit    val shiftedWakeupLoadDependencyByIQVec        = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W)))
193aa2bcc31SzhanglyGit    val shiftedWakeupLoadDependencyByIQBypassVec  = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W)))
194aa2bcc31SzhanglyGit    val cancelVec                                 = Vec(params.numRegSrc, Bool())
195aa2bcc31SzhanglyGit    val canIssueBypass                            = Bool()
196aa2bcc31SzhanglyGit  }
197aa2bcc31SzhanglyGit
198aa2bcc31SzhanglyGit  def CommonIQWakeupConnect(common: CommonWireBundle, hasIQWakeupGet: CommonIQWakeupBundle, validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = {
199aa2bcc31SzhanglyGit    val wakeupVec: Seq[Seq[Bool]] = commonIn.wakeUpFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) =>
200aa2bcc31SzhanglyGit      bundle.bits.wakeUpFromIQ(status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType))
201aa2bcc31SzhanglyGit    ).toSeq.transpose
202aa2bcc31SzhanglyGit    val cancelSel = params.wakeUpSourceExuIdx.zip(commonIn.wakeUpFromIQ).map { case (x, y) => commonIn.og0Cancel(x) && y.bits.is0Lat }
203aa2bcc31SzhanglyGit
204eea4a3caSzhanglyGit    hasIQWakeupGet.cancelVec                        := common.srcCancelVec
205aa2bcc31SzhanglyGit    hasIQWakeupGet.srcWakeupByIQ                    := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel }))
206aa2bcc31SzhanglyGit    hasIQWakeupGet.srcWakeupByIQButCancel           := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && cancel }))
207aa2bcc31SzhanglyGit    hasIQWakeupGet.srcWakeupByIQWithoutCancel       := wakeupVec.map(x => VecInit(x))
208aa2bcc31SzhanglyGit    hasIQWakeupGet.wakeupLoadDependencyByIQVec      := commonIn.wakeUpFromIQ.map(_.bits.loadDependency).toSeq
209aa2bcc31SzhanglyGit    hasIQWakeupGet.regSrcWakeupL1ExuOH.zip(status.srcStatus.map(_.srcWakeUpL1ExuOH.get)).foreach {
210aa2bcc31SzhanglyGit      case (exuOH, regExuOH) =>
211aa2bcc31SzhanglyGit        exuOH                                       := 0.U.asTypeOf(exuOH)
212aa2bcc31SzhanglyGit        params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := regExuOH(x))
213aa2bcc31SzhanglyGit    }
214aa2bcc31SzhanglyGit    hasIQWakeupGet.srcWakeupL1ExuOHOut.zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zip(common.srcWakeup).zipWithIndex.foreach {
215aa2bcc31SzhanglyGit      case (((exuOH: Vec[Bool], wakeUpByIQOH: Vec[Bool]), wakeUp: Bool), srcIdx) =>
216aa2bcc31SzhanglyGit        if(isEnq) {
217aa2bcc31SzhanglyGit          ExuOHGen(exuOH, wakeUpByIQOH, wakeUp, status.srcStatus(srcIdx).srcWakeUpL1ExuOH.get)
218aa2bcc31SzhanglyGit        } else {
219aa2bcc31SzhanglyGit          ExuOHGen(exuOH, wakeUpByIQOH, wakeUp, hasIQWakeupGet.regSrcWakeupL1ExuOH(srcIdx))
220aa2bcc31SzhanglyGit        }
221aa2bcc31SzhanglyGit    }
222aa2bcc31SzhanglyGit    hasIQWakeupGet.canIssueBypass                   := validReg && !status.issued && !status.blocked &&
223aa2bcc31SzhanglyGit      VecInit(status.srcStatus.map(_.srcState).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.map { case ((state, wakeupVec), srcIdx) =>
224a4d38a63SzhanglyGit        wakeupVec.asUInt.orR | state
225aa2bcc31SzhanglyGit      }).asUInt.andR
226aa2bcc31SzhanglyGit  }
227aa2bcc31SzhanglyGit
228aa2bcc31SzhanglyGit
229aa2bcc31SzhanglyGit  def ShiftLoadDependency(hasIQWakeupGet: CommonIQWakeupBundle)(implicit p: Parameters, params: IssueBlockParams) = {
230aa2bcc31SzhanglyGit    hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec
231aa2bcc31SzhanglyGit      .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec)
232aa2bcc31SzhanglyGit      .zip(params.wakeUpInExuSources.map(_.name)).foreach {
233aa2bcc31SzhanglyGit      case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach {
234aa2bcc31SzhanglyGit        case ((dep, originalDep), deqPortIdx) =>
23580c686d5SzhanglyGit          if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx)
236aa2bcc31SzhanglyGit            dep := (originalDep << 2).asUInt | 2.U
237aa2bcc31SzhanglyGit          else
238aa2bcc31SzhanglyGit            dep := originalDep << 1
239aa2bcc31SzhanglyGit      }
240aa2bcc31SzhanglyGit    }
241aa2bcc31SzhanglyGit    hasIQWakeupGet.shiftedWakeupLoadDependencyByIQBypassVec
242aa2bcc31SzhanglyGit      .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec)
243aa2bcc31SzhanglyGit      .zip(params.wakeUpInExuSources.map(_.name)).foreach {
244aa2bcc31SzhanglyGit      case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach {
245aa2bcc31SzhanglyGit        case ((dep, originalDep), deqPortIdx) =>
24680c686d5SzhanglyGit          if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx)
247aa2bcc31SzhanglyGit            dep := (originalDep << 1).asUInt | 1.U
248aa2bcc31SzhanglyGit          else
249aa2bcc31SzhanglyGit            dep := originalDep
250aa2bcc31SzhanglyGit      }
251aa2bcc31SzhanglyGit    }
252aa2bcc31SzhanglyGit  }
253aa2bcc31SzhanglyGit
254397c0f33Ssinsanction  def EntryRegCommonConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = {
255aa2bcc31SzhanglyGit    val hasIQWakeupGet                                 = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle))
256eea4a3caSzhanglyGit    val cancelByLd                                     = common.srcCancelVec.asUInt.orR
257aa2bcc31SzhanglyGit    val cancelWhenWakeup                               = VecInit(hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR)).asUInt.orR
258f08a822fSzhanglyGit    val respIssueFail                                  = commonIn.issueResp.valid && RespType.isBlocked(commonIn.issueResp.bits.resp)
259aa2bcc31SzhanglyGit    val srcWakeupExuOH                                 = if(isEnq) status.srcStatus.map(_.srcWakeUpL1ExuOH.getOrElse(0.U.asTypeOf(ExuVec()))) else hasIQWakeupGet.regSrcWakeupL1ExuOH
260397c0f33Ssinsanction    entryUpdate.status.robIdx                         := status.robIdx
261397c0f33Ssinsanction    entryUpdate.status.fuType                         := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType))
262397c0f33Ssinsanction    entryUpdate.status.srcStatus.zip(status.srcStatus).zipWithIndex.foreach { case ((srcStatusNext, srcStatus), srcIdx) =>
263eea4a3caSzhanglyGit      val cancel = common.srcCancelVec(srcIdx)
264aa2bcc31SzhanglyGit      val wakeupByIQ = hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR
265aa2bcc31SzhanglyGit      val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQ(srcIdx)
266aa2bcc31SzhanglyGit      val wakeup = common.srcWakeup(srcIdx)
267aa2bcc31SzhanglyGit      srcStatusNext.psrc                              := srcStatus.psrc
268aa2bcc31SzhanglyGit      srcStatusNext.srcType                           := srcStatus.srcType
269aa2bcc31SzhanglyGit      srcStatusNext.srcState                          := Mux(cancel, false.B, wakeup | srcStatus.srcState)
27053bf098fSxiaofeibao-xjtu      srcStatusNext.dataSources.value                 := Mux(wakeupByIQ, DataSource.bypass, Mux(srcStatus.dataSources.readBypass, DataSource.reg, srcStatus.dataSources.value))
271aa2bcc31SzhanglyGit      if(params.hasIQWakeUp) {
272aa2bcc31SzhanglyGit        srcStatusNext.srcTimer.get                    := MuxCase(3.U, Seq(
273aa2bcc31SzhanglyGit          // T0: waked up by IQ, T1: reset timer as 1
274aa2bcc31SzhanglyGit          wakeupByIQ                                  -> 2.U,
275aa2bcc31SzhanglyGit          // do not overflow
276aa2bcc31SzhanglyGit          srcStatus.srcTimer.get.andR                 -> srcStatus.srcTimer.get,
277aa2bcc31SzhanglyGit          // T2+: increase if the entry is valid, the src is ready, and the src is woken up by iq
278aa2bcc31SzhanglyGit          (validReg && SrcState.isReady(srcStatus.srcState) && srcWakeupExuOH(srcIdx).asUInt.orR) -> (srcStatus.srcTimer.get + 1.U)
279aa2bcc31SzhanglyGit        ))
280aa2bcc31SzhanglyGit        ExuOHGen(srcStatusNext.srcWakeUpL1ExuOH.get, wakeupByIQOH, wakeup, srcWakeupExuOH(srcIdx))
281eea4a3caSzhanglyGit        srcStatusNext.srcLoadDependency               :=
282aa2bcc31SzhanglyGit          Mux(wakeup,
283aa2bcc31SzhanglyGit            Mux1H(wakeupByIQOH, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec),
284eea4a3caSzhanglyGit            Mux(validReg && srcStatus.srcLoadDependency.asUInt.orR, VecInit(srcStatus.srcLoadDependency.map(i => i(i.getWidth - 2, 0) << 1)), srcStatus.srcLoadDependency))
285eea4a3caSzhanglyGit      } else {
286eea4a3caSzhanglyGit        srcStatusNext.srcLoadDependency               := Mux(validReg && srcStatus.srcLoadDependency.asUInt.orR, VecInit(srcStatus.srcLoadDependency.map(i => i(i.getWidth - 2, 0) << 1)), srcStatus.srcLoadDependency)
287aa2bcc31SzhanglyGit      }
288aa2bcc31SzhanglyGit    }
289397c0f33Ssinsanction    entryUpdate.status.blocked                        := false.B
290397c0f33Ssinsanction    entryUpdate.status.issued                         := MuxCase(status.issued, Seq(
291aa2bcc31SzhanglyGit      (cancelByLd || cancelWhenWakeup || respIssueFail) -> false.B,
292aa2bcc31SzhanglyGit      commonIn.deqSel                                   -> true.B,
293aa2bcc31SzhanglyGit      !status.srcReady                                  -> false.B,
294aa2bcc31SzhanglyGit    ))
295397c0f33Ssinsanction    entryUpdate.status.firstIssue                     := commonIn.deqSel || status.firstIssue
296397c0f33Ssinsanction    entryUpdate.status.issueTimer                     := Mux(commonIn.deqSel, 0.U, Mux(status.issued, status.issueTimer + 1.U, "b10".U))
297397c0f33Ssinsanction    entryUpdate.status.deqPortIdx                     := Mux(commonIn.deqSel, commonIn.deqPortIdxWrite, Mux(status.issued, status.deqPortIdx, 0.U))
298397c0f33Ssinsanction    entryUpdate.imm.foreach(_                         := entryReg.imm.get)
299397c0f33Ssinsanction    entryUpdate.payload                               := entryReg.payload
300397c0f33Ssinsanction    if (params.isVecMemIQ) {
301397c0f33Ssinsanction      entryUpdate.status.vecMem.get := entryReg.status.vecMem.get
302397c0f33Ssinsanction    }
303aa2bcc31SzhanglyGit  }
304aa2bcc31SzhanglyGit
305df26db8aSsinsanction  def CommonOutConnect(commonOut: CommonOutBundle, common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean, isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) = {
306aa2bcc31SzhanglyGit    val hasIQWakeupGet                                 = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle))
307aa2bcc31SzhanglyGit    val srcWakeupExuOH                                 = if(isEnq) status.srcStatus.map(_.srcWakeUpL1ExuOH.getOrElse(0.U.asTypeOf(ExuVec()))) else hasIQWakeupGet.regSrcWakeupL1ExuOH
308aa2bcc31SzhanglyGit    commonOut.valid                                   := validReg
309df26db8aSsinsanction    commonOut.canIssue                                := (if (isComp) (common.canIssue || hasIQWakeupGet.canIssueBypass) && !common.flushed
310df26db8aSsinsanction                                                          else common.canIssue && !common.flushed)
311aa2bcc31SzhanglyGit    commonOut.fuType                                  := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)).asUInt
312aa2bcc31SzhanglyGit    commonOut.robIdx                                  := status.robIdx
313aa2bcc31SzhanglyGit    commonOut.dataSource.zipWithIndex.foreach{ case (dataSourceOut, srcIdx) =>
314*e5feb625Sxiaofeibao-xjtu      dataSourceOut.value                             := Mux(hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR, DataSource.forward, status.srcStatus(srcIdx).dataSources.value)
315aa2bcc31SzhanglyGit    }
316aa2bcc31SzhanglyGit    commonOut.isFirstIssue                            := !status.firstIssue
317aa2bcc31SzhanglyGit    commonOut.entry.valid                             := validReg
318aa2bcc31SzhanglyGit    commonOut.entry.bits                              := entryReg
319aa2bcc31SzhanglyGit    if(isEnq) {
320aa2bcc31SzhanglyGit      commonOut.entry.bits.status                     := status
321aa2bcc31SzhanglyGit    }
322aa2bcc31SzhanglyGit    commonOut.issueTimerRead                          := status.issueTimer
323aa2bcc31SzhanglyGit    commonOut.deqPortIdxRead                          := status.deqPortIdx
324aa2bcc31SzhanglyGit    if(params.hasIQWakeUp) {
325a4d38a63SzhanglyGit      val wakeupSrcLoadDependency                      = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.wakeupLoadDependencyByIQVec))
326df26db8aSsinsanction      commonOut.srcWakeUpL1ExuOH.get                  := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, hasIQWakeupGet.srcWakeupL1ExuOHOut, VecInit(srcWakeupExuOH))
327df26db8aSsinsanction                                                          else VecInit(srcWakeupExuOH))
328aa2bcc31SzhanglyGit      commonOut.srcTimer.get.zipWithIndex.foreach { case (srcTimerOut, srcIdx) =>
329aa2bcc31SzhanglyGit        val wakeupByIQOH                               = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx)
330aa2bcc31SzhanglyGit        srcTimerOut                                   := Mux(wakeupByIQOH.asUInt.orR, Mux1H(wakeupByIQOH, commonIn.wakeUpFromIQ.map(_.bits.is0Lat).toSeq).asUInt, status.srcStatus(srcIdx).srcTimer.get)
331aa2bcc31SzhanglyGit      }
332eea4a3caSzhanglyGit      commonOut.srcLoadDependency.zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) =>
333df26db8aSsinsanction        srcLoadDependencyOut                          := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue,
334eea4a3caSzhanglyGit                                                                      VecInit(status.srcStatus(srcIdx).srcLoadDependency.zip(wakeupSrcLoadDependency(srcIdx)).map(x => x._1 | x._2)),
335eea4a3caSzhanglyGit                                                                      status.srcStatus(srcIdx).srcLoadDependency)
336eea4a3caSzhanglyGit                                                          else status.srcStatus(srcIdx).srcLoadDependency)
337aa2bcc31SzhanglyGit      }
338eea4a3caSzhanglyGit    } else {
339eea4a3caSzhanglyGit      commonOut.srcLoadDependency.zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) =>
340eea4a3caSzhanglyGit        srcLoadDependencyOut                          := status.srcStatus(srcIdx).srcLoadDependency
341eea4a3caSzhanglyGit      }
342eea4a3caSzhanglyGit    }
343eea4a3caSzhanglyGit    commonOut.entry.bits.status.srcStatus.map(_.srcLoadDependency).zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) =>
344df26db8aSsinsanction      srcLoadDependencyOut                            := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue,
345eea4a3caSzhanglyGit                                                                      common.srcLoadDependencyOut(srcIdx),
346eea4a3caSzhanglyGit                                                                      status.srcStatus(srcIdx).srcLoadDependency)
347eea4a3caSzhanglyGit                                                          else status.srcStatus(srcIdx).srcLoadDependency)
348aa2bcc31SzhanglyGit    }
349397c0f33Ssinsanction    commonOut.enqReady                                := common.enqReady
350397c0f33Ssinsanction    commonOut.transEntry.valid                        := validReg && !common.flushed && !common.deqSuccess
351397c0f33Ssinsanction    commonOut.transEntry.bits                         := entryUpdate
352a6938b17Ssinsanction    // debug
353aa2bcc31SzhanglyGit    commonOut.cancel.foreach(_                        := hasIQWakeupGet.cancelVec.asUInt.orR)
354a6938b17Ssinsanction    commonOut.entryInValid                            := commonIn.enq.valid
355a6938b17Ssinsanction    commonOut.entryOutDeqValid                        := validReg && (common.flushed || common.deqSuccess)
356a6938b17Ssinsanction    commonOut.entryOutTransValid                      := validReg && commonIn.transSel && !(common.flushed || common.deqSuccess)
357aa2bcc31SzhanglyGit    if (params.isVecMemIQ) {
35899944b79Ssinsanction      commonOut.uopIdx.get                            := entryReg.payload.uopIdx
359aa2bcc31SzhanglyGit    }
360aa2bcc31SzhanglyGit  }
361aa2bcc31SzhanglyGit
362e07131b2Ssinsanction  def EntryVecMemConnect(commonIn: CommonInBundle, common: CommonWireBundle, validReg: Bool, entryReg: EntryBundle, entryRegNext: EntryBundle, entryUpdate: EntryBundle)(implicit p: Parameters, params: IssueBlockParams) = {
36399944b79Ssinsanction    val fromLsq                                        = commonIn.fromLsq.get
36499944b79Ssinsanction    val vecMemStatus                                   = entryReg.status.vecMem.get
36599944b79Ssinsanction    val vecMemStatusUpdate                             = entryUpdate.status.vecMem.get
36699944b79Ssinsanction    vecMemStatusUpdate                                := vecMemStatus
36799944b79Ssinsanction
368e07131b2Ssinsanction    val isLsqHead = {
369e07131b2Ssinsanction      entryReg.status.vecMem.get.lqIdx <= fromLsq.lqDeqPtr &&
370e07131b2Ssinsanction      entryReg.status.vecMem.get.sqIdx <= fromLsq.sqDeqPtr
37199944b79Ssinsanction    }
37299944b79Ssinsanction
373e07131b2Ssinsanction    // update blocked
374e07131b2Ssinsanction    entryUpdate.status.blocked                        := !isLsqHead
37599944b79Ssinsanction  }
37699944b79Ssinsanction
377aa2bcc31SzhanglyGit  def ExuOHGen(exuOH: Vec[Bool], wakeupByIQOH: Vec[Bool], wakeup: Bool, regSrcExuOH: Vec[Bool])(implicit p: Parameters, params: IssueBlockParams) = {
378aa2bcc31SzhanglyGit    val origExuOH = 0.U.asTypeOf(exuOH)
379aa2bcc31SzhanglyGit    when(wakeupByIQOH.asUInt.orR) {
380aa2bcc31SzhanglyGit      origExuOH := Mux1H(wakeupByIQOH, params.wakeUpSourceExuIdx.map(x => MathUtils.IntToOH(x).U(p(XSCoreParamsKey).backendParams.numExu.W)).toSeq).asBools
381aa2bcc31SzhanglyGit    }.otherwise {
382aa2bcc31SzhanglyGit      origExuOH := regSrcExuOH
383aa2bcc31SzhanglyGit    }
384aa2bcc31SzhanglyGit    exuOH := 0.U.asTypeOf(exuOH)
385aa2bcc31SzhanglyGit    params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := origExuOH(x))
386aa2bcc31SzhanglyGit  }
387aa2bcc31SzhanglyGit
388aa2bcc31SzhanglyGit  object IQFuType {
389aa2bcc31SzhanglyGit    def num = FuType.num
390aa2bcc31SzhanglyGit
391aa2bcc31SzhanglyGit    def apply() = Vec(num, Bool())
392aa2bcc31SzhanglyGit
393aa2bcc31SzhanglyGit    def readFuType(fuType: Vec[Bool], fus: Seq[FuType.OHType]): Vec[Bool] = {
394aa2bcc31SzhanglyGit      val res = 0.U.asTypeOf(fuType)
395aa2bcc31SzhanglyGit      fus.foreach(x => res(x.id) := fuType(x.id))
396aa2bcc31SzhanglyGit      res
397aa2bcc31SzhanglyGit    }
398aa2bcc31SzhanglyGit  }
399aa2bcc31SzhanglyGit}
400