1aa2bcc31SzhanglyGitpackage xiangshan.backend.issue 2aa2bcc31SzhanglyGit 3aa2bcc31SzhanglyGitimport org.chipsalliance.cde.config.Parameters 4aa2bcc31SzhanglyGitimport chisel3._ 5aa2bcc31SzhanglyGitimport chisel3.util._ 6*ac90e54aSxiaofeibao-xjtuimport ujson.IndexedValue.True 7bb2f3f51STang Haojinimport utils.MathUtils 8bb2f3f51STang Haojinimport utility.{HasCircularQueuePtrHelper, XSError} 9aa2bcc31SzhanglyGitimport xiangshan._ 10aa2bcc31SzhanglyGitimport xiangshan.backend.Bundles._ 11aa2bcc31SzhanglyGitimport xiangshan.backend.datapath.DataSource 12aa2bcc31SzhanglyGitimport xiangshan.backend.fu.FuType 136dbb4e08SXuan Huimport xiangshan.backend.fu.vector.Bundles.NumLsElem 14aa2bcc31SzhanglyGitimport xiangshan.backend.rob.RobPtr 156dbb4e08SXuan Huimport xiangshan.mem.{LqPtr, MemWaitUpdateReq, SqPtr} 16aa2bcc31SzhanglyGit 17aa2bcc31SzhanglyGitobject EntryBundles extends HasCircularQueuePtrHelper { 18aa2bcc31SzhanglyGit 19aa2bcc31SzhanglyGit class Status(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 20aa2bcc31SzhanglyGit //basic status 21aa2bcc31SzhanglyGit val robIdx = new RobPtr 22aa2bcc31SzhanglyGit val fuType = IQFuType() 23aa2bcc31SzhanglyGit //src status 24aa2bcc31SzhanglyGit val srcStatus = Vec(params.numRegSrc, new SrcStatus) 25aa2bcc31SzhanglyGit //issue status 26aa2bcc31SzhanglyGit val blocked = Bool() 27aa2bcc31SzhanglyGit val issued = Bool() 28aa2bcc31SzhanglyGit val firstIssue = Bool() 29aa2bcc31SzhanglyGit val issueTimer = UInt(2.W) 30aa2bcc31SzhanglyGit val deqPortIdx = UInt(1.W) 31aa2bcc31SzhanglyGit //vector mem status 32bb2f3f51STang Haojin val vecMem = Option.when(params.isVecMemIQ)(new StatusVecMemPart) 33aa2bcc31SzhanglyGit 34aa2bcc31SzhanglyGit def srcReady: Bool = { 35aa2bcc31SzhanglyGit VecInit(srcStatus.map(_.srcState).map(SrcState.isReady)).asUInt.andR 36aa2bcc31SzhanglyGit } 37aa2bcc31SzhanglyGit 38aa2bcc31SzhanglyGit def canIssue: Bool = { 39aa2bcc31SzhanglyGit srcReady && !issued && !blocked 40aa2bcc31SzhanglyGit } 41aa2bcc31SzhanglyGit 42eea4a3caSzhanglyGit def mergedLoadDependency: Vec[UInt] = { 43eea4a3caSzhanglyGit srcStatus.map(_.srcLoadDependency).reduce({ 44aa2bcc31SzhanglyGit case (l: Vec[UInt], r: Vec[UInt]) => VecInit(l.zip(r).map(x => x._1 | x._2)) 45eea4a3caSzhanglyGit }: (Vec[UInt], Vec[UInt]) => Vec[UInt]) 46aa2bcc31SzhanglyGit } 47aa2bcc31SzhanglyGit } 48aa2bcc31SzhanglyGit 49aa2bcc31SzhanglyGit class SrcStatus(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 50aa2bcc31SzhanglyGit val psrc = UInt(params.rdPregIdxWidth.W) 51aa2bcc31SzhanglyGit val srcType = SrcType() 52aa2bcc31SzhanglyGit val srcState = SrcState() 53aa2bcc31SzhanglyGit val dataSources = DataSource() 54ec49b127Ssinsanction val srcLoadDependency = Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W)) 55bb2f3f51STang Haojin val srcWakeUpL1ExuOH = Option.when(params.hasIQWakeUp)(ExuVec()) 56aa2bcc31SzhanglyGit } 57aa2bcc31SzhanglyGit 58aa2bcc31SzhanglyGit class StatusVecMemPart(implicit p:Parameters, params: IssueBlockParams) extends Bundle { 59aa2bcc31SzhanglyGit val sqIdx = new SqPtr 60aa2bcc31SzhanglyGit val lqIdx = new LqPtr 616dbb4e08SXuan Hu val numLsElem = NumLsElem() 62aa2bcc31SzhanglyGit } 63aa2bcc31SzhanglyGit 6438f78b5dSxiaofeibao-xjtu class EntryDeqRespBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 65aa2bcc31SzhanglyGit val robIdx = new RobPtr 66f08a822fSzhanglyGit val resp = RespType() 67aa2bcc31SzhanglyGit val fuType = FuType() 68bb2f3f51STang Haojin val uopIdx = Option.when(params.isVecMemIQ)(Output(UopIdx())) 69bb2f3f51STang Haojin val sqIdx = Option.when(params.needFeedBackSqIdx)(new SqPtr()) 70bb2f3f51STang Haojin val lqIdx = Option.when(params.needFeedBackLqIdx)(new LqPtr()) 71aa2bcc31SzhanglyGit } 72aa2bcc31SzhanglyGit 73f08a822fSzhanglyGit object RespType { 74f08a822fSzhanglyGit def apply() = UInt(2.W) 75f08a822fSzhanglyGit 76f08a822fSzhanglyGit def isBlocked(resp: UInt) = { 77f08a822fSzhanglyGit resp === block 78f08a822fSzhanglyGit } 79f08a822fSzhanglyGit 80f08a822fSzhanglyGit def succeed(resp: UInt) = { 81f08a822fSzhanglyGit resp === success 82f08a822fSzhanglyGit } 83f08a822fSzhanglyGit 84f08a822fSzhanglyGit val block = "b00".U 85f08a822fSzhanglyGit val uncertain = "b01".U 86f08a822fSzhanglyGit val success = "b11".U 87f08a822fSzhanglyGit } 88f08a822fSzhanglyGit 89aa2bcc31SzhanglyGit class EntryBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 90aa2bcc31SzhanglyGit val status = new Status() 91bb2f3f51STang Haojin val imm = Option.when(params.needImm)(UInt((params.deqImmTypesMaxLen).W)) 92aa2bcc31SzhanglyGit val payload = new DynInst() 93aa2bcc31SzhanglyGit } 94aa2bcc31SzhanglyGit 95aa2bcc31SzhanglyGit class CommonInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 96aa2bcc31SzhanglyGit val flush = Flipped(ValidIO(new Redirect)) 97aa2bcc31SzhanglyGit val enq = Flipped(ValidIO(new EntryBundle)) 98aa2bcc31SzhanglyGit //wakeup 99aa2bcc31SzhanglyGit val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 100aa2bcc31SzhanglyGit val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 101b6279fc6SZiyue Zhang // vl 102b6279fc6SZiyue Zhang val vlIsZero = Input(Bool()) 103b6279fc6SZiyue Zhang val vlIsVlmax = Input(Bool()) 104aa2bcc31SzhanglyGit //cancel 105aa2bcc31SzhanglyGit val og0Cancel = Input(ExuOH(backendParams.numExu)) 106aa2bcc31SzhanglyGit val og1Cancel = Input(ExuOH(backendParams.numExu)) 107aa2bcc31SzhanglyGit val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 108aa2bcc31SzhanglyGit //deq sel 109aa2bcc31SzhanglyGit val deqSel = Input(Bool()) 110aa2bcc31SzhanglyGit val deqPortIdxWrite = Input(UInt(1.W)) 111aa2bcc31SzhanglyGit val issueResp = Flipped(ValidIO(new EntryDeqRespBundle)) 112aa2bcc31SzhanglyGit //trans sel 113aa2bcc31SzhanglyGit val transSel = Input(Bool()) 114aa2bcc31SzhanglyGit // vector mem only 115bb2f3f51STang Haojin val fromLsq = Option.when(params.isVecMemIQ)(new Bundle { 116aa2bcc31SzhanglyGit val sqDeqPtr = Input(new SqPtr) 117aa2bcc31SzhanglyGit val lqDeqPtr = Input(new LqPtr) 118aa2bcc31SzhanglyGit }) 119aa2bcc31SzhanglyGit } 120aa2bcc31SzhanglyGit 121aa2bcc31SzhanglyGit class CommonOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 122aa2bcc31SzhanglyGit //status 123aa2bcc31SzhanglyGit val valid = Output(Bool()) 124aa2bcc31SzhanglyGit val canIssue = Output(Bool()) 125aa2bcc31SzhanglyGit val fuType = Output(FuType()) 126aa2bcc31SzhanglyGit val robIdx = Output(new RobPtr) 127bb2f3f51STang Haojin val uopIdx = Option.when(params.isVecMemIQ)(Output(UopIdx())) 128aa2bcc31SzhanglyGit //src 129aa2bcc31SzhanglyGit val dataSource = Vec(params.numRegSrc, Output(DataSource())) 130bb2f3f51STang Haojin val srcWakeUpL1ExuOH = Option.when(params.hasIQWakeUp)(Vec(params.numRegSrc, Output(ExuVec()))) 131aa2bcc31SzhanglyGit //deq 132aa2bcc31SzhanglyGit val isFirstIssue = Output(Bool()) 133aa2bcc31SzhanglyGit val entry = ValidIO(new EntryBundle) 134ec49b127Ssinsanction val cancelBypass = Output(Bool()) 135aa2bcc31SzhanglyGit val deqPortIdxRead = Output(UInt(1.W)) 136aa2bcc31SzhanglyGit val issueTimerRead = Output(UInt(2.W)) 137397c0f33Ssinsanction //trans 138397c0f33Ssinsanction val enqReady = Output(Bool()) 139397c0f33Ssinsanction val transEntry = ValidIO(new EntryBundle) 140aa2bcc31SzhanglyGit // debug 141a6938b17Ssinsanction val entryInValid = Output(Bool()) 142a6938b17Ssinsanction val entryOutDeqValid = Output(Bool()) 143a6938b17Ssinsanction val entryOutTransValid = Output(Bool()) 144bb2f3f51STang Haojin val perfLdCancel = Option.when(params.hasIQWakeUp)(Output(Vec(params.numRegSrc, Bool()))) 145bb2f3f51STang Haojin val perfOg0Cancel = Option.when(params.hasIQWakeUp)(Output(Vec(params.numRegSrc, Bool()))) 146e3ef3537Ssinsanction val perfWakeupByWB = Output(Vec(params.numRegSrc, Bool())) 147bb2f3f51STang Haojin val perfWakeupByIQ = Option.when(params.hasIQWakeUp)(Output(Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())))) 148aa2bcc31SzhanglyGit } 149aa2bcc31SzhanglyGit 150aa2bcc31SzhanglyGit class CommonWireBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 151aa2bcc31SzhanglyGit val validRegNext = Bool() 152aa2bcc31SzhanglyGit val flushed = Bool() 153aa2bcc31SzhanglyGit val clear = Bool() 154aa2bcc31SzhanglyGit val canIssue = Bool() 155aa2bcc31SzhanglyGit val enqReady = Bool() 156aa2bcc31SzhanglyGit val deqSuccess = Bool() 157aa2bcc31SzhanglyGit val srcWakeup = Vec(params.numRegSrc, Bool()) 158aa2bcc31SzhanglyGit val srcWakeupByWB = Vec(params.numRegSrc, Bool()) 159b6279fc6SZiyue Zhang val vlWakeupByWb = Bool() 160eea4a3caSzhanglyGit val srcCancelVec = Vec(params.numRegSrc, Bool()) 161eea4a3caSzhanglyGit val srcLoadCancelVec = Vec(params.numRegSrc, Bool()) 162ec49b127Ssinsanction val srcLoadDependencyNext = Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 163aa2bcc31SzhanglyGit } 164aa2bcc31SzhanglyGit 1650dfdb52aSzhanglyGit def CommonWireConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 166aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 1670dfdb52aSzhanglyGit common.flushed := status.robIdx.needFlush(commonIn.flush) 168*ac90e54aSxiaofeibao-xjtu common.deqSuccess := (if (params.isVecMemIQ) status.issued else true.B) && 169*ac90e54aSxiaofeibao-xjtu commonIn.issueResp.valid && RespType.succeed(commonIn.issueResp.bits.resp) && !common.srcLoadCancelVec.asUInt.orR 170aa2bcc31SzhanglyGit common.srcWakeup := common.srcWakeupByWB.zip(hasIQWakeupGet.srcWakeupByIQ).map { case (x, y) => x || y.asUInt.orR } 1718dd32220Ssinsanction common.srcWakeupByWB := commonIn.wakeUpFromWB.map{ bundle => 1728dd32220Ssinsanction val psrcSrcTypeVec = status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType) 1738dd32220Ssinsanction if (params.numRegSrc == 5) { 1748dd32220Ssinsanction bundle.bits.wakeUp(psrcSrcTypeVec.take(3), bundle.valid) :+ 1758dd32220Ssinsanction bundle.bits.wakeUpV0(psrcSrcTypeVec(3), bundle.valid) :+ 1768dd32220Ssinsanction bundle.bits.wakeUpVl(psrcSrcTypeVec(4), bundle.valid) 1778dd32220Ssinsanction } 1788dd32220Ssinsanction else 1798dd32220Ssinsanction bundle.bits.wakeUp(psrcSrcTypeVec, bundle.valid) 1808dd32220Ssinsanction }.transpose.map(x => VecInit(x.toSeq).asUInt.orR).toSeq 181a4d38a63SzhanglyGit common.canIssue := validReg && status.canIssue 182aa2bcc31SzhanglyGit common.enqReady := !validReg || common.clear 18328607074Ssinsanction common.clear := common.flushed || common.deqSuccess || commonIn.transSel 184eea4a3caSzhanglyGit common.srcCancelVec.zip(common.srcLoadCancelVec).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.foreach { case (((srcCancel, srcLoadCancel), wakeUpByIQVec), srcIdx) => 185eea4a3caSzhanglyGit val ldTransCancel = if(params.hasIQWakeUp) Mux1H(wakeUpByIQVec, hasIQWakeupGet.wakeupLoadDependencyByIQVec.map(dep => LoadShouldCancel(Some(dep), commonIn.ldCancel))) else false.B 186eea4a3caSzhanglyGit srcLoadCancel := LoadShouldCancel(Some(status.srcStatus(srcIdx).srcLoadDependency), commonIn.ldCancel) 187eea4a3caSzhanglyGit srcCancel := srcLoadCancel || ldTransCancel 188eea4a3caSzhanglyGit } 189ec49b127Ssinsanction common.srcLoadDependencyNext.zip(status.srcStatus.map(_.srcLoadDependency)).foreach { case (ldsNext, lds) => 190ec49b127Ssinsanction ldsNext.zip(lds).foreach{ case (ldNext, ld) => ldNext := ld << 1 } 191eea4a3caSzhanglyGit } 192aa2bcc31SzhanglyGit if(isEnq) { 193aa2bcc31SzhanglyGit common.validRegNext := Mux(commonIn.enq.valid && common.enqReady, true.B, Mux(common.clear, false.B, validReg)) 194aa2bcc31SzhanglyGit } else { 19528607074Ssinsanction common.validRegNext := Mux(commonIn.enq.valid, true.B, Mux(common.clear, false.B, validReg)) 196aa2bcc31SzhanglyGit } 197b6279fc6SZiyue Zhang if (params.numRegSrc == 5) { 198b6279fc6SZiyue Zhang // only when numRegSrc == 5 need vl 199b6279fc6SZiyue Zhang common.vlWakeupByWb := common.srcWakeupByWB(4) 200b6279fc6SZiyue Zhang } else { 201b6279fc6SZiyue Zhang common.vlWakeupByWb := false.B 202b6279fc6SZiyue Zhang } 203aa2bcc31SzhanglyGit } 204aa2bcc31SzhanglyGit 205aa2bcc31SzhanglyGit class CommonIQWakeupBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 206aa2bcc31SzhanglyGit val srcWakeupByIQ = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 207aa2bcc31SzhanglyGit val srcWakeupByIQWithoutCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 208aa2bcc31SzhanglyGit val srcWakeupByIQButCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 209ec49b127Ssinsanction val srcWakeupL1ExuOH = Vec(params.numRegSrc, ExuVec()) 210ec49b127Ssinsanction val wakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 211ec49b127Ssinsanction val shiftedWakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 212aa2bcc31SzhanglyGit val canIssueBypass = Bool() 213aa2bcc31SzhanglyGit } 214aa2bcc31SzhanglyGit 215aa2bcc31SzhanglyGit def CommonIQWakeupConnect(common: CommonWireBundle, hasIQWakeupGet: CommonIQWakeupBundle, validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 2168dd32220Ssinsanction val wakeupVec: Seq[Seq[Bool]] = commonIn.wakeUpFromIQ.map{(bundle: ValidIO[IssueQueueIQWakeUpBundle]) => 2178dd32220Ssinsanction val psrcSrcTypeVec = status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType) 2188dd32220Ssinsanction if (params.numRegSrc == 5) { 2198dd32220Ssinsanction bundle.bits.wakeUpFromIQ(psrcSrcTypeVec.take(3)) :+ 2208dd32220Ssinsanction bundle.bits.wakeUpV0FromIQ(psrcSrcTypeVec(3)) :+ 2218dd32220Ssinsanction bundle.bits.wakeUpVlFromIQ(psrcSrcTypeVec(4)) 2228dd32220Ssinsanction } 2238dd32220Ssinsanction else 2248dd32220Ssinsanction bundle.bits.wakeUpFromIQ(psrcSrcTypeVec) 2258dd32220Ssinsanction }.toSeq.transpose 226aa2bcc31SzhanglyGit val cancelSel = params.wakeUpSourceExuIdx.zip(commonIn.wakeUpFromIQ).map { case (x, y) => commonIn.og0Cancel(x) && y.bits.is0Lat } 227aa2bcc31SzhanglyGit 228aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQ := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 229aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQButCancel := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && cancel })) 230aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQWithoutCancel := wakeupVec.map(x => VecInit(x)) 231aa2bcc31SzhanglyGit hasIQWakeupGet.wakeupLoadDependencyByIQVec := commonIn.wakeUpFromIQ.map(_.bits.loadDependency).toSeq 232ec49b127Ssinsanction hasIQWakeupGet.srcWakeupL1ExuOH.zip(status.srcStatus.map(_.srcWakeUpL1ExuOH.get)).foreach { 233aa2bcc31SzhanglyGit case (exuOH, regExuOH) => 234aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 235aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := regExuOH(x)) 236aa2bcc31SzhanglyGit } 237aa2bcc31SzhanglyGit hasIQWakeupGet.canIssueBypass := validReg && !status.issued && !status.blocked && 238aa2bcc31SzhanglyGit VecInit(status.srcStatus.map(_.srcState).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.map { case ((state, wakeupVec), srcIdx) => 239a4d38a63SzhanglyGit wakeupVec.asUInt.orR | state 240aa2bcc31SzhanglyGit }).asUInt.andR 241aa2bcc31SzhanglyGit } 242aa2bcc31SzhanglyGit 243aa2bcc31SzhanglyGit 244aa2bcc31SzhanglyGit def ShiftLoadDependency(hasIQWakeupGet: CommonIQWakeupBundle)(implicit p: Parameters, params: IssueBlockParams) = { 245aa2bcc31SzhanglyGit hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec 246aa2bcc31SzhanglyGit .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec) 247aa2bcc31SzhanglyGit .zip(params.wakeUpInExuSources.map(_.name)).foreach { 248aa2bcc31SzhanglyGit case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 249aa2bcc31SzhanglyGit case ((dep, originalDep), deqPortIdx) => 25080c686d5SzhanglyGit if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx) 251d2fb0dcdSzhanglyGit dep := 1.U 252aa2bcc31SzhanglyGit else 253aa2bcc31SzhanglyGit dep := originalDep << 1 254aa2bcc31SzhanglyGit } 255aa2bcc31SzhanglyGit } 256aa2bcc31SzhanglyGit } 257aa2bcc31SzhanglyGit 2582734c4a6Sxiao feibao def wakeUpByVf(OH: Vec[Bool])(implicit p: Parameters): Bool = { 2592734c4a6Sxiao feibao val allExuParams = p(XSCoreParamsKey).backendParams.allExuParams 2602734c4a6Sxiao feibao OH.zip(allExuParams).map{case (oh,e) => 2612734c4a6Sxiao feibao if (e.isVfExeUnit) oh else false.B 2622734c4a6Sxiao feibao }.reduce(_ || _) 263aa2bcc31SzhanglyGit } 264aa2bcc31SzhanglyGit 265397c0f33Ssinsanction def EntryRegCommonConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 266aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 267eea4a3caSzhanglyGit val cancelByLd = common.srcCancelVec.asUInt.orR 268aa2bcc31SzhanglyGit val cancelWhenWakeup = VecInit(hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR)).asUInt.orR 269f08a822fSzhanglyGit val respIssueFail = commonIn.issueResp.valid && RespType.isBlocked(commonIn.issueResp.bits.resp) 270397c0f33Ssinsanction entryUpdate.status.robIdx := status.robIdx 271397c0f33Ssinsanction entryUpdate.status.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)) 272397c0f33Ssinsanction entryUpdate.status.srcStatus.zip(status.srcStatus).zipWithIndex.foreach { case ((srcStatusNext, srcStatus), srcIdx) => 273eea4a3caSzhanglyGit val cancel = common.srcCancelVec(srcIdx) 274aa2bcc31SzhanglyGit val wakeupByIQ = hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR 275aa2bcc31SzhanglyGit val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQ(srcIdx) 276aa2bcc31SzhanglyGit val wakeup = common.srcWakeup(srcIdx) 277b6279fc6SZiyue Zhang 278b6279fc6SZiyue Zhang val ignoreOldVd = Wire(Bool()) 279b6279fc6SZiyue Zhang val vlWakeUpByWb = common.vlWakeupByWb 280b6279fc6SZiyue Zhang val isDependOldvd = entryReg.payload.vpu.isDependOldvd 281d8ceb649SZiyue Zhang val isWritePartVd = entryReg.payload.vpu.isWritePartVd 282b6279fc6SZiyue Zhang val vta = entryReg.payload.vpu.vta 283b6279fc6SZiyue Zhang val vma = entryReg.payload.vpu.vma 284b6279fc6SZiyue Zhang val vm = entryReg.payload.vpu.vm 285b6279fc6SZiyue Zhang val vlIsZero = commonIn.vlIsZero 286b6279fc6SZiyue Zhang val vlIsVlmax = commonIn.vlIsVlmax 287d8ceb649SZiyue Zhang val ignoreTail = vlIsVlmax && (vm =/= 0.U || vma) && !isWritePartVd 288b6279fc6SZiyue Zhang val ignoreWhole = !vlIsVlmax && (vm =/= 0.U || vma) && vta 289cc991b08SZiyue Zhang val srcIsVec = SrcType.isVp(srcStatus.srcType) 290b6279fc6SZiyue Zhang if (params.numVfSrc > 0 && srcIdx == 2) { 291b6279fc6SZiyue Zhang /** 292b6279fc6SZiyue Zhang * the src store the old vd, update it when vl is write back 293b6279fc6SZiyue Zhang * 1. when the instruction depend on old vd, we cannot set the srctype to imm, we will update the method of uop split to avoid this situation soon 294b6279fc6SZiyue Zhang * 2. when vl = 0, we cannot set the srctype to imm because the vd keep the old value 295b6279fc6SZiyue Zhang * 3. when vl = vlmax, we can set srctype to imm when vta is not set 296b6279fc6SZiyue Zhang */ 297cc991b08SZiyue Zhang ignoreOldVd := srcIsVec && vlWakeUpByWb && !isDependOldvd && !vlIsZero && (ignoreTail || ignoreWhole) 298b6279fc6SZiyue Zhang } else { 299b6279fc6SZiyue Zhang ignoreOldVd := false.B 300b6279fc6SZiyue Zhang } 301b6279fc6SZiyue Zhang 302aa2bcc31SzhanglyGit srcStatusNext.psrc := srcStatus.psrc 303b6279fc6SZiyue Zhang srcStatusNext.srcType := Mux(ignoreOldVd, SrcType.no, srcStatus.srcType) 304b6279fc6SZiyue Zhang srcStatusNext.srcState := Mux(cancel, false.B, wakeup | srcStatus.srcState | ignoreOldVd) 3054fa640e4Ssinsanction srcStatusNext.dataSources.value := (if (params.inVfSchd && params.readVfRf && params.hasIQWakeUp) { 306c4cabf18Ssinsanction // Vf / Mem -> Vf 307de111a36Ssinsanction val isWakeupByMemIQ = wakeupByIQOH.zip(commonIn.wakeUpFromIQ).filter(_._2.bits.params.isMemExeUnit).map(_._1).fold(false.B)(_ || _) 308c4cabf18Ssinsanction MuxCase(srcStatus.dataSources.value, Seq( 309c4cabf18Ssinsanction (wakeupByIQ && isWakeupByMemIQ) -> DataSource.bypass2, 310c4cabf18Ssinsanction (wakeupByIQ && !isWakeupByMemIQ) -> DataSource.bypass, 311c4cabf18Ssinsanction srcStatus.dataSources.readBypass -> DataSource.bypass2, 312c4cabf18Ssinsanction srcStatus.dataSources.readBypass2 -> DataSource.reg, 313aa2bcc31SzhanglyGit )) 3144fa640e4Ssinsanction } 315a75d561cSsinsanction else if (params.inMemSchd && params.readVfRf && params.hasIQWakeUp) { 316c4cabf18Ssinsanction // Vf / Int -> Mem 317c4cabf18Ssinsanction MuxCase(srcStatus.dataSources.value, Seq( 318c4cabf18Ssinsanction wakeupByIQ -> DataSource.bypass, 3192734c4a6Sxiao feibao (srcStatus.dataSources.readBypass && wakeUpByVf(srcStatus.srcWakeUpL1ExuOH.get)) -> DataSource.bypass2, 3202734c4a6Sxiao feibao (srcStatus.dataSources.readBypass && !wakeUpByVf(srcStatus.srcWakeUpL1ExuOH.get)) -> DataSource.reg, 321c4cabf18Ssinsanction srcStatus.dataSources.readBypass2 -> DataSource.reg, 322c4cabf18Ssinsanction )) 323a75d561cSsinsanction } 324c4cabf18Ssinsanction else { 325c4cabf18Ssinsanction MuxCase(srcStatus.dataSources.value, Seq( 326c4cabf18Ssinsanction wakeupByIQ -> DataSource.bypass, 327c4cabf18Ssinsanction srcStatus.dataSources.readBypass -> DataSource.reg, 328c4cabf18Ssinsanction )) 329c4cabf18Ssinsanction }) 330aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 331ec49b127Ssinsanction ExuOHGen(srcStatusNext.srcWakeUpL1ExuOH.get, wakeupByIQOH, hasIQWakeupGet.srcWakeupL1ExuOH(srcIdx)) 332ec49b127Ssinsanction srcStatusNext.srcLoadDependency := Mux(wakeupByIQ, 333aa2bcc31SzhanglyGit Mux1H(wakeupByIQOH, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec), 334ec49b127Ssinsanction common.srcLoadDependencyNext(srcIdx)) 335eea4a3caSzhanglyGit } else { 336ec49b127Ssinsanction srcStatusNext.srcLoadDependency := common.srcLoadDependencyNext(srcIdx) 337aa2bcc31SzhanglyGit } 338aa2bcc31SzhanglyGit } 339397c0f33Ssinsanction entryUpdate.status.blocked := false.B 340397c0f33Ssinsanction entryUpdate.status.issued := MuxCase(status.issued, Seq( 341aa2bcc31SzhanglyGit (cancelByLd || cancelWhenWakeup || respIssueFail) -> false.B, 342aa2bcc31SzhanglyGit commonIn.deqSel -> true.B, 343aa2bcc31SzhanglyGit !status.srcReady -> false.B, 344aa2bcc31SzhanglyGit )) 345397c0f33Ssinsanction entryUpdate.status.firstIssue := commonIn.deqSel || status.firstIssue 346dd40a82bSsinsanction entryUpdate.status.issueTimer := Mux(commonIn.deqSel, 0.U, Mux(status.issued, Mux(status.issueTimer === "b11".U, status.issueTimer, status.issueTimer + 1.U), "b11".U)) 347397c0f33Ssinsanction entryUpdate.status.deqPortIdx := Mux(commonIn.deqSel, commonIn.deqPortIdxWrite, Mux(status.issued, status.deqPortIdx, 0.U)) 348397c0f33Ssinsanction entryUpdate.imm.foreach(_ := entryReg.imm.get) 349397c0f33Ssinsanction entryUpdate.payload := entryReg.payload 350397c0f33Ssinsanction if (params.isVecMemIQ) { 351397c0f33Ssinsanction entryUpdate.status.vecMem.get := entryReg.status.vecMem.get 352397c0f33Ssinsanction } 353aa2bcc31SzhanglyGit } 354aa2bcc31SzhanglyGit 355df26db8aSsinsanction def CommonOutConnect(commonOut: CommonOutBundle, common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean, isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 356aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 357aa2bcc31SzhanglyGit commonOut.valid := validReg 358df26db8aSsinsanction commonOut.canIssue := (if (isComp) (common.canIssue || hasIQWakeupGet.canIssueBypass) && !common.flushed 359df26db8aSsinsanction else common.canIssue && !common.flushed) 360aa2bcc31SzhanglyGit commonOut.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)).asUInt 361aa2bcc31SzhanglyGit commonOut.robIdx := status.robIdx 362aa2bcc31SzhanglyGit commonOut.dataSource.zipWithIndex.foreach{ case (dataSourceOut, srcIdx) => 363de111a36Ssinsanction val wakeupByIQWithoutCancel = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR 364de111a36Ssinsanction val wakeupByIQWithoutCancelOH = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx) 365de111a36Ssinsanction val isWakeupByMemIQ = wakeupByIQWithoutCancelOH.zip(commonIn.wakeUpFromIQ).filter(_._2.bits.params.isMemExeUnit).map(_._1).fold(false.B)(_ || _) 366ec49b127Ssinsanction dataSourceOut.value := (if (isComp) 367ec49b127Ssinsanction if (params.inVfSchd && params.readVfRf && params.hasWakeupFromMem) { 368ec49b127Ssinsanction MuxCase(status.srcStatus(srcIdx).dataSources.value, Seq( 369ec49b127Ssinsanction (wakeupByIQWithoutCancel && !isWakeupByMemIQ) -> DataSource.forward, 370ec49b127Ssinsanction (wakeupByIQWithoutCancel && isWakeupByMemIQ) -> DataSource.bypass, 371ec49b127Ssinsanction )) 372ec49b127Ssinsanction } else { 373ec49b127Ssinsanction MuxCase(status.srcStatus(srcIdx).dataSources.value, Seq( 374ec49b127Ssinsanction wakeupByIQWithoutCancel -> DataSource.forward, 375ec49b127Ssinsanction )) 376ec49b127Ssinsanction } 377ec49b127Ssinsanction else 378de111a36Ssinsanction status.srcStatus(srcIdx).dataSources.value) 379aa2bcc31SzhanglyGit } 380aa2bcc31SzhanglyGit commonOut.isFirstIssue := !status.firstIssue 381aa2bcc31SzhanglyGit commonOut.entry.valid := validReg 382aa2bcc31SzhanglyGit commonOut.entry.bits := entryReg 383aa2bcc31SzhanglyGit if(isEnq) { 384aa2bcc31SzhanglyGit commonOut.entry.bits.status := status 385aa2bcc31SzhanglyGit } 386aa2bcc31SzhanglyGit commonOut.issueTimerRead := status.issueTimer 387aa2bcc31SzhanglyGit commonOut.deqPortIdxRead := status.deqPortIdx 388ec49b127Ssinsanction 389ec49b127Ssinsanction if(params.hasIQWakeUp) { 390ec49b127Ssinsanction commonOut.srcWakeUpL1ExuOH.get.zipWithIndex.foreach{ case (exuOHOut, srcIdx) => 391ec49b127Ssinsanction val wakeupByIQWithoutCancelOH = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx) 392ec49b127Ssinsanction if (isComp) 393ec49b127Ssinsanction ExuOHGen(exuOHOut, wakeupByIQWithoutCancelOH, hasIQWakeupGet.srcWakeupL1ExuOH(srcIdx)) 394ec49b127Ssinsanction else 395ec49b127Ssinsanction ExuOHGen(exuOHOut, 0.U.asTypeOf(wakeupByIQWithoutCancelOH), hasIQWakeupGet.srcWakeupL1ExuOH(srcIdx)) 396ec49b127Ssinsanction } 397ec49b127Ssinsanction } 398ec49b127Ssinsanction 399ec49b127Ssinsanction val srcLoadDependencyForCancel = Wire(chiselTypeOf(common.srcLoadDependencyNext)) 400ec49b127Ssinsanction val srcLoadDependencyOut = Wire(chiselTypeOf(common.srcLoadDependencyNext)) 401aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 402a4d38a63SzhanglyGit val wakeupSrcLoadDependency = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.wakeupLoadDependencyByIQVec)) 403ec49b127Ssinsanction val wakeupSrcLoadDependencyNext = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec)) 404ec49b127Ssinsanction srcLoadDependencyForCancel.zipWithIndex.foreach { case (ldOut, srcIdx) => 405ec49b127Ssinsanction ldOut := (if (isComp) Mux(hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR, 406ec49b127Ssinsanction wakeupSrcLoadDependency(srcIdx), 407eea4a3caSzhanglyGit status.srcStatus(srcIdx).srcLoadDependency) 408eea4a3caSzhanglyGit else status.srcStatus(srcIdx).srcLoadDependency) 409aa2bcc31SzhanglyGit } 410ec49b127Ssinsanction srcLoadDependencyOut.zipWithIndex.foreach { case (ldOut, srcIdx) => 411ec49b127Ssinsanction ldOut := (if (isComp) Mux(hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR, 412ec49b127Ssinsanction wakeupSrcLoadDependencyNext(srcIdx), 413ec49b127Ssinsanction common.srcLoadDependencyNext(srcIdx)) 414ec49b127Ssinsanction else common.srcLoadDependencyNext(srcIdx)) 415ec49b127Ssinsanction } 416eea4a3caSzhanglyGit } else { 417ec49b127Ssinsanction srcLoadDependencyForCancel := status.srcStatus.map(_.srcLoadDependency) 418ec49b127Ssinsanction srcLoadDependencyOut := common.srcLoadDependencyNext 419eea4a3caSzhanglyGit } 420ec49b127Ssinsanction commonOut.cancelBypass := srcLoadDependencyForCancel.map(x => LoadShouldCancel(Some(x), commonIn.ldCancel)).reduce(_ | _) 421ec49b127Ssinsanction commonOut.entry.bits.status.srcStatus.map(_.srcLoadDependency).zipWithIndex.foreach { case (ldOut, srcIdx) => 422ec49b127Ssinsanction ldOut := srcLoadDependencyOut(srcIdx) 423eea4a3caSzhanglyGit } 424ec49b127Ssinsanction 425397c0f33Ssinsanction commonOut.enqReady := common.enqReady 426397c0f33Ssinsanction commonOut.transEntry.valid := validReg && !common.flushed && !common.deqSuccess 427397c0f33Ssinsanction commonOut.transEntry.bits := entryUpdate 428a6938b17Ssinsanction // debug 429a6938b17Ssinsanction commonOut.entryInValid := commonIn.enq.valid 430a6938b17Ssinsanction commonOut.entryOutDeqValid := validReg && (common.flushed || common.deqSuccess) 431a6938b17Ssinsanction commonOut.entryOutTransValid := validReg && commonIn.transSel && !(common.flushed || common.deqSuccess) 432e3ef3537Ssinsanction commonOut.perfWakeupByWB := common.srcWakeupByWB.zip(status.srcStatus).map{ case (w, s) => w && SrcState.isBusy(s.srcState) && validReg } 433e3ef3537Ssinsanction if (params.hasIQWakeUp) { 434ec49b127Ssinsanction commonOut.perfLdCancel.get := common.srcCancelVec.map(_ && validReg) 435e3ef3537Ssinsanction commonOut.perfOg0Cancel.get := hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR && validReg) 436e3ef3537Ssinsanction commonOut.perfWakeupByIQ.get := hasIQWakeupGet.srcWakeupByIQ.map(x => VecInit(x.map(_ && validReg))) 437e3ef3537Ssinsanction } 438e3ef3537Ssinsanction // vecMem 439aa2bcc31SzhanglyGit if (params.isVecMemIQ) { 44099944b79Ssinsanction commonOut.uopIdx.get := entryReg.payload.uopIdx 441aa2bcc31SzhanglyGit } 442aa2bcc31SzhanglyGit } 443aa2bcc31SzhanglyGit 444e07131b2Ssinsanction def EntryVecMemConnect(commonIn: CommonInBundle, common: CommonWireBundle, validReg: Bool, entryReg: EntryBundle, entryRegNext: EntryBundle, entryUpdate: EntryBundle)(implicit p: Parameters, params: IssueBlockParams) = { 44599944b79Ssinsanction val fromLsq = commonIn.fromLsq.get 44699944b79Ssinsanction val vecMemStatus = entryReg.status.vecMem.get 44799944b79Ssinsanction val vecMemStatusUpdate = entryUpdate.status.vecMem.get 44899944b79Ssinsanction vecMemStatusUpdate := vecMemStatus 44999944b79Ssinsanction 450e07131b2Ssinsanction // update blocked 451b0186a50Sweiding liu entryUpdate.status.blocked := false.B 45299944b79Ssinsanction } 45399944b79Ssinsanction 454ec49b127Ssinsanction def ExuOHGen(exuOH: Vec[Bool], wakeupByIQOH: Vec[Bool], regSrcExuOH: Vec[Bool])(implicit p: Parameters, params: IssueBlockParams) = { 455aa2bcc31SzhanglyGit val origExuOH = 0.U.asTypeOf(exuOH) 456aa2bcc31SzhanglyGit when(wakeupByIQOH.asUInt.orR) { 457aa2bcc31SzhanglyGit origExuOH := Mux1H(wakeupByIQOH, params.wakeUpSourceExuIdx.map(x => MathUtils.IntToOH(x).U(p(XSCoreParamsKey).backendParams.numExu.W)).toSeq).asBools 458aa2bcc31SzhanglyGit }.otherwise { 459aa2bcc31SzhanglyGit origExuOH := regSrcExuOH 460aa2bcc31SzhanglyGit } 461aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 462aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := origExuOH(x)) 463aa2bcc31SzhanglyGit } 464aa2bcc31SzhanglyGit 465aa2bcc31SzhanglyGit object IQFuType { 466aa2bcc31SzhanglyGit def num = FuType.num 467aa2bcc31SzhanglyGit 468aa2bcc31SzhanglyGit def apply() = Vec(num, Bool()) 469aa2bcc31SzhanglyGit 470aa2bcc31SzhanglyGit def readFuType(fuType: Vec[Bool], fus: Seq[FuType.OHType]): Vec[Bool] = { 471aa2bcc31SzhanglyGit val res = 0.U.asTypeOf(fuType) 472aa2bcc31SzhanglyGit fus.foreach(x => res(x.id) := fuType(x.id)) 473aa2bcc31SzhanglyGit res 474aa2bcc31SzhanglyGit } 475aa2bcc31SzhanglyGit } 4764fa640e4Ssinsanction 4774fa640e4Ssinsanction class EnqDelayInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 4784fa640e4Ssinsanction //wakeup 4794fa640e4Ssinsanction val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 4804fa640e4Ssinsanction val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 4814fa640e4Ssinsanction //cancel 48291f31488Sxiaofeibao-xjtu val srcLoadDependency = Input(Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W)))) 4834fa640e4Ssinsanction val og0Cancel = Input(ExuOH(backendParams.numExu)) 4844fa640e4Ssinsanction val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 4854fa640e4Ssinsanction } 4864fa640e4Ssinsanction 4874fa640e4Ssinsanction class EnqDelayOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 4884fa640e4Ssinsanction val srcWakeUpByWB: Vec[UInt] = Vec(params.numRegSrc, SrcState()) 4894fa640e4Ssinsanction val srcWakeUpByIQ: Vec[UInt] = Vec(params.numRegSrc, SrcState()) 4904fa640e4Ssinsanction val srcWakeUpByIQVec: Vec[Vec[Bool]] = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 49191f31488Sxiaofeibao-xjtu val srcCancelByLoad: Vec[Bool] = Vec(params.numRegSrc, Bool()) 492ec49b127Ssinsanction val shiftedWakeupLoadDependencyByIQVec: Vec[Vec[UInt]] = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 4934fa640e4Ssinsanction } 4944fa640e4Ssinsanction 4954fa640e4Ssinsanction def EnqDelayWakeupConnect(enqDelayIn: EnqDelayInBundle, enqDelayOut: EnqDelayOutBundle, status: Status, delay: Int)(implicit p: Parameters, params: IssueBlockParams) = { 4964fa640e4Ssinsanction enqDelayOut.srcWakeUpByWB.zipWithIndex.foreach { case (wakeup, i) => 4978dd32220Ssinsanction wakeup := enqDelayIn.wakeUpFromWB.map{ x => 4988dd32220Ssinsanction if (i == 3) 4998dd32220Ssinsanction x.bits.wakeUpV0((status.srcStatus(i).psrc, status.srcStatus(i).srcType), x.valid) 5008dd32220Ssinsanction else if (i == 4) 5018dd32220Ssinsanction x.bits.wakeUpVl((status.srcStatus(i).psrc, status.srcStatus(i).srcType), x.valid) 5028dd32220Ssinsanction else 5038dd32220Ssinsanction x.bits.wakeUp(Seq((status.srcStatus(i).psrc, status.srcStatus(i).srcType)), x.valid).head 5048dd32220Ssinsanction }.reduce(_ || _) 5054fa640e4Ssinsanction } 5064fa640e4Ssinsanction 5074fa640e4Ssinsanction if (params.hasIQWakeUp) { 5088dd32220Ssinsanction val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = enqDelayIn.wakeUpFromIQ.map{ x => 5098dd32220Ssinsanction val psrcSrcTypeVec = status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType) 5108dd32220Ssinsanction if (params.numRegSrc == 5) { 5118dd32220Ssinsanction x.bits.wakeUpFromIQ(psrcSrcTypeVec.take(3)) :+ 5128dd32220Ssinsanction x.bits.wakeUpV0FromIQ(psrcSrcTypeVec(3)) :+ 5138dd32220Ssinsanction x.bits.wakeUpVlFromIQ(psrcSrcTypeVec(4)) 5148dd32220Ssinsanction } 5158dd32220Ssinsanction else 5168dd32220Ssinsanction x.bits.wakeUpFromIQ(psrcSrcTypeVec) 5178dd32220Ssinsanction }.toIndexedSeq.transpose 5184fa640e4Ssinsanction val cancelSel = params.wakeUpSourceExuIdx.zip(enqDelayIn.wakeUpFromIQ).map{ case (x, y) => enqDelayIn.og0Cancel(x) && y.bits.is0Lat} 5194fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQVec := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 5204fa640e4Ssinsanction } else { 5214fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQVec := 0.U.asTypeOf(enqDelayOut.srcWakeUpByIQVec) 5224fa640e4Ssinsanction } 5234fa640e4Ssinsanction 5244fa640e4Ssinsanction if (params.hasIQWakeUp) { 5254fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQ.zipWithIndex.foreach { case (wakeup, i) => 5264fa640e4Ssinsanction val ldTransCancel = Mux1H(enqDelayOut.srcWakeUpByIQVec(i), enqDelayIn.wakeUpFromIQ.map(_.bits.loadDependency).map(dp => LoadShouldCancel(Some(dp), enqDelayIn.ldCancel)).toSeq) 5274fa640e4Ssinsanction wakeup := enqDelayOut.srcWakeUpByIQVec(i).asUInt.orR && !ldTransCancel 5284fa640e4Ssinsanction } 52991f31488Sxiaofeibao-xjtu enqDelayOut.srcCancelByLoad.zipWithIndex.foreach { case (ldCancel, i) => 53091f31488Sxiaofeibao-xjtu ldCancel := LoadShouldCancel(Some(enqDelayIn.srcLoadDependency(i)), enqDelayIn.ldCancel) 53191f31488Sxiaofeibao-xjtu } 5324fa640e4Ssinsanction } else { 5334fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQ := 0.U.asTypeOf(enqDelayOut.srcWakeUpByIQ) 53491f31488Sxiaofeibao-xjtu enqDelayOut.srcCancelByLoad := 0.U.asTypeOf(enqDelayOut.srcCancelByLoad) 5354fa640e4Ssinsanction } 5364fa640e4Ssinsanction 5374fa640e4Ssinsanction enqDelayOut.shiftedWakeupLoadDependencyByIQVec.zip(enqDelayIn.wakeUpFromIQ.map(_.bits.loadDependency)) 5384fa640e4Ssinsanction .zip(params.wakeUpInExuSources.map(_.name)).foreach { case ((dps, ldps), name) => 5394fa640e4Ssinsanction dps.zip(ldps).zipWithIndex.foreach { case ((dp, ldp), deqPortIdx) => 5404fa640e4Ssinsanction if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx) 541ec49b127Ssinsanction dp := 1.U << (delay - 1) 5424fa640e4Ssinsanction else 5434fa640e4Ssinsanction dp := ldp << delay 5444fa640e4Ssinsanction } 5454fa640e4Ssinsanction } 5464fa640e4Ssinsanction } 547aa2bcc31SzhanglyGit} 548