1aa2bcc31SzhanglyGitpackage xiangshan.backend.issue 2aa2bcc31SzhanglyGit 3aa2bcc31SzhanglyGitimport org.chipsalliance.cde.config.Parameters 4aa2bcc31SzhanglyGitimport chisel3._ 5aa2bcc31SzhanglyGitimport chisel3.util._ 66dbb4e08SXuan Huimport utils.{MathUtils, OptionWrapper, XSError} 7aa2bcc31SzhanglyGitimport utility.HasCircularQueuePtrHelper 8aa2bcc31SzhanglyGitimport xiangshan._ 9aa2bcc31SzhanglyGitimport xiangshan.backend.Bundles._ 10aa2bcc31SzhanglyGitimport xiangshan.backend.datapath.DataSource 11aa2bcc31SzhanglyGitimport xiangshan.backend.fu.FuType 126dbb4e08SXuan Huimport xiangshan.backend.fu.vector.Bundles.NumLsElem 13aa2bcc31SzhanglyGitimport xiangshan.backend.rob.RobPtr 146dbb4e08SXuan Huimport xiangshan.mem.{LqPtr, MemWaitUpdateReq, SqPtr} 15aa2bcc31SzhanglyGit 16aa2bcc31SzhanglyGitobject EntryBundles extends HasCircularQueuePtrHelper { 17aa2bcc31SzhanglyGit 18aa2bcc31SzhanglyGit class Status(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 19aa2bcc31SzhanglyGit //basic status 20aa2bcc31SzhanglyGit val robIdx = new RobPtr 21aa2bcc31SzhanglyGit val fuType = IQFuType() 22aa2bcc31SzhanglyGit //src status 23aa2bcc31SzhanglyGit val srcStatus = Vec(params.numRegSrc, new SrcStatus) 24aa2bcc31SzhanglyGit //issue status 25aa2bcc31SzhanglyGit val blocked = Bool() 26aa2bcc31SzhanglyGit val issued = Bool() 27aa2bcc31SzhanglyGit val firstIssue = Bool() 28aa2bcc31SzhanglyGit val issueTimer = UInt(2.W) 29aa2bcc31SzhanglyGit val deqPortIdx = UInt(1.W) 30aa2bcc31SzhanglyGit //vector mem status 31aa2bcc31SzhanglyGit val vecMem = OptionWrapper(params.isVecMemIQ, new StatusVecMemPart) 32aa2bcc31SzhanglyGit 33aa2bcc31SzhanglyGit def srcReady: Bool = { 34aa2bcc31SzhanglyGit VecInit(srcStatus.map(_.srcState).map(SrcState.isReady)).asUInt.andR 35aa2bcc31SzhanglyGit } 36aa2bcc31SzhanglyGit 37aa2bcc31SzhanglyGit def canIssue: Bool = { 38aa2bcc31SzhanglyGit srcReady && !issued && !blocked 39aa2bcc31SzhanglyGit } 40aa2bcc31SzhanglyGit 41eea4a3caSzhanglyGit def mergedLoadDependency: Vec[UInt] = { 42eea4a3caSzhanglyGit srcStatus.map(_.srcLoadDependency).reduce({ 43aa2bcc31SzhanglyGit case (l: Vec[UInt], r: Vec[UInt]) => VecInit(l.zip(r).map(x => x._1 | x._2)) 44eea4a3caSzhanglyGit }: (Vec[UInt], Vec[UInt]) => Vec[UInt]) 45aa2bcc31SzhanglyGit } 46aa2bcc31SzhanglyGit } 47aa2bcc31SzhanglyGit 48aa2bcc31SzhanglyGit class SrcStatus(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 49aa2bcc31SzhanglyGit val psrc = UInt(params.rdPregIdxWidth.W) 50aa2bcc31SzhanglyGit val srcType = SrcType() 51aa2bcc31SzhanglyGit val srcState = SrcState() 52aa2bcc31SzhanglyGit val dataSources = DataSource() 53ec49b127Ssinsanction val srcLoadDependency = Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W)) 54aa2bcc31SzhanglyGit val srcWakeUpL1ExuOH = OptionWrapper(params.hasIQWakeUp, ExuVec()) 55aa2bcc31SzhanglyGit } 56aa2bcc31SzhanglyGit 57aa2bcc31SzhanglyGit class StatusVecMemPart(implicit p:Parameters, params: IssueBlockParams) extends Bundle { 58aa2bcc31SzhanglyGit val sqIdx = new SqPtr 59aa2bcc31SzhanglyGit val lqIdx = new LqPtr 606dbb4e08SXuan Hu val numLsElem = NumLsElem() 61aa2bcc31SzhanglyGit } 62aa2bcc31SzhanglyGit 63aa2bcc31SzhanglyGit class EntryDeqRespBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 64aa2bcc31SzhanglyGit val robIdx = new RobPtr 65f08a822fSzhanglyGit val resp = RespType() 66aa2bcc31SzhanglyGit val fuType = FuType() 67aa2bcc31SzhanglyGit val uopIdx = OptionWrapper(params.isVecMemIQ, Output(UopIdx())) 68aa2bcc31SzhanglyGit } 69aa2bcc31SzhanglyGit 70f08a822fSzhanglyGit object RespType { 71f08a822fSzhanglyGit def apply() = UInt(2.W) 72f08a822fSzhanglyGit 73f08a822fSzhanglyGit def isBlocked(resp: UInt) = { 74f08a822fSzhanglyGit resp === block 75f08a822fSzhanglyGit } 76f08a822fSzhanglyGit 77f08a822fSzhanglyGit def succeed(resp: UInt) = { 78f08a822fSzhanglyGit resp === success 79f08a822fSzhanglyGit } 80f08a822fSzhanglyGit 81f08a822fSzhanglyGit val block = "b00".U 82f08a822fSzhanglyGit val uncertain = "b01".U 83f08a822fSzhanglyGit val success = "b11".U 84f08a822fSzhanglyGit } 85f08a822fSzhanglyGit 86aa2bcc31SzhanglyGit class EntryBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 87aa2bcc31SzhanglyGit val status = new Status() 88aa2bcc31SzhanglyGit val imm = OptionWrapper(params.needImm, UInt((params.deqImmTypesMaxLen).W)) 89aa2bcc31SzhanglyGit val payload = new DynInst() 90aa2bcc31SzhanglyGit } 91aa2bcc31SzhanglyGit 92aa2bcc31SzhanglyGit class CommonInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 93aa2bcc31SzhanglyGit val flush = Flipped(ValidIO(new Redirect)) 94aa2bcc31SzhanglyGit val enq = Flipped(ValidIO(new EntryBundle)) 95aa2bcc31SzhanglyGit //wakeup 96aa2bcc31SzhanglyGit val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 97aa2bcc31SzhanglyGit val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 98b6279fc6SZiyue Zhang // vl 99b6279fc6SZiyue Zhang val vlIsZero = Input(Bool()) 100b6279fc6SZiyue Zhang val vlIsVlmax = Input(Bool()) 101aa2bcc31SzhanglyGit //cancel 102aa2bcc31SzhanglyGit val og0Cancel = Input(ExuOH(backendParams.numExu)) 103aa2bcc31SzhanglyGit val og1Cancel = Input(ExuOH(backendParams.numExu)) 104aa2bcc31SzhanglyGit val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 105aa2bcc31SzhanglyGit //deq sel 106aa2bcc31SzhanglyGit val deqSel = Input(Bool()) 107aa2bcc31SzhanglyGit val deqPortIdxWrite = Input(UInt(1.W)) 108aa2bcc31SzhanglyGit val issueResp = Flipped(ValidIO(new EntryDeqRespBundle)) 109aa2bcc31SzhanglyGit //trans sel 110aa2bcc31SzhanglyGit val transSel = Input(Bool()) 111aa2bcc31SzhanglyGit // vector mem only 112aa2bcc31SzhanglyGit val fromLsq = OptionWrapper(params.isVecMemIQ, new Bundle { 113aa2bcc31SzhanglyGit val sqDeqPtr = Input(new SqPtr) 114aa2bcc31SzhanglyGit val lqDeqPtr = Input(new LqPtr) 115aa2bcc31SzhanglyGit }) 116aa2bcc31SzhanglyGit } 117aa2bcc31SzhanglyGit 118aa2bcc31SzhanglyGit class CommonOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 119aa2bcc31SzhanglyGit //status 120aa2bcc31SzhanglyGit val valid = Output(Bool()) 121aa2bcc31SzhanglyGit val canIssue = Output(Bool()) 122aa2bcc31SzhanglyGit val fuType = Output(FuType()) 123aa2bcc31SzhanglyGit val robIdx = Output(new RobPtr) 124aa2bcc31SzhanglyGit val uopIdx = OptionWrapper(params.isVecMemIQ, Output(UopIdx())) 125aa2bcc31SzhanglyGit //src 126aa2bcc31SzhanglyGit val dataSource = Vec(params.numRegSrc, Output(DataSource())) 127aa2bcc31SzhanglyGit val srcWakeUpL1ExuOH = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(ExuVec()))) 128aa2bcc31SzhanglyGit //deq 129aa2bcc31SzhanglyGit val isFirstIssue = Output(Bool()) 130aa2bcc31SzhanglyGit val entry = ValidIO(new EntryBundle) 131ec49b127Ssinsanction val cancelBypass = Output(Bool()) 132aa2bcc31SzhanglyGit val deqPortIdxRead = Output(UInt(1.W)) 133aa2bcc31SzhanglyGit val issueTimerRead = Output(UInt(2.W)) 134397c0f33Ssinsanction //trans 135397c0f33Ssinsanction val enqReady = Output(Bool()) 136397c0f33Ssinsanction val transEntry = ValidIO(new EntryBundle) 137aa2bcc31SzhanglyGit // debug 138a6938b17Ssinsanction val entryInValid = Output(Bool()) 139a6938b17Ssinsanction val entryOutDeqValid = Output(Bool()) 140a6938b17Ssinsanction val entryOutTransValid = Output(Bool()) 141e3ef3537Ssinsanction val perfLdCancel = OptionWrapper(params.hasIQWakeUp, Output(Vec(params.numRegSrc, Bool()))) 142e3ef3537Ssinsanction val perfOg0Cancel = OptionWrapper(params.hasIQWakeUp, Output(Vec(params.numRegSrc, Bool()))) 143e3ef3537Ssinsanction val perfWakeupByWB = Output(Vec(params.numRegSrc, Bool())) 144e3ef3537Ssinsanction val perfWakeupByIQ = OptionWrapper(params.hasIQWakeUp, Output(Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())))) 145aa2bcc31SzhanglyGit } 146aa2bcc31SzhanglyGit 147aa2bcc31SzhanglyGit class CommonWireBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 148aa2bcc31SzhanglyGit val validRegNext = Bool() 149aa2bcc31SzhanglyGit val flushed = Bool() 150aa2bcc31SzhanglyGit val clear = Bool() 151aa2bcc31SzhanglyGit val canIssue = Bool() 152aa2bcc31SzhanglyGit val enqReady = Bool() 153aa2bcc31SzhanglyGit val deqSuccess = Bool() 154aa2bcc31SzhanglyGit val srcWakeup = Vec(params.numRegSrc, Bool()) 155aa2bcc31SzhanglyGit val srcWakeupByWB = Vec(params.numRegSrc, Bool()) 156b6279fc6SZiyue Zhang val vlWakeupByWb = Bool() 157eea4a3caSzhanglyGit val srcCancelVec = Vec(params.numRegSrc, Bool()) 158eea4a3caSzhanglyGit val srcLoadCancelVec = Vec(params.numRegSrc, Bool()) 159ec49b127Ssinsanction val srcLoadDependencyNext = Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 160aa2bcc31SzhanglyGit } 161aa2bcc31SzhanglyGit 1620dfdb52aSzhanglyGit def CommonWireConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 163aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 1640dfdb52aSzhanglyGit common.flushed := status.robIdx.needFlush(commonIn.flush) 165f08a822fSzhanglyGit common.deqSuccess := commonIn.issueResp.valid && RespType.succeed(commonIn.issueResp.bits.resp) && !common.srcLoadCancelVec.asUInt.orR 166aa2bcc31SzhanglyGit common.srcWakeup := common.srcWakeupByWB.zip(hasIQWakeupGet.srcWakeupByIQ).map { case (x, y) => x || y.asUInt.orR } 167*8dd32220Ssinsanction common.srcWakeupByWB := commonIn.wakeUpFromWB.map{ bundle => 168*8dd32220Ssinsanction val psrcSrcTypeVec = status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType) 169*8dd32220Ssinsanction if (params.numRegSrc == 5) { 170*8dd32220Ssinsanction bundle.bits.wakeUp(psrcSrcTypeVec.take(3), bundle.valid) :+ 171*8dd32220Ssinsanction bundle.bits.wakeUpV0(psrcSrcTypeVec(3), bundle.valid) :+ 172*8dd32220Ssinsanction bundle.bits.wakeUpVl(psrcSrcTypeVec(4), bundle.valid) 173*8dd32220Ssinsanction } 174*8dd32220Ssinsanction else 175*8dd32220Ssinsanction bundle.bits.wakeUp(psrcSrcTypeVec, bundle.valid) 176*8dd32220Ssinsanction }.transpose.map(x => VecInit(x.toSeq).asUInt.orR).toSeq 177a4d38a63SzhanglyGit common.canIssue := validReg && status.canIssue 178aa2bcc31SzhanglyGit common.enqReady := !validReg || common.clear 17928607074Ssinsanction common.clear := common.flushed || common.deqSuccess || commonIn.transSel 180eea4a3caSzhanglyGit common.srcCancelVec.zip(common.srcLoadCancelVec).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.foreach { case (((srcCancel, srcLoadCancel), wakeUpByIQVec), srcIdx) => 181eea4a3caSzhanglyGit val ldTransCancel = if(params.hasIQWakeUp) Mux1H(wakeUpByIQVec, hasIQWakeupGet.wakeupLoadDependencyByIQVec.map(dep => LoadShouldCancel(Some(dep), commonIn.ldCancel))) else false.B 182eea4a3caSzhanglyGit srcLoadCancel := LoadShouldCancel(Some(status.srcStatus(srcIdx).srcLoadDependency), commonIn.ldCancel) 183eea4a3caSzhanglyGit srcCancel := srcLoadCancel || ldTransCancel 184eea4a3caSzhanglyGit } 185ec49b127Ssinsanction common.srcLoadDependencyNext.zip(status.srcStatus.map(_.srcLoadDependency)).foreach { case (ldsNext, lds) => 186ec49b127Ssinsanction ldsNext.zip(lds).foreach{ case (ldNext, ld) => ldNext := ld << 1 } 187eea4a3caSzhanglyGit } 188aa2bcc31SzhanglyGit if(isEnq) { 189aa2bcc31SzhanglyGit common.validRegNext := Mux(commonIn.enq.valid && common.enqReady, true.B, Mux(common.clear, false.B, validReg)) 190aa2bcc31SzhanglyGit } else { 19128607074Ssinsanction common.validRegNext := Mux(commonIn.enq.valid, true.B, Mux(common.clear, false.B, validReg)) 192aa2bcc31SzhanglyGit } 193b6279fc6SZiyue Zhang if (params.numRegSrc == 5) { 194b6279fc6SZiyue Zhang // only when numRegSrc == 5 need vl 195b6279fc6SZiyue Zhang common.vlWakeupByWb := common.srcWakeupByWB(4) 196b6279fc6SZiyue Zhang } else { 197b6279fc6SZiyue Zhang common.vlWakeupByWb := false.B 198b6279fc6SZiyue Zhang } 199aa2bcc31SzhanglyGit } 200aa2bcc31SzhanglyGit 201aa2bcc31SzhanglyGit class CommonIQWakeupBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 202aa2bcc31SzhanglyGit val srcWakeupByIQ = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 203aa2bcc31SzhanglyGit val srcWakeupByIQWithoutCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 204aa2bcc31SzhanglyGit val srcWakeupByIQButCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 205ec49b127Ssinsanction val srcWakeupL1ExuOH = Vec(params.numRegSrc, ExuVec()) 206ec49b127Ssinsanction val wakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 207ec49b127Ssinsanction val shiftedWakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 208aa2bcc31SzhanglyGit val canIssueBypass = Bool() 209aa2bcc31SzhanglyGit } 210aa2bcc31SzhanglyGit 211aa2bcc31SzhanglyGit def CommonIQWakeupConnect(common: CommonWireBundle, hasIQWakeupGet: CommonIQWakeupBundle, validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 212*8dd32220Ssinsanction val wakeupVec: Seq[Seq[Bool]] = commonIn.wakeUpFromIQ.map{(bundle: ValidIO[IssueQueueIQWakeUpBundle]) => 213*8dd32220Ssinsanction val psrcSrcTypeVec = status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType) 214*8dd32220Ssinsanction if (params.numRegSrc == 5) { 215*8dd32220Ssinsanction bundle.bits.wakeUpFromIQ(psrcSrcTypeVec.take(3)) :+ 216*8dd32220Ssinsanction bundle.bits.wakeUpV0FromIQ(psrcSrcTypeVec(3)) :+ 217*8dd32220Ssinsanction bundle.bits.wakeUpVlFromIQ(psrcSrcTypeVec(4)) 218*8dd32220Ssinsanction } 219*8dd32220Ssinsanction else 220*8dd32220Ssinsanction bundle.bits.wakeUpFromIQ(psrcSrcTypeVec) 221*8dd32220Ssinsanction }.toSeq.transpose 222aa2bcc31SzhanglyGit val cancelSel = params.wakeUpSourceExuIdx.zip(commonIn.wakeUpFromIQ).map { case (x, y) => commonIn.og0Cancel(x) && y.bits.is0Lat } 223aa2bcc31SzhanglyGit 224aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQ := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 225aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQButCancel := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && cancel })) 226aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQWithoutCancel := wakeupVec.map(x => VecInit(x)) 227aa2bcc31SzhanglyGit hasIQWakeupGet.wakeupLoadDependencyByIQVec := commonIn.wakeUpFromIQ.map(_.bits.loadDependency).toSeq 228ec49b127Ssinsanction hasIQWakeupGet.srcWakeupL1ExuOH.zip(status.srcStatus.map(_.srcWakeUpL1ExuOH.get)).foreach { 229aa2bcc31SzhanglyGit case (exuOH, regExuOH) => 230aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 231aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := regExuOH(x)) 232aa2bcc31SzhanglyGit } 233aa2bcc31SzhanglyGit hasIQWakeupGet.canIssueBypass := validReg && !status.issued && !status.blocked && 234aa2bcc31SzhanglyGit VecInit(status.srcStatus.map(_.srcState).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.map { case ((state, wakeupVec), srcIdx) => 235a4d38a63SzhanglyGit wakeupVec.asUInt.orR | state 236aa2bcc31SzhanglyGit }).asUInt.andR 237aa2bcc31SzhanglyGit } 238aa2bcc31SzhanglyGit 239aa2bcc31SzhanglyGit 240aa2bcc31SzhanglyGit def ShiftLoadDependency(hasIQWakeupGet: CommonIQWakeupBundle)(implicit p: Parameters, params: IssueBlockParams) = { 241aa2bcc31SzhanglyGit hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec 242aa2bcc31SzhanglyGit .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec) 243aa2bcc31SzhanglyGit .zip(params.wakeUpInExuSources.map(_.name)).foreach { 244aa2bcc31SzhanglyGit case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 245aa2bcc31SzhanglyGit case ((dep, originalDep), deqPortIdx) => 24680c686d5SzhanglyGit if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx) 247d2fb0dcdSzhanglyGit dep := 1.U 248aa2bcc31SzhanglyGit else 249aa2bcc31SzhanglyGit dep := originalDep << 1 250aa2bcc31SzhanglyGit } 251aa2bcc31SzhanglyGit } 252aa2bcc31SzhanglyGit } 253aa2bcc31SzhanglyGit 2542734c4a6Sxiao feibao def wakeUpByVf(OH: Vec[Bool])(implicit p: Parameters): Bool = { 2552734c4a6Sxiao feibao val allExuParams = p(XSCoreParamsKey).backendParams.allExuParams 2562734c4a6Sxiao feibao OH.zip(allExuParams).map{case (oh,e) => 2572734c4a6Sxiao feibao if (e.isVfExeUnit) oh else false.B 2582734c4a6Sxiao feibao }.reduce(_ || _) 259aa2bcc31SzhanglyGit } 260aa2bcc31SzhanglyGit 261397c0f33Ssinsanction def EntryRegCommonConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 262aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 263eea4a3caSzhanglyGit val cancelByLd = common.srcCancelVec.asUInt.orR 264aa2bcc31SzhanglyGit val cancelWhenWakeup = VecInit(hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR)).asUInt.orR 265f08a822fSzhanglyGit val respIssueFail = commonIn.issueResp.valid && RespType.isBlocked(commonIn.issueResp.bits.resp) 266397c0f33Ssinsanction entryUpdate.status.robIdx := status.robIdx 267397c0f33Ssinsanction entryUpdate.status.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)) 268397c0f33Ssinsanction entryUpdate.status.srcStatus.zip(status.srcStatus).zipWithIndex.foreach { case ((srcStatusNext, srcStatus), srcIdx) => 269eea4a3caSzhanglyGit val cancel = common.srcCancelVec(srcIdx) 270aa2bcc31SzhanglyGit val wakeupByIQ = hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR 271aa2bcc31SzhanglyGit val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQ(srcIdx) 272aa2bcc31SzhanglyGit val wakeup = common.srcWakeup(srcIdx) 273b6279fc6SZiyue Zhang 274b6279fc6SZiyue Zhang val ignoreOldVd = Wire(Bool()) 275b6279fc6SZiyue Zhang val vlWakeUpByWb = common.vlWakeupByWb 276b6279fc6SZiyue Zhang val isDependOldvd = entryReg.payload.vpu.isDependOldvd 277d8ceb649SZiyue Zhang val isWritePartVd = entryReg.payload.vpu.isWritePartVd 278b6279fc6SZiyue Zhang val vta = entryReg.payload.vpu.vta 279b6279fc6SZiyue Zhang val vma = entryReg.payload.vpu.vma 280b6279fc6SZiyue Zhang val vm = entryReg.payload.vpu.vm 281b6279fc6SZiyue Zhang val vlIsZero = commonIn.vlIsZero 282b6279fc6SZiyue Zhang val vlIsVlmax = commonIn.vlIsVlmax 283d8ceb649SZiyue Zhang val ignoreTail = vlIsVlmax && (vm =/= 0.U || vma) && !isWritePartVd 284b6279fc6SZiyue Zhang val ignoreWhole = !vlIsVlmax && (vm =/= 0.U || vma) && vta 285cc991b08SZiyue Zhang val srcIsVec = SrcType.isVp(srcStatus.srcType) 286b6279fc6SZiyue Zhang if (params.numVfSrc > 0 && srcIdx == 2) { 287b6279fc6SZiyue Zhang /** 288b6279fc6SZiyue Zhang * the src store the old vd, update it when vl is write back 289b6279fc6SZiyue Zhang * 1. when the instruction depend on old vd, we cannot set the srctype to imm, we will update the method of uop split to avoid this situation soon 290b6279fc6SZiyue Zhang * 2. when vl = 0, we cannot set the srctype to imm because the vd keep the old value 291b6279fc6SZiyue Zhang * 3. when vl = vlmax, we can set srctype to imm when vta is not set 292b6279fc6SZiyue Zhang */ 293cc991b08SZiyue Zhang ignoreOldVd := srcIsVec && vlWakeUpByWb && !isDependOldvd && !vlIsZero && (ignoreTail || ignoreWhole) 294b6279fc6SZiyue Zhang } else { 295b6279fc6SZiyue Zhang ignoreOldVd := false.B 296b6279fc6SZiyue Zhang } 297b6279fc6SZiyue Zhang 298aa2bcc31SzhanglyGit srcStatusNext.psrc := srcStatus.psrc 299b6279fc6SZiyue Zhang srcStatusNext.srcType := Mux(ignoreOldVd, SrcType.no, srcStatus.srcType) 300b6279fc6SZiyue Zhang srcStatusNext.srcState := Mux(cancel, false.B, wakeup | srcStatus.srcState | ignoreOldVd) 3014fa640e4Ssinsanction srcStatusNext.dataSources.value := (if (params.inVfSchd && params.readVfRf && params.hasIQWakeUp) { 302c4cabf18Ssinsanction // Vf / Mem -> Vf 303de111a36Ssinsanction val isWakeupByMemIQ = wakeupByIQOH.zip(commonIn.wakeUpFromIQ).filter(_._2.bits.params.isMemExeUnit).map(_._1).fold(false.B)(_ || _) 304c4cabf18Ssinsanction MuxCase(srcStatus.dataSources.value, Seq( 305c4cabf18Ssinsanction (wakeupByIQ && isWakeupByMemIQ) -> DataSource.bypass2, 306c4cabf18Ssinsanction (wakeupByIQ && !isWakeupByMemIQ) -> DataSource.bypass, 307c4cabf18Ssinsanction srcStatus.dataSources.readBypass -> DataSource.bypass2, 308c4cabf18Ssinsanction srcStatus.dataSources.readBypass2 -> DataSource.reg, 309aa2bcc31SzhanglyGit )) 3104fa640e4Ssinsanction } 311a75d561cSsinsanction else if (params.inMemSchd && params.readVfRf && params.hasIQWakeUp) { 312c4cabf18Ssinsanction // Vf / Int -> Mem 313c4cabf18Ssinsanction MuxCase(srcStatus.dataSources.value, Seq( 314c4cabf18Ssinsanction wakeupByIQ -> DataSource.bypass, 3152734c4a6Sxiao feibao (srcStatus.dataSources.readBypass && wakeUpByVf(srcStatus.srcWakeUpL1ExuOH.get)) -> DataSource.bypass2, 3162734c4a6Sxiao feibao (srcStatus.dataSources.readBypass && !wakeUpByVf(srcStatus.srcWakeUpL1ExuOH.get)) -> DataSource.reg, 317c4cabf18Ssinsanction srcStatus.dataSources.readBypass2 -> DataSource.reg, 318c4cabf18Ssinsanction )) 319a75d561cSsinsanction } 320c4cabf18Ssinsanction else { 321c4cabf18Ssinsanction MuxCase(srcStatus.dataSources.value, Seq( 322c4cabf18Ssinsanction wakeupByIQ -> DataSource.bypass, 323c4cabf18Ssinsanction srcStatus.dataSources.readBypass -> DataSource.reg, 324c4cabf18Ssinsanction )) 325c4cabf18Ssinsanction }) 326aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 327ec49b127Ssinsanction ExuOHGen(srcStatusNext.srcWakeUpL1ExuOH.get, wakeupByIQOH, hasIQWakeupGet.srcWakeupL1ExuOH(srcIdx)) 328ec49b127Ssinsanction srcStatusNext.srcLoadDependency := Mux(wakeupByIQ, 329aa2bcc31SzhanglyGit Mux1H(wakeupByIQOH, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec), 330ec49b127Ssinsanction common.srcLoadDependencyNext(srcIdx)) 331eea4a3caSzhanglyGit } else { 332ec49b127Ssinsanction srcStatusNext.srcLoadDependency := common.srcLoadDependencyNext(srcIdx) 333aa2bcc31SzhanglyGit } 334aa2bcc31SzhanglyGit } 335397c0f33Ssinsanction entryUpdate.status.blocked := false.B 336397c0f33Ssinsanction entryUpdate.status.issued := MuxCase(status.issued, Seq( 337aa2bcc31SzhanglyGit (cancelByLd || cancelWhenWakeup || respIssueFail) -> false.B, 338aa2bcc31SzhanglyGit commonIn.deqSel -> true.B, 339aa2bcc31SzhanglyGit !status.srcReady -> false.B, 340aa2bcc31SzhanglyGit )) 341397c0f33Ssinsanction entryUpdate.status.firstIssue := commonIn.deqSel || status.firstIssue 342c38df446SzhanglyGit entryUpdate.status.issueTimer := Mux(commonIn.deqSel, 0.U, Mux(status.issued, status.issueTimer + 1.U, "b11".U)) 343397c0f33Ssinsanction entryUpdate.status.deqPortIdx := Mux(commonIn.deqSel, commonIn.deqPortIdxWrite, Mux(status.issued, status.deqPortIdx, 0.U)) 344397c0f33Ssinsanction entryUpdate.imm.foreach(_ := entryReg.imm.get) 345397c0f33Ssinsanction entryUpdate.payload := entryReg.payload 346397c0f33Ssinsanction if (params.isVecMemIQ) { 347397c0f33Ssinsanction entryUpdate.status.vecMem.get := entryReg.status.vecMem.get 348397c0f33Ssinsanction } 349aa2bcc31SzhanglyGit } 350aa2bcc31SzhanglyGit 351df26db8aSsinsanction def CommonOutConnect(commonOut: CommonOutBundle, common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean, isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 352aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 353aa2bcc31SzhanglyGit commonOut.valid := validReg 354df26db8aSsinsanction commonOut.canIssue := (if (isComp) (common.canIssue || hasIQWakeupGet.canIssueBypass) && !common.flushed 355df26db8aSsinsanction else common.canIssue && !common.flushed) 356aa2bcc31SzhanglyGit commonOut.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)).asUInt 357aa2bcc31SzhanglyGit commonOut.robIdx := status.robIdx 358aa2bcc31SzhanglyGit commonOut.dataSource.zipWithIndex.foreach{ case (dataSourceOut, srcIdx) => 359de111a36Ssinsanction val wakeupByIQWithoutCancel = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR 360de111a36Ssinsanction val wakeupByIQWithoutCancelOH = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx) 361de111a36Ssinsanction val isWakeupByMemIQ = wakeupByIQWithoutCancelOH.zip(commonIn.wakeUpFromIQ).filter(_._2.bits.params.isMemExeUnit).map(_._1).fold(false.B)(_ || _) 362ec49b127Ssinsanction dataSourceOut.value := (if (isComp) 363ec49b127Ssinsanction if (params.inVfSchd && params.readVfRf && params.hasWakeupFromMem) { 364ec49b127Ssinsanction MuxCase(status.srcStatus(srcIdx).dataSources.value, Seq( 365ec49b127Ssinsanction (wakeupByIQWithoutCancel && !isWakeupByMemIQ) -> DataSource.forward, 366ec49b127Ssinsanction (wakeupByIQWithoutCancel && isWakeupByMemIQ) -> DataSource.bypass, 367ec49b127Ssinsanction )) 368ec49b127Ssinsanction } else { 369ec49b127Ssinsanction MuxCase(status.srcStatus(srcIdx).dataSources.value, Seq( 370ec49b127Ssinsanction wakeupByIQWithoutCancel -> DataSource.forward, 371ec49b127Ssinsanction )) 372ec49b127Ssinsanction } 373ec49b127Ssinsanction else 374de111a36Ssinsanction status.srcStatus(srcIdx).dataSources.value) 375aa2bcc31SzhanglyGit } 376aa2bcc31SzhanglyGit commonOut.isFirstIssue := !status.firstIssue 377aa2bcc31SzhanglyGit commonOut.entry.valid := validReg 378aa2bcc31SzhanglyGit commonOut.entry.bits := entryReg 379aa2bcc31SzhanglyGit if(isEnq) { 380aa2bcc31SzhanglyGit commonOut.entry.bits.status := status 381aa2bcc31SzhanglyGit } 382aa2bcc31SzhanglyGit commonOut.issueTimerRead := status.issueTimer 383aa2bcc31SzhanglyGit commonOut.deqPortIdxRead := status.deqPortIdx 384ec49b127Ssinsanction 385ec49b127Ssinsanction if(params.hasIQWakeUp) { 386ec49b127Ssinsanction commonOut.srcWakeUpL1ExuOH.get.zipWithIndex.foreach{ case (exuOHOut, srcIdx) => 387ec49b127Ssinsanction val wakeupByIQWithoutCancelOH = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx) 388ec49b127Ssinsanction if (isComp) 389ec49b127Ssinsanction ExuOHGen(exuOHOut, wakeupByIQWithoutCancelOH, hasIQWakeupGet.srcWakeupL1ExuOH(srcIdx)) 390ec49b127Ssinsanction else 391ec49b127Ssinsanction ExuOHGen(exuOHOut, 0.U.asTypeOf(wakeupByIQWithoutCancelOH), hasIQWakeupGet.srcWakeupL1ExuOH(srcIdx)) 392ec49b127Ssinsanction } 393ec49b127Ssinsanction } 394ec49b127Ssinsanction 395ec49b127Ssinsanction val srcLoadDependencyForCancel = Wire(chiselTypeOf(common.srcLoadDependencyNext)) 396ec49b127Ssinsanction val srcLoadDependencyOut = Wire(chiselTypeOf(common.srcLoadDependencyNext)) 397aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 398a4d38a63SzhanglyGit val wakeupSrcLoadDependency = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.wakeupLoadDependencyByIQVec)) 399ec49b127Ssinsanction val wakeupSrcLoadDependencyNext = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec)) 400ec49b127Ssinsanction srcLoadDependencyForCancel.zipWithIndex.foreach { case (ldOut, srcIdx) => 401ec49b127Ssinsanction ldOut := (if (isComp) Mux(hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR, 402ec49b127Ssinsanction wakeupSrcLoadDependency(srcIdx), 403eea4a3caSzhanglyGit status.srcStatus(srcIdx).srcLoadDependency) 404eea4a3caSzhanglyGit else status.srcStatus(srcIdx).srcLoadDependency) 405aa2bcc31SzhanglyGit } 406ec49b127Ssinsanction srcLoadDependencyOut.zipWithIndex.foreach { case (ldOut, srcIdx) => 407ec49b127Ssinsanction ldOut := (if (isComp) Mux(hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx).asUInt.orR, 408ec49b127Ssinsanction wakeupSrcLoadDependencyNext(srcIdx), 409ec49b127Ssinsanction common.srcLoadDependencyNext(srcIdx)) 410ec49b127Ssinsanction else common.srcLoadDependencyNext(srcIdx)) 411ec49b127Ssinsanction } 412eea4a3caSzhanglyGit } else { 413ec49b127Ssinsanction srcLoadDependencyForCancel := status.srcStatus.map(_.srcLoadDependency) 414ec49b127Ssinsanction srcLoadDependencyOut := common.srcLoadDependencyNext 415eea4a3caSzhanglyGit } 416ec49b127Ssinsanction commonOut.cancelBypass := srcLoadDependencyForCancel.map(x => LoadShouldCancel(Some(x), commonIn.ldCancel)).reduce(_ | _) 417ec49b127Ssinsanction commonOut.entry.bits.status.srcStatus.map(_.srcLoadDependency).zipWithIndex.foreach { case (ldOut, srcIdx) => 418ec49b127Ssinsanction ldOut := srcLoadDependencyOut(srcIdx) 419eea4a3caSzhanglyGit } 420ec49b127Ssinsanction 421397c0f33Ssinsanction commonOut.enqReady := common.enqReady 422397c0f33Ssinsanction commonOut.transEntry.valid := validReg && !common.flushed && !common.deqSuccess 423397c0f33Ssinsanction commonOut.transEntry.bits := entryUpdate 424a6938b17Ssinsanction // debug 425a6938b17Ssinsanction commonOut.entryInValid := commonIn.enq.valid 426a6938b17Ssinsanction commonOut.entryOutDeqValid := validReg && (common.flushed || common.deqSuccess) 427a6938b17Ssinsanction commonOut.entryOutTransValid := validReg && commonIn.transSel && !(common.flushed || common.deqSuccess) 428e3ef3537Ssinsanction commonOut.perfWakeupByWB := common.srcWakeupByWB.zip(status.srcStatus).map{ case (w, s) => w && SrcState.isBusy(s.srcState) && validReg } 429e3ef3537Ssinsanction if (params.hasIQWakeUp) { 430ec49b127Ssinsanction commonOut.perfLdCancel.get := common.srcCancelVec.map(_ && validReg) 431e3ef3537Ssinsanction commonOut.perfOg0Cancel.get := hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR && validReg) 432e3ef3537Ssinsanction commonOut.perfWakeupByIQ.get := hasIQWakeupGet.srcWakeupByIQ.map(x => VecInit(x.map(_ && validReg))) 433e3ef3537Ssinsanction } 434e3ef3537Ssinsanction // vecMem 435aa2bcc31SzhanglyGit if (params.isVecMemIQ) { 43699944b79Ssinsanction commonOut.uopIdx.get := entryReg.payload.uopIdx 437aa2bcc31SzhanglyGit } 438aa2bcc31SzhanglyGit } 439aa2bcc31SzhanglyGit 440e07131b2Ssinsanction def EntryVecMemConnect(commonIn: CommonInBundle, common: CommonWireBundle, validReg: Bool, entryReg: EntryBundle, entryRegNext: EntryBundle, entryUpdate: EntryBundle)(implicit p: Parameters, params: IssueBlockParams) = { 44199944b79Ssinsanction val fromLsq = commonIn.fromLsq.get 44299944b79Ssinsanction val vecMemStatus = entryReg.status.vecMem.get 44399944b79Ssinsanction val vecMemStatusUpdate = entryUpdate.status.vecMem.get 44499944b79Ssinsanction vecMemStatusUpdate := vecMemStatus 44599944b79Ssinsanction 446e07131b2Ssinsanction // update blocked 447b0186a50Sweiding liu entryUpdate.status.blocked := false.B 44899944b79Ssinsanction } 44999944b79Ssinsanction 450ec49b127Ssinsanction def ExuOHGen(exuOH: Vec[Bool], wakeupByIQOH: Vec[Bool], regSrcExuOH: Vec[Bool])(implicit p: Parameters, params: IssueBlockParams) = { 451aa2bcc31SzhanglyGit val origExuOH = 0.U.asTypeOf(exuOH) 452aa2bcc31SzhanglyGit when(wakeupByIQOH.asUInt.orR) { 453aa2bcc31SzhanglyGit origExuOH := Mux1H(wakeupByIQOH, params.wakeUpSourceExuIdx.map(x => MathUtils.IntToOH(x).U(p(XSCoreParamsKey).backendParams.numExu.W)).toSeq).asBools 454aa2bcc31SzhanglyGit }.otherwise { 455aa2bcc31SzhanglyGit origExuOH := regSrcExuOH 456aa2bcc31SzhanglyGit } 457aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 458aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := origExuOH(x)) 459aa2bcc31SzhanglyGit } 460aa2bcc31SzhanglyGit 461aa2bcc31SzhanglyGit object IQFuType { 462aa2bcc31SzhanglyGit def num = FuType.num 463aa2bcc31SzhanglyGit 464aa2bcc31SzhanglyGit def apply() = Vec(num, Bool()) 465aa2bcc31SzhanglyGit 466aa2bcc31SzhanglyGit def readFuType(fuType: Vec[Bool], fus: Seq[FuType.OHType]): Vec[Bool] = { 467aa2bcc31SzhanglyGit val res = 0.U.asTypeOf(fuType) 468aa2bcc31SzhanglyGit fus.foreach(x => res(x.id) := fuType(x.id)) 469aa2bcc31SzhanglyGit res 470aa2bcc31SzhanglyGit } 471aa2bcc31SzhanglyGit } 4724fa640e4Ssinsanction 4734fa640e4Ssinsanction class EnqDelayInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 4744fa640e4Ssinsanction //wakeup 4754fa640e4Ssinsanction val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 4764fa640e4Ssinsanction val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 4774fa640e4Ssinsanction //cancel 4784fa640e4Ssinsanction val og0Cancel = Input(ExuOH(backendParams.numExu)) 4794fa640e4Ssinsanction val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 4804fa640e4Ssinsanction } 4814fa640e4Ssinsanction 4824fa640e4Ssinsanction class EnqDelayOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 4834fa640e4Ssinsanction val srcWakeUpByWB: Vec[UInt] = Vec(params.numRegSrc, SrcState()) 4844fa640e4Ssinsanction val srcWakeUpByIQ: Vec[UInt] = Vec(params.numRegSrc, SrcState()) 4854fa640e4Ssinsanction val srcWakeUpByIQVec: Vec[Vec[Bool]] = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 486ec49b127Ssinsanction val shiftedWakeupLoadDependencyByIQVec: Vec[Vec[UInt]] = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))) 4874fa640e4Ssinsanction } 4884fa640e4Ssinsanction 4894fa640e4Ssinsanction def EnqDelayWakeupConnect(enqDelayIn: EnqDelayInBundle, enqDelayOut: EnqDelayOutBundle, status: Status, delay: Int)(implicit p: Parameters, params: IssueBlockParams) = { 4904fa640e4Ssinsanction enqDelayOut.srcWakeUpByWB.zipWithIndex.foreach { case (wakeup, i) => 491*8dd32220Ssinsanction wakeup := enqDelayIn.wakeUpFromWB.map{ x => 492*8dd32220Ssinsanction if (i == 3) 493*8dd32220Ssinsanction x.bits.wakeUpV0((status.srcStatus(i).psrc, status.srcStatus(i).srcType), x.valid) 494*8dd32220Ssinsanction else if (i == 4) 495*8dd32220Ssinsanction x.bits.wakeUpVl((status.srcStatus(i).psrc, status.srcStatus(i).srcType), x.valid) 496*8dd32220Ssinsanction else 497*8dd32220Ssinsanction x.bits.wakeUp(Seq((status.srcStatus(i).psrc, status.srcStatus(i).srcType)), x.valid).head 498*8dd32220Ssinsanction }.reduce(_ || _) 4994fa640e4Ssinsanction } 5004fa640e4Ssinsanction 5014fa640e4Ssinsanction if (params.hasIQWakeUp) { 502*8dd32220Ssinsanction val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = enqDelayIn.wakeUpFromIQ.map{ x => 503*8dd32220Ssinsanction val psrcSrcTypeVec = status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType) 504*8dd32220Ssinsanction if (params.numRegSrc == 5) { 505*8dd32220Ssinsanction x.bits.wakeUpFromIQ(psrcSrcTypeVec.take(3)) :+ 506*8dd32220Ssinsanction x.bits.wakeUpV0FromIQ(psrcSrcTypeVec(3)) :+ 507*8dd32220Ssinsanction x.bits.wakeUpVlFromIQ(psrcSrcTypeVec(4)) 508*8dd32220Ssinsanction } 509*8dd32220Ssinsanction else 510*8dd32220Ssinsanction x.bits.wakeUpFromIQ(psrcSrcTypeVec) 511*8dd32220Ssinsanction }.toIndexedSeq.transpose 5124fa640e4Ssinsanction val cancelSel = params.wakeUpSourceExuIdx.zip(enqDelayIn.wakeUpFromIQ).map{ case (x, y) => enqDelayIn.og0Cancel(x) && y.bits.is0Lat} 5134fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQVec := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 5144fa640e4Ssinsanction } else { 5154fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQVec := 0.U.asTypeOf(enqDelayOut.srcWakeUpByIQVec) 5164fa640e4Ssinsanction } 5174fa640e4Ssinsanction 5184fa640e4Ssinsanction if (params.hasIQWakeUp) { 5194fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQ.zipWithIndex.foreach { case (wakeup, i) => 5204fa640e4Ssinsanction val ldTransCancel = Mux1H(enqDelayOut.srcWakeUpByIQVec(i), enqDelayIn.wakeUpFromIQ.map(_.bits.loadDependency).map(dp => LoadShouldCancel(Some(dp), enqDelayIn.ldCancel)).toSeq) 5214fa640e4Ssinsanction wakeup := enqDelayOut.srcWakeUpByIQVec(i).asUInt.orR && !ldTransCancel 5224fa640e4Ssinsanction } 5234fa640e4Ssinsanction } else { 5244fa640e4Ssinsanction enqDelayOut.srcWakeUpByIQ := 0.U.asTypeOf(enqDelayOut.srcWakeUpByIQ) 5254fa640e4Ssinsanction } 5264fa640e4Ssinsanction 5274fa640e4Ssinsanction enqDelayOut.shiftedWakeupLoadDependencyByIQVec.zip(enqDelayIn.wakeUpFromIQ.map(_.bits.loadDependency)) 5284fa640e4Ssinsanction .zip(params.wakeUpInExuSources.map(_.name)).foreach { case ((dps, ldps), name) => 5294fa640e4Ssinsanction dps.zip(ldps).zipWithIndex.foreach { case ((dp, ldp), deqPortIdx) => 5304fa640e4Ssinsanction if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx) 531ec49b127Ssinsanction dp := 1.U << (delay - 1) 5324fa640e4Ssinsanction else 5334fa640e4Ssinsanction dp := ldp << delay 5344fa640e4Ssinsanction } 5354fa640e4Ssinsanction } 5364fa640e4Ssinsanction } 537aa2bcc31SzhanglyGit} 538