1aa2bcc31SzhanglyGitpackage xiangshan.backend.issue 2aa2bcc31SzhanglyGit 3aa2bcc31SzhanglyGitimport org.chipsalliance.cde.config.Parameters 4aa2bcc31SzhanglyGitimport chisel3._ 5aa2bcc31SzhanglyGitimport chisel3.util._ 6aa2bcc31SzhanglyGitimport utils.{MathUtils, OptionWrapper} 7aa2bcc31SzhanglyGitimport utility.HasCircularQueuePtrHelper 8aa2bcc31SzhanglyGitimport xiangshan._ 9aa2bcc31SzhanglyGitimport xiangshan.backend.Bundles._ 10aa2bcc31SzhanglyGitimport xiangshan.backend.datapath.DataSource 11aa2bcc31SzhanglyGitimport xiangshan.backend.fu.FuType 12aa2bcc31SzhanglyGitimport xiangshan.backend.rob.RobPtr 13aa2bcc31SzhanglyGitimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr} 14aa2bcc31SzhanglyGit 15aa2bcc31SzhanglyGitobject EntryBundles extends HasCircularQueuePtrHelper { 16aa2bcc31SzhanglyGit 17aa2bcc31SzhanglyGit class Status(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 18aa2bcc31SzhanglyGit //basic status 19aa2bcc31SzhanglyGit val robIdx = new RobPtr 20aa2bcc31SzhanglyGit val fuType = IQFuType() 21aa2bcc31SzhanglyGit //src status 22aa2bcc31SzhanglyGit val srcStatus = Vec(params.numRegSrc, new SrcStatus) 23aa2bcc31SzhanglyGit //issue status 24aa2bcc31SzhanglyGit val blocked = Bool() 25aa2bcc31SzhanglyGit val issued = Bool() 26aa2bcc31SzhanglyGit val firstIssue = Bool() 27aa2bcc31SzhanglyGit val issueTimer = UInt(2.W) 28aa2bcc31SzhanglyGit val deqPortIdx = UInt(1.W) 29aa2bcc31SzhanglyGit //mem status 30aa2bcc31SzhanglyGit val mem = OptionWrapper(params.isMemAddrIQ, new StatusMemPart) 31aa2bcc31SzhanglyGit //vector mem status 32aa2bcc31SzhanglyGit val vecMem = OptionWrapper(params.isVecMemIQ, new StatusVecMemPart) 33aa2bcc31SzhanglyGit 34aa2bcc31SzhanglyGit def srcReady: Bool = { 35aa2bcc31SzhanglyGit VecInit(srcStatus.map(_.srcState).map(SrcState.isReady)).asUInt.andR 36aa2bcc31SzhanglyGit } 37aa2bcc31SzhanglyGit 38aa2bcc31SzhanglyGit def canIssue: Bool = { 39aa2bcc31SzhanglyGit srcReady && !issued && !blocked 40aa2bcc31SzhanglyGit } 41aa2bcc31SzhanglyGit 42aa2bcc31SzhanglyGit def mergedLoadDependency: Option[Vec[UInt]] = { 43aa2bcc31SzhanglyGit OptionWrapper(params.hasIQWakeUp, srcStatus.map(_.srcLoadDependency.get).reduce({ 44aa2bcc31SzhanglyGit case (l: Vec[UInt], r: Vec[UInt]) => VecInit(l.zip(r).map(x => x._1 | x._2)) 45aa2bcc31SzhanglyGit }: (Vec[UInt], Vec[UInt]) => Vec[UInt])) 46aa2bcc31SzhanglyGit } 47aa2bcc31SzhanglyGit } 48aa2bcc31SzhanglyGit 49aa2bcc31SzhanglyGit class SrcStatus(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 50aa2bcc31SzhanglyGit val psrc = UInt(params.rdPregIdxWidth.W) 51aa2bcc31SzhanglyGit val srcType = SrcType() 52aa2bcc31SzhanglyGit val srcState = SrcState() 53aa2bcc31SzhanglyGit val dataSources = DataSource() 54aa2bcc31SzhanglyGit val srcTimer = OptionWrapper(params.hasIQWakeUp, UInt(3.W)) 55aa2bcc31SzhanglyGit val srcWakeUpL1ExuOH = OptionWrapper(params.hasIQWakeUp, ExuVec()) 56aa2bcc31SzhanglyGit val srcLoadDependency = OptionWrapper(params.hasIQWakeUp, Vec(LoadPipelineWidth, UInt(3.W))) 57aa2bcc31SzhanglyGit } 58aa2bcc31SzhanglyGit 59aa2bcc31SzhanglyGit class StatusMemPart(implicit p:Parameters) extends Bundle { 60aa2bcc31SzhanglyGit val waitForSqIdx = new SqPtr // generated by store data valid check 61aa2bcc31SzhanglyGit val waitForRobIdx = new RobPtr // generated by store set 62aa2bcc31SzhanglyGit val waitForStd = Bool() 63aa2bcc31SzhanglyGit val strictWait = Bool() 64aa2bcc31SzhanglyGit val sqIdx = new SqPtr 65aa2bcc31SzhanglyGit } 66aa2bcc31SzhanglyGit 67aa2bcc31SzhanglyGit class StatusVecMemPart(implicit p:Parameters, params: IssueBlockParams) extends Bundle { 68aa2bcc31SzhanglyGit val sqIdx = new SqPtr 69aa2bcc31SzhanglyGit val lqIdx = new LqPtr 70aa2bcc31SzhanglyGit val uopIdx = UopIdx() 71aa2bcc31SzhanglyGit } 72aa2bcc31SzhanglyGit 73aa2bcc31SzhanglyGit class EntryDeqRespBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 74aa2bcc31SzhanglyGit val robIdx = new RobPtr 75aa2bcc31SzhanglyGit val respType = RSFeedbackType() // update credit if needs replay 76aa2bcc31SzhanglyGit val dataInvalidSqIdx = new SqPtr 77aa2bcc31SzhanglyGit val rfWen = Bool() 78aa2bcc31SzhanglyGit val fuType = FuType() 79aa2bcc31SzhanglyGit val uopIdx = OptionWrapper(params.isVecMemIQ, Output(UopIdx())) 80aa2bcc31SzhanglyGit } 81aa2bcc31SzhanglyGit 82aa2bcc31SzhanglyGit class EntryBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 83aa2bcc31SzhanglyGit val status = new Status() 84aa2bcc31SzhanglyGit val imm = OptionWrapper(params.needImm, UInt((params.deqImmTypesMaxLen).W)) 85aa2bcc31SzhanglyGit val payload = new DynInst() 86aa2bcc31SzhanglyGit } 87aa2bcc31SzhanglyGit 88aa2bcc31SzhanglyGit class CommonInBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 89aa2bcc31SzhanglyGit val flush = Flipped(ValidIO(new Redirect)) 90aa2bcc31SzhanglyGit val enq = Flipped(ValidIO(new EntryBundle)) 91aa2bcc31SzhanglyGit //wakeup 92aa2bcc31SzhanglyGit val wakeUpFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 93aa2bcc31SzhanglyGit val wakeUpFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 94aa2bcc31SzhanglyGit //cancel 95aa2bcc31SzhanglyGit val og0Cancel = Input(ExuOH(backendParams.numExu)) 96aa2bcc31SzhanglyGit val og1Cancel = Input(ExuOH(backendParams.numExu)) 97aa2bcc31SzhanglyGit val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 98aa2bcc31SzhanglyGit //deq sel 99aa2bcc31SzhanglyGit val deqSel = Input(Bool()) 100aa2bcc31SzhanglyGit val deqPortIdxWrite = Input(UInt(1.W)) 101aa2bcc31SzhanglyGit val issueResp = Flipped(ValidIO(new EntryDeqRespBundle)) 102aa2bcc31SzhanglyGit //trans sel 103aa2bcc31SzhanglyGit val transSel = Input(Bool()) 104aa2bcc31SzhanglyGit // mem only 105aa2bcc31SzhanglyGit val fromMem = OptionWrapper(params.isMemAddrIQ, new Bundle { 106aa2bcc31SzhanglyGit val stIssuePtr = Input(new SqPtr) 107aa2bcc31SzhanglyGit val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 108aa2bcc31SzhanglyGit }) 109aa2bcc31SzhanglyGit // vector mem only 110aa2bcc31SzhanglyGit val fromLsq = OptionWrapper(params.isVecMemIQ, new Bundle { 111aa2bcc31SzhanglyGit val sqDeqPtr = Input(new SqPtr) 112aa2bcc31SzhanglyGit val lqDeqPtr = Input(new LqPtr) 113aa2bcc31SzhanglyGit }) 114aa2bcc31SzhanglyGit } 115aa2bcc31SzhanglyGit 116aa2bcc31SzhanglyGit class CommonOutBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 117aa2bcc31SzhanglyGit //status 118aa2bcc31SzhanglyGit val valid = Output(Bool()) 119aa2bcc31SzhanglyGit val canIssue = Output(Bool()) 120aa2bcc31SzhanglyGit val fuType = Output(FuType()) 121aa2bcc31SzhanglyGit val robIdx = Output(new RobPtr) 122aa2bcc31SzhanglyGit val uopIdx = OptionWrapper(params.isVecMemIQ, Output(UopIdx())) 123aa2bcc31SzhanglyGit //src 124aa2bcc31SzhanglyGit val dataSource = Vec(params.numRegSrc, Output(DataSource())) 125aa2bcc31SzhanglyGit val srcWakeUpL1ExuOH = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(ExuVec()))) 126aa2bcc31SzhanglyGit val srcTimer = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(UInt(3.W)))) 127a4d38a63SzhanglyGit val srcLoadDependency = OptionWrapper(params.hasIQWakeUp, Vec(params.numRegSrc, Output(Vec(LoadPipelineWidth, UInt(3.W))))) 128aa2bcc31SzhanglyGit //deq 129aa2bcc31SzhanglyGit val isFirstIssue = Output(Bool()) 130aa2bcc31SzhanglyGit val entry = ValidIO(new EntryBundle) 131aa2bcc31SzhanglyGit val deqPortIdxRead = Output(UInt(1.W)) 132aa2bcc31SzhanglyGit val issueTimerRead = Output(UInt(2.W)) 133397c0f33Ssinsanction //trans 134397c0f33Ssinsanction val enqReady = Output(Bool()) 135397c0f33Ssinsanction val transEntry = ValidIO(new EntryBundle) 136aa2bcc31SzhanglyGit // debug 137aa2bcc31SzhanglyGit val cancel = OptionWrapper(params.hasIQWakeUp, Output(Bool())) 138aa2bcc31SzhanglyGit } 139aa2bcc31SzhanglyGit 140aa2bcc31SzhanglyGit class CommonWireBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 141aa2bcc31SzhanglyGit val validRegNext = Bool() 142aa2bcc31SzhanglyGit val flushed = Bool() 143aa2bcc31SzhanglyGit val clear = Bool() 144aa2bcc31SzhanglyGit val canIssue = Bool() 145aa2bcc31SzhanglyGit val enqReady = Bool() 146aa2bcc31SzhanglyGit val deqSuccess = Bool() 147aa2bcc31SzhanglyGit val srcWakeup = Vec(params.numRegSrc, Bool()) 148aa2bcc31SzhanglyGit val srcWakeupByWB = Vec(params.numRegSrc, Bool()) 149aa2bcc31SzhanglyGit } 150aa2bcc31SzhanglyGit 1510dfdb52aSzhanglyGit def CommonWireConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 152aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 1530dfdb52aSzhanglyGit common.flushed := status.robIdx.needFlush(commonIn.flush) 154aa2bcc31SzhanglyGit common.deqSuccess := commonIn.issueResp.valid && commonIn.issueResp.bits.respType === RSFeedbackType.fuIdle && !hasIQWakeupGet.srcLoadCancelVec.asUInt.orR 155aa2bcc31SzhanglyGit common.srcWakeup := common.srcWakeupByWB.zip(hasIQWakeupGet.srcWakeupByIQ).map { case (x, y) => x || y.asUInt.orR } 1560dfdb52aSzhanglyGit common.srcWakeupByWB := commonIn.wakeUpFromWB.map(bundle => bundle.bits.wakeUp(status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType), bundle.valid)).transpose.map(x => VecInit(x.toSeq).asUInt.orR).toSeq 157a4d38a63SzhanglyGit common.canIssue := validReg && status.canIssue 158aa2bcc31SzhanglyGit common.enqReady := !validReg || common.clear 159*28607074Ssinsanction common.clear := common.flushed || common.deqSuccess || commonIn.transSel 160aa2bcc31SzhanglyGit if(isEnq) { 161aa2bcc31SzhanglyGit common.validRegNext := Mux(commonIn.enq.valid && common.enqReady, true.B, Mux(common.clear, false.B, validReg)) 162aa2bcc31SzhanglyGit } else { 163*28607074Ssinsanction common.validRegNext := Mux(commonIn.enq.valid, true.B, Mux(common.clear, false.B, validReg)) 164aa2bcc31SzhanglyGit } 165aa2bcc31SzhanglyGit } 166aa2bcc31SzhanglyGit 167aa2bcc31SzhanglyGit class CommonIQWakeupBundle(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 168aa2bcc31SzhanglyGit val srcWakeupByIQ = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 169aa2bcc31SzhanglyGit val srcWakeupByIQWithoutCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 170aa2bcc31SzhanglyGit val srcWakeupByIQButCancel = Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())) 171aa2bcc31SzhanglyGit val regSrcWakeupL1ExuOH = Vec(params.numRegSrc, ExuVec()) 172aa2bcc31SzhanglyGit val srcWakeupL1ExuOHOut = Vec(params.numRegSrc, ExuVec()) 173aa2bcc31SzhanglyGit val srcLoadDependencyOut = Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(3.W))) 174aa2bcc31SzhanglyGit val wakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))) 175aa2bcc31SzhanglyGit val shiftedWakeupLoadDependencyByIQVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))) 176aa2bcc31SzhanglyGit val shiftedWakeupLoadDependencyByIQBypassVec = Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))) 177aa2bcc31SzhanglyGit val cancelVec = Vec(params.numRegSrc, Bool()) 178aa2bcc31SzhanglyGit val srcCancelVec = Vec(params.numRegSrc, Bool()) 179aa2bcc31SzhanglyGit val srcLoadCancelVec = Vec(params.numRegSrc, Bool()) 180aa2bcc31SzhanglyGit val canIssueBypass = Bool() 181aa2bcc31SzhanglyGit } 182aa2bcc31SzhanglyGit 183aa2bcc31SzhanglyGit def CommonIQWakeupConnect(common: CommonWireBundle, hasIQWakeupGet: CommonIQWakeupBundle, validReg: Bool, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 184aa2bcc31SzhanglyGit val wakeupVec: Seq[Seq[Bool]] = commonIn.wakeUpFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) => 185aa2bcc31SzhanglyGit bundle.bits.wakeUpFromIQ(status.srcStatus.map(_.psrc) zip status.srcStatus.map(_.srcType)) 186aa2bcc31SzhanglyGit ).toSeq.transpose 187aa2bcc31SzhanglyGit val cancelSel = params.wakeUpSourceExuIdx.zip(commonIn.wakeUpFromIQ).map { case (x, y) => commonIn.og0Cancel(x) && y.bits.is0Lat } 188aa2bcc31SzhanglyGit 189aa2bcc31SzhanglyGit hasIQWakeupGet.srcCancelVec.zip(hasIQWakeupGet.srcLoadCancelVec).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.foreach { case (((srcCancel, srcLoadCancel), wakeUpByIQVec), srcIdx) => 190aa2bcc31SzhanglyGit val ldTransCancel = Mux1H(wakeUpByIQVec, hasIQWakeupGet.wakeupLoadDependencyByIQVec.map(dep => LoadShouldCancel(Some(dep), commonIn.ldCancel))) 191aa2bcc31SzhanglyGit srcLoadCancel := LoadShouldCancel(status.srcStatus(srcIdx).srcLoadDependency, commonIn.ldCancel) 192aa2bcc31SzhanglyGit srcCancel := srcLoadCancel || ldTransCancel 193aa2bcc31SzhanglyGit } 194aa2bcc31SzhanglyGit hasIQWakeupGet.cancelVec := hasIQWakeupGet.srcCancelVec 195aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQ := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 196aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQButCancel := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && cancel })) 197aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupByIQWithoutCancel := wakeupVec.map(x => VecInit(x)) 198aa2bcc31SzhanglyGit hasIQWakeupGet.wakeupLoadDependencyByIQVec := commonIn.wakeUpFromIQ.map(_.bits.loadDependency).toSeq 199aa2bcc31SzhanglyGit hasIQWakeupGet.regSrcWakeupL1ExuOH.zip(status.srcStatus.map(_.srcWakeUpL1ExuOH.get)).foreach { 200aa2bcc31SzhanglyGit case (exuOH, regExuOH) => 201aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 202aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := regExuOH(x)) 203aa2bcc31SzhanglyGit } 204aa2bcc31SzhanglyGit hasIQWakeupGet.srcWakeupL1ExuOHOut.zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zip(common.srcWakeup).zipWithIndex.foreach { 205aa2bcc31SzhanglyGit case (((exuOH: Vec[Bool], wakeUpByIQOH: Vec[Bool]), wakeUp: Bool), srcIdx) => 206aa2bcc31SzhanglyGit if(isEnq) { 207aa2bcc31SzhanglyGit ExuOHGen(exuOH, wakeUpByIQOH, wakeUp, status.srcStatus(srcIdx).srcWakeUpL1ExuOH.get) 208aa2bcc31SzhanglyGit } else { 209aa2bcc31SzhanglyGit ExuOHGen(exuOH, wakeUpByIQOH, wakeUp, hasIQWakeupGet.regSrcWakeupL1ExuOH(srcIdx)) 210aa2bcc31SzhanglyGit } 211aa2bcc31SzhanglyGit } 212aa2bcc31SzhanglyGit hasIQWakeupGet.srcLoadDependencyOut.zip(hasIQWakeupGet.srcWakeupByIQ).foreach { 213aa2bcc31SzhanglyGit case (loadDependencyOut, wakeUpByIQVec) => 214aa2bcc31SzhanglyGit loadDependencyOut := Mux1H(wakeUpByIQVec, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQBypassVec) 215aa2bcc31SzhanglyGit } 216aa2bcc31SzhanglyGit hasIQWakeupGet.canIssueBypass := validReg && !status.issued && !status.blocked && 217aa2bcc31SzhanglyGit VecInit(status.srcStatus.map(_.srcState).zip(hasIQWakeupGet.srcWakeupByIQWithoutCancel).zipWithIndex.map { case ((state, wakeupVec), srcIdx) => 218a4d38a63SzhanglyGit wakeupVec.asUInt.orR | state 219aa2bcc31SzhanglyGit }).asUInt.andR 220aa2bcc31SzhanglyGit } 221aa2bcc31SzhanglyGit 222aa2bcc31SzhanglyGit 223aa2bcc31SzhanglyGit def ShiftLoadDependency(hasIQWakeupGet: CommonIQWakeupBundle)(implicit p: Parameters, params: IssueBlockParams) = { 224aa2bcc31SzhanglyGit hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec 225aa2bcc31SzhanglyGit .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec) 226aa2bcc31SzhanglyGit .zip(params.wakeUpInExuSources.map(_.name)).foreach { 227aa2bcc31SzhanglyGit case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 228aa2bcc31SzhanglyGit case ((dep, originalDep), deqPortIdx) => 229aa2bcc31SzhanglyGit if (name.contains("LDU") && name.replace("LDU", "").toInt == deqPortIdx) 230aa2bcc31SzhanglyGit dep := (originalDep << 2).asUInt | 2.U 231aa2bcc31SzhanglyGit else 232aa2bcc31SzhanglyGit dep := originalDep << 1 233aa2bcc31SzhanglyGit } 234aa2bcc31SzhanglyGit } 235aa2bcc31SzhanglyGit hasIQWakeupGet.shiftedWakeupLoadDependencyByIQBypassVec 236aa2bcc31SzhanglyGit .zip(hasIQWakeupGet.wakeupLoadDependencyByIQVec) 237aa2bcc31SzhanglyGit .zip(params.wakeUpInExuSources.map(_.name)).foreach { 238aa2bcc31SzhanglyGit case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 239aa2bcc31SzhanglyGit case ((dep, originalDep), deqPortIdx) => 240aa2bcc31SzhanglyGit if (name.contains("LDU") && name.replace("LDU", "").toInt == deqPortIdx) 241aa2bcc31SzhanglyGit dep := (originalDep << 1).asUInt | 1.U 242aa2bcc31SzhanglyGit else 243aa2bcc31SzhanglyGit dep := originalDep 244aa2bcc31SzhanglyGit } 245aa2bcc31SzhanglyGit } 246aa2bcc31SzhanglyGit } 247aa2bcc31SzhanglyGit 248397c0f33Ssinsanction def EntryRegCommonConnect(common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 249aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 250a4d38a63SzhanglyGit val cancelByLd = hasIQWakeupGet.srcCancelVec.asUInt.orR 251aa2bcc31SzhanglyGit val cancelWhenWakeup = VecInit(hasIQWakeupGet.srcWakeupByIQButCancel.map(_.asUInt.orR)).asUInt.orR 252aa2bcc31SzhanglyGit val respIssueFail = commonIn.issueResp.valid && RSFeedbackType.isBlocked(commonIn.issueResp.bits.respType) 253aa2bcc31SzhanglyGit val srcWakeupExuOH = if(isEnq) status.srcStatus.map(_.srcWakeUpL1ExuOH.getOrElse(0.U.asTypeOf(ExuVec()))) else hasIQWakeupGet.regSrcWakeupL1ExuOH 254397c0f33Ssinsanction entryUpdate.status.robIdx := status.robIdx 255397c0f33Ssinsanction entryUpdate.status.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)) 256397c0f33Ssinsanction entryUpdate.status.srcStatus.zip(status.srcStatus).zipWithIndex.foreach { case ((srcStatusNext, srcStatus), srcIdx) => 257aa2bcc31SzhanglyGit val cancel = hasIQWakeupGet.srcCancelVec(srcIdx) 258aa2bcc31SzhanglyGit val wakeupByIQ = hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR 259aa2bcc31SzhanglyGit val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQ(srcIdx) 260aa2bcc31SzhanglyGit val wakeup = common.srcWakeup(srcIdx) 261aa2bcc31SzhanglyGit srcStatusNext.psrc := srcStatus.psrc 262aa2bcc31SzhanglyGit srcStatusNext.srcType := srcStatus.srcType 263aa2bcc31SzhanglyGit srcStatusNext.srcState := Mux(cancel, false.B, wakeup | srcStatus.srcState) 264aa2bcc31SzhanglyGit srcStatusNext.dataSources.value := Mux(wakeupByIQ, DataSource.bypass, DataSource.reg) 265aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 266aa2bcc31SzhanglyGit srcStatusNext.srcTimer.get := MuxCase(3.U, Seq( 267aa2bcc31SzhanglyGit // T0: waked up by IQ, T1: reset timer as 1 268aa2bcc31SzhanglyGit wakeupByIQ -> 2.U, 269aa2bcc31SzhanglyGit // do not overflow 270aa2bcc31SzhanglyGit srcStatus.srcTimer.get.andR -> srcStatus.srcTimer.get, 271aa2bcc31SzhanglyGit // T2+: increase if the entry is valid, the src is ready, and the src is woken up by iq 272aa2bcc31SzhanglyGit (validReg && SrcState.isReady(srcStatus.srcState) && srcWakeupExuOH(srcIdx).asUInt.orR) -> (srcStatus.srcTimer.get + 1.U) 273aa2bcc31SzhanglyGit )) 274aa2bcc31SzhanglyGit ExuOHGen(srcStatusNext.srcWakeUpL1ExuOH.get, wakeupByIQOH, wakeup, srcWakeupExuOH(srcIdx)) 275aa2bcc31SzhanglyGit srcStatusNext.srcLoadDependency.get := 276aa2bcc31SzhanglyGit Mux(wakeup, 277aa2bcc31SzhanglyGit Mux1H(wakeupByIQOH, hasIQWakeupGet.shiftedWakeupLoadDependencyByIQVec), 278aa2bcc31SzhanglyGit Mux(validReg && srcStatus.srcLoadDependency.get.asUInt.orR, VecInit(srcStatus.srcLoadDependency.get.map(i => i(i.getWidth - 2, 0) << 1)), srcStatus.srcLoadDependency.get)) 279aa2bcc31SzhanglyGit } 280aa2bcc31SzhanglyGit } 281397c0f33Ssinsanction entryUpdate.status.blocked := false.B 282397c0f33Ssinsanction entryUpdate.status.issued := MuxCase(status.issued, Seq( 283aa2bcc31SzhanglyGit (cancelByLd || cancelWhenWakeup || respIssueFail) -> false.B, 284aa2bcc31SzhanglyGit commonIn.deqSel -> true.B, 285aa2bcc31SzhanglyGit !status.srcReady -> false.B, 286aa2bcc31SzhanglyGit )) 287397c0f33Ssinsanction entryUpdate.status.firstIssue := commonIn.deqSel || status.firstIssue 288397c0f33Ssinsanction entryUpdate.status.issueTimer := Mux(commonIn.deqSel, 0.U, Mux(status.issued, status.issueTimer + 1.U, "b10".U)) 289397c0f33Ssinsanction entryUpdate.status.deqPortIdx := Mux(commonIn.deqSel, commonIn.deqPortIdxWrite, Mux(status.issued, status.deqPortIdx, 0.U)) 290397c0f33Ssinsanction entryUpdate.imm.foreach(_ := entryReg.imm.get) 291397c0f33Ssinsanction entryUpdate.payload := entryReg.payload 292397c0f33Ssinsanction if (params.isVecMemIQ) { 293397c0f33Ssinsanction entryUpdate.status.vecMem.get := entryReg.status.vecMem.get 294397c0f33Ssinsanction } 295aa2bcc31SzhanglyGit } 296aa2bcc31SzhanglyGit 297df26db8aSsinsanction def CommonOutConnect(commonOut: CommonOutBundle, common: CommonWireBundle, hasIQWakeup: Option[CommonIQWakeupBundle], validReg: Bool, entryUpdate: EntryBundle, entryReg: EntryBundle, status: Status, commonIn: CommonInBundle, isEnq: Boolean, isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 298aa2bcc31SzhanglyGit val hasIQWakeupGet = hasIQWakeup.getOrElse(0.U.asTypeOf(new CommonIQWakeupBundle)) 299aa2bcc31SzhanglyGit val srcWakeupExuOH = if(isEnq) status.srcStatus.map(_.srcWakeUpL1ExuOH.getOrElse(0.U.asTypeOf(ExuVec()))) else hasIQWakeupGet.regSrcWakeupL1ExuOH 300aa2bcc31SzhanglyGit commonOut.valid := validReg 301df26db8aSsinsanction commonOut.canIssue := (if (isComp) (common.canIssue || hasIQWakeupGet.canIssueBypass) && !common.flushed 302df26db8aSsinsanction else common.canIssue && !common.flushed) 303aa2bcc31SzhanglyGit commonOut.fuType := IQFuType.readFuType(status.fuType, params.getFuCfgs.map(_.fuType)).asUInt 304aa2bcc31SzhanglyGit commonOut.robIdx := status.robIdx 305aa2bcc31SzhanglyGit commonOut.dataSource.zipWithIndex.foreach{ case (dataSourceOut, srcIdx) => 306aa2bcc31SzhanglyGit dataSourceOut.value := Mux(hasIQWakeupGet.srcWakeupByIQ(srcIdx).asUInt.orR, DataSource.forward, status.srcStatus(srcIdx).dataSources.value) 307aa2bcc31SzhanglyGit } 308aa2bcc31SzhanglyGit commonOut.isFirstIssue := !status.firstIssue 309aa2bcc31SzhanglyGit commonOut.entry.valid := validReg 310aa2bcc31SzhanglyGit commonOut.entry.bits := entryReg 311aa2bcc31SzhanglyGit if(isEnq) { 312aa2bcc31SzhanglyGit commonOut.entry.bits.status := status 313aa2bcc31SzhanglyGit } 314aa2bcc31SzhanglyGit commonOut.issueTimerRead := status.issueTimer 315aa2bcc31SzhanglyGit commonOut.deqPortIdxRead := status.deqPortIdx 316aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 317a4d38a63SzhanglyGit val wakeupSrcLoadDependency = hasIQWakeupGet.srcWakeupByIQWithoutCancel.map(x => Mux1H(x, hasIQWakeupGet.wakeupLoadDependencyByIQVec)) 318df26db8aSsinsanction commonOut.srcWakeUpL1ExuOH.get := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, hasIQWakeupGet.srcWakeupL1ExuOHOut, VecInit(srcWakeupExuOH)) 319df26db8aSsinsanction else VecInit(srcWakeupExuOH)) 320aa2bcc31SzhanglyGit commonOut.srcTimer.get.zipWithIndex.foreach { case (srcTimerOut, srcIdx) => 321aa2bcc31SzhanglyGit val wakeupByIQOH = hasIQWakeupGet.srcWakeupByIQWithoutCancel(srcIdx) 322aa2bcc31SzhanglyGit srcTimerOut := Mux(wakeupByIQOH.asUInt.orR, Mux1H(wakeupByIQOH, commonIn.wakeUpFromIQ.map(_.bits.is0Lat).toSeq).asUInt, status.srcStatus(srcIdx).srcTimer.get) 323aa2bcc31SzhanglyGit } 324aa2bcc31SzhanglyGit commonOut.entry.bits.status.srcStatus.map(_.srcLoadDependency.get).zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) => 325df26db8aSsinsanction srcLoadDependencyOut := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, 326df26db8aSsinsanction hasIQWakeupGet.srcLoadDependencyOut(srcIdx), 327df26db8aSsinsanction status.srcStatus(srcIdx).srcLoadDependency.get) 328df26db8aSsinsanction else status.srcStatus(srcIdx).srcLoadDependency.get) 329aa2bcc31SzhanglyGit } 330a4d38a63SzhanglyGit commonOut.srcLoadDependency.get.zipWithIndex.foreach { case (srcLoadDependencyOut, srcIdx) => 331df26db8aSsinsanction srcLoadDependencyOut := (if (isComp) Mux(hasIQWakeupGet.canIssueBypass && !common.canIssue, 332df26db8aSsinsanction VecInit(status.srcStatus(srcIdx).srcLoadDependency.get.zip(wakeupSrcLoadDependency(srcIdx)).map(x => x._1 | x._2)), 333df26db8aSsinsanction status.srcStatus(srcIdx).srcLoadDependency.get) 334df26db8aSsinsanction else status.srcStatus(srcIdx).srcLoadDependency.get) 335a4d38a63SzhanglyGit } 336aa2bcc31SzhanglyGit } 337397c0f33Ssinsanction commonOut.enqReady := common.enqReady 338397c0f33Ssinsanction commonOut.transEntry.valid := validReg && !common.flushed && !common.deqSuccess 339397c0f33Ssinsanction commonOut.transEntry.bits := entryUpdate 340aa2bcc31SzhanglyGit commonOut.cancel.foreach(_ := hasIQWakeupGet.cancelVec.asUInt.orR) 341aa2bcc31SzhanglyGit if (params.isVecMemIQ) { 342aa2bcc31SzhanglyGit commonOut.uopIdx.get := status.vecMem.get.uopIdx 343aa2bcc31SzhanglyGit } 344aa2bcc31SzhanglyGit } 345aa2bcc31SzhanglyGit 346397c0f33Ssinsanction def EntryMemConnect(commonIn: CommonInBundle, common: CommonWireBundle, validReg: Bool, entryReg: EntryBundle, entryRegNext: EntryBundle, entryUpdate: EntryBundle, isEnq: Boolean)(implicit p: Parameters, params: IssueBlockParams) = { 347397c0f33Ssinsanction val enqValid = if(isEnq) commonIn.enq.valid && common.enqReady 348*28607074Ssinsanction else commonIn.enq.valid 349aa2bcc31SzhanglyGit val fromMem = commonIn.fromMem.get 350aa2bcc31SzhanglyGit val memStatus = entryReg.status.mem.get 351aa2bcc31SzhanglyGit val memStatusNext = entryRegNext.status.mem.get 352397c0f33Ssinsanction val memStatusUpdate = entryUpdate.status.mem.get 353397c0f33Ssinsanction 354397c0f33Ssinsanction when(enqValid) { 355397c0f33Ssinsanction memStatusNext.waitForSqIdx := commonIn.enq.bits.status.mem.get.waitForSqIdx 356397c0f33Ssinsanction // update by lfst at dispatch stage 357397c0f33Ssinsanction memStatusNext.waitForRobIdx := commonIn.enq.bits.status.mem.get.waitForRobIdx 358397c0f33Ssinsanction // new load inst don't known if it is blocked by store data ahead of it 359397c0f33Ssinsanction memStatusNext.waitForStd := false.B 360397c0f33Ssinsanction // update by ssit at rename stage 361397c0f33Ssinsanction memStatusNext.strictWait := commonIn.enq.bits.status.mem.get.strictWait 362397c0f33Ssinsanction memStatusNext.sqIdx := commonIn.enq.bits.status.mem.get.sqIdx 363397c0f33Ssinsanction }.otherwise { 364397c0f33Ssinsanction memStatusNext := memStatusUpdate 365397c0f33Ssinsanction } 366aa2bcc31SzhanglyGit 367aa2bcc31SzhanglyGit // load cannot be issued before older store, unless meet some condition 368aa2bcc31SzhanglyGit val blockedByOlderStore = isAfter(memStatusNext.sqIdx, fromMem.stIssuePtr) 369aa2bcc31SzhanglyGit 370aa2bcc31SzhanglyGit val deqFailedForStdInvalid = commonIn.issueResp.valid && commonIn.issueResp.bits.respType === RSFeedbackType.dataInvalid 371aa2bcc31SzhanglyGit 372aa2bcc31SzhanglyGit val staWaitedReleased = Cat( 373aa2bcc31SzhanglyGit fromMem.memWaitUpdateReq.robIdx.map(x => x.valid && x.bits.value === memStatusNext.waitForRobIdx.value) 374aa2bcc31SzhanglyGit ).orR 375aa2bcc31SzhanglyGit val stdWaitedReleased = Cat( 376aa2bcc31SzhanglyGit fromMem.memWaitUpdateReq.sqIdx.map(x => x.valid && x.bits.value === memStatusNext.waitForSqIdx.value) 377aa2bcc31SzhanglyGit ).orR 378aa2bcc31SzhanglyGit val olderStaNotViolate = staWaitedReleased && !memStatusNext.strictWait 379aa2bcc31SzhanglyGit val olderStdReady = stdWaitedReleased && memStatusNext.waitForStd 380aa2bcc31SzhanglyGit val waitStd = !olderStdReady 381aa2bcc31SzhanglyGit val waitSta = !olderStaNotViolate 382aa2bcc31SzhanglyGit 383397c0f33Ssinsanction memStatusUpdate := memStatus 384397c0f33Ssinsanction when(deqFailedForStdInvalid) { 385397c0f33Ssinsanction memStatusUpdate.waitForSqIdx := commonIn.issueResp.bits.dataInvalidSqIdx 386397c0f33Ssinsanction memStatusUpdate.waitForStd := true.B 387aa2bcc31SzhanglyGit } 388aa2bcc31SzhanglyGit 389397c0f33Ssinsanction val shouldBlock = Mux(enqValid, commonIn.enq.bits.status.blocked, entryReg.status.blocked) 390aa2bcc31SzhanglyGit val blockNotReleased = waitStd || waitSta 391aa2bcc31SzhanglyGit val respBlock = deqFailedForStdInvalid 392397c0f33Ssinsanction entryUpdate.status.blocked := shouldBlock && blockNotReleased && blockedByOlderStore || respBlock 393397c0f33Ssinsanction entryRegNext.status.blocked := entryUpdate.status.blocked 394aa2bcc31SzhanglyGit } 395aa2bcc31SzhanglyGit 396aa2bcc31SzhanglyGit def ExuOHGen(exuOH: Vec[Bool], wakeupByIQOH: Vec[Bool], wakeup: Bool, regSrcExuOH: Vec[Bool])(implicit p: Parameters, params: IssueBlockParams) = { 397aa2bcc31SzhanglyGit val origExuOH = 0.U.asTypeOf(exuOH) 398aa2bcc31SzhanglyGit when(wakeupByIQOH.asUInt.orR) { 399aa2bcc31SzhanglyGit origExuOH := Mux1H(wakeupByIQOH, params.wakeUpSourceExuIdx.map(x => MathUtils.IntToOH(x).U(p(XSCoreParamsKey).backendParams.numExu.W)).toSeq).asBools 400aa2bcc31SzhanglyGit }.elsewhen(wakeup) { 401aa2bcc31SzhanglyGit origExuOH := 0.U.asTypeOf(origExuOH) 402aa2bcc31SzhanglyGit }.otherwise { 403aa2bcc31SzhanglyGit origExuOH := regSrcExuOH 404aa2bcc31SzhanglyGit } 405aa2bcc31SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 406aa2bcc31SzhanglyGit params.wakeUpSourceExuIdx.foreach(x => exuOH(x) := origExuOH(x)) 407aa2bcc31SzhanglyGit } 408aa2bcc31SzhanglyGit 409aa2bcc31SzhanglyGit object IQFuType { 410aa2bcc31SzhanglyGit def num = FuType.num 411aa2bcc31SzhanglyGit 412aa2bcc31SzhanglyGit def apply() = Vec(num, Bool()) 413aa2bcc31SzhanglyGit 414aa2bcc31SzhanglyGit def readFuType(fuType: Vec[Bool], fus: Seq[FuType.OHType]): Vec[Bool] = { 415aa2bcc31SzhanglyGit val res = 0.U.asTypeOf(fuType) 416aa2bcc31SzhanglyGit fus.foreach(x => res(x.id) := fuType(x.id)) 417aa2bcc31SzhanglyGit res 418aa2bcc31SzhanglyGit } 419aa2bcc31SzhanglyGit } 420aa2bcc31SzhanglyGit} 421