1package xiangshan.backend.fu.NewCSR.CSREvents 2 3import chisel3._ 4import chisel3.util._ 5import org.chipsalliance.cde.config.Parameters 6import utility.SignExt 7import xiangshan.ExceptionNO 8import xiangshan.backend.fu.NewCSR.CSRBundles.{CauseBundle, OneFieldBundle, PrivState} 9import xiangshan.backend.fu.NewCSR.CSRConfig.{VaddrMaxWidth, XLEN} 10import xiangshan.backend.fu.NewCSR._ 11import xiangshan.AddrTransType 12 13 14class TrapEntryMEventOutput extends Bundle with EventUpdatePrivStateOutput with EventOutputBase { 15 16 val mstatus = ValidIO((new MstatusBundle ).addInEvent(_.MPV, _.MPP, _.GVA, _.MPIE, _.MIE, _.MDT)) 17 val mepc = ValidIO((new Epc ).addInEvent(_.epc)) 18 val mcause = ValidIO((new CauseBundle ).addInEvent(_.Interrupt, _.ExceptionCode)) 19 val mtval = ValidIO((new OneFieldBundle).addInEvent(_.ALL)) 20 val mtval2 = ValidIO((new OneFieldBundle).addInEvent(_.ALL)) 21 val mtinst = ValidIO((new OneFieldBundle).addInEvent(_.ALL)) 22 val targetPc = ValidIO(new TargetPCBundle) 23} 24 25class TrapEntryMEventModule(implicit val p: Parameters) extends Module with CSREventBase { 26 val in = IO(new TrapEntryEventInput) 27 val out = IO(new TrapEntryMEventOutput) 28 29 private val current = in 30 private val iMode = current.iMode 31 private val dMode = current.dMode 32 private val satp = current.satp 33 private val vsatp = current.vsatp 34 private val hgatp = current.hgatp 35 private val isDTExcp = current.hasDTExcp 36 37 private val highPrioTrapNO = in.causeNO.ExceptionCode.asUInt 38 private val isException = !in.causeNO.Interrupt.asBool 39 private val isInterrupt = in.causeNO.Interrupt.asBool 40 41 private val trapPC = genTrapVA( 42 iMode, 43 satp, 44 vsatp, 45 hgatp, 46 in.trapPc, 47 ) 48 49 private val trapPCGPA = in.trapPcGPA 50 51 private val trapMemVA = in.memExceptionVAddr 52 53 private val trapMemGPA = in.memExceptionGPAddr 54 55 private val trapInst = Mux(in.trapInst.valid, in.trapInst.bits, 0.U) 56 57 private val fetchIsVirt = iMode.isVirtual 58 private val memIsVirt = dMode.isVirtual 59 60 private val isFetchExcp = isException && ExceptionNO.getFetchFault.map(_.U === highPrioTrapNO).reduce(_ || _) 61 private val isMemExcp = isException && (ExceptionNO.getLoadFault ++ ExceptionNO.getStoreFault).map(_.U === highPrioTrapNO).reduce(_ || _) 62 private val isBpExcp = isException && ExceptionNO.EX_BP.U === highPrioTrapNO 63 private val isFetchBkpt = isBpExcp && in.isFetchBkpt 64 private val isMemBkpt = isBpExcp && !in.isFetchBkpt 65 private val isHlsExcp = isException && in.isHls 66 private val fetchCrossPage = in.isCrossPageIPF 67 private val isFetchMalAddr = in.isFetchMalAddr 68 private val isFetchMalAddrExcp = isException && isFetchMalAddr 69 private val isIllegalInst = isException && (ExceptionNO.EX_II.U === highPrioTrapNO || ExceptionNO.EX_VI.U === highPrioTrapNO) 70 71 private val isLSGuestExcp = isException && ExceptionNO.getLSGuestPageFault.map(_.U === highPrioTrapNO).reduce(_ || _) 72 private val isFetchGuestExcp = isException && ExceptionNO.EX_IGPF.U === highPrioTrapNO 73 // Software breakpoint exceptions are permitted to write either 0 or the pc to xtval 74 // We fill pc here 75 private val tvalFillPc = (isFetchExcp || isFetchGuestExcp) && !fetchCrossPage || isFetchBkpt 76 private val tvalFillPcPlus2 = (isFetchExcp || isFetchGuestExcp) && fetchCrossPage 77 private val tvalFillMemVaddr = isMemExcp || isMemBkpt 78 private val tvalFillGVA = 79 isHlsExcp && isMemExcp || 80 isLSGuestExcp|| isFetchGuestExcp || 81 (isFetchExcp || isFetchBkpt) && fetchIsVirt || 82 (isMemExcp || isMemBkpt) && memIsVirt 83 private val tvalFillInst = isIllegalInst 84 85 private val tval = Mux1H(Seq( 86 (tvalFillPc ) -> trapPC, 87 (tvalFillPcPlus2 ) -> (trapPC + 2.U), 88 (tvalFillMemVaddr || isLSGuestExcp ) -> trapMemVA, 89 (tvalFillInst ) -> trapInst, 90 )) 91 92 private val tval2 = Mux1H(Seq( 93 (isFetchGuestExcp && isFetchMalAddr ) -> in.fetchMalTval, 94 (isFetchGuestExcp && !isFetchMalAddr && !fetchCrossPage) -> trapPCGPA, 95 (isFetchGuestExcp && !isFetchMalAddr && fetchCrossPage ) -> (trapPCGPA + 2.U), 96 (isLSGuestExcp ) -> trapMemGPA, 97 )) 98 99 private val precause = Cat(isInterrupt, highPrioTrapNO) 100 101 out := DontCare 102 103 out.privState.valid := valid 104 out.mstatus .valid := valid 105 out.mepc .valid := valid 106 out.mcause .valid := valid 107 out.mtval .valid := valid 108 out.mtval2 .valid := valid 109 out.mtinst .valid := valid 110 out.targetPc .valid := valid 111 112 out.privState.bits := PrivState.ModeM 113 out.mstatus.bits.MPV := current.privState.V 114 out.mstatus.bits.MPP := current.privState.PRVM 115 out.mstatus.bits.GVA := tvalFillGVA 116 out.mstatus.bits.MPIE := current.mstatus.MIE 117 out.mstatus.bits.MIE := 0.U 118 out.mstatus.bits.MDT := 1.U 119 out.mepc.bits.epc := Mux(isFetchMalAddr, in.fetchMalTval(63, 1), trapPC(63, 1)) 120 out.mcause.bits.Interrupt := isInterrupt 121 out.mcause.bits.ExceptionCode := Mux(isDTExcp, ExceptionNO.EX_DT.U, highPrioTrapNO) 122 out.mtval.bits.ALL := Mux(isFetchMalAddrExcp, in.fetchMalTval, tval) 123 out.mtval2.bits.ALL := Mux(isDTExcp, precause, tval2 >> 2) 124 out.mtinst.bits.ALL := Mux(isFetchGuestExcp && in.trapIsForVSnonLeafPTE || isLSGuestExcp && in.memExceptionIsForVSnonLeafPTE, 0x3000.U, 0.U) 125 out.targetPc.bits.pc := in.pcFromXtvec 126 out.targetPc.bits.raiseIPF := false.B 127 out.targetPc.bits.raiseIAF := AddrTransType(bare = true).checkAccessFault(in.pcFromXtvec) 128 out.targetPc.bits.raiseIGPF := false.B 129 130 dontTouch(isLSGuestExcp) 131 dontTouch(tvalFillGVA) 132} 133 134trait TrapEntryMEventSinkBundle extends EventSinkBundle { self: CSRModule[_ <: CSRBundle] => 135 val trapToM = IO(Flipped(new TrapEntryMEventOutput)) 136 137 addUpdateBundleInCSREnumType(trapToM.getBundleByName(self.modName.toLowerCase())) 138 139 reconnectReg() 140} 141