xref: /XiangShan/src/main/scala/xiangshan/backend/fu/NewCSR/CSRAIA.scala (revision f7c21cb5c55b6b38a380d938e4eaff9a61e6f13e)
1package xiangshan.backend.fu.NewCSR
2
3import chisel3._
4import chisel3.util._
5import freechips.rocketchip.rocket.CSRs
6import CSRConfig._
7import xiangshan.backend.fu.NewCSR.CSRBundles.PrivState
8import xiangshan.backend.fu.NewCSR.CSRConfig._
9import xiangshan.backend.fu.NewCSR.CSRDefines.{CSRROField => RO, CSRRWField => RW, _}
10
11import scala.collection.immutable.SeqMap
12
13trait CSRAIA { self: NewCSR with HypervisorLevel =>
14  val miselect = Module(new CSRModule("Miselevt", new MISelectBundle) with HasISelectBundle {
15    private val value = reg.ALL.asUInt
16    inIMSICRange := value >= 0x70.U && value < 0x100.U && value(0) =/= 1.U
17    isIllegal :=
18      value < 0x30.U ||
19      value >= 0x40.U && value < 0x70.U ||
20      value >= 0x100.U ||
21      value(0) === 1.U
22  })
23    .setAddr(CSRs.miselect)
24
25  val mireg = Module(new CSRModule("Mireg") with HasIregSink {
26    rdata := iregRead.mireg
27  })
28    .setAddr(CSRs.mireg)
29
30  val mtopei = Module(new CSRModule("Mtopei", new CSRBundle {
31    val id   = RW(26, 16)
32    val prio = RW(10,  0)
33  }))
34    .setAddr(CSRs.mtopei)
35
36  val mtopi = Module(new CSRModule("Mtopi", new TopIBundle) with HasInterruptFilterSink {
37    regOut.IID   := topIR.mtopi.IID
38    regOut.IPRIO := topIR.mtopi.IPRIO
39  })
40    .setAddr(CSRs.mtopi)
41
42  val siselect = Module(new CSRModule("Siselect", new SISelectBundle) with HasISelectBundle {
43    private val value = reg.ALL.asUInt
44    inIMSICRange := value >= 0x70.U && value < 0x100.U && value(0) =/= 1.U
45    isIllegal :=
46      value < 0x30.U ||
47      value >= 0x40.U && value < 0x70.U ||
48      value >= 0x100.U ||
49      value(0) === 1.U
50  })
51    .setAddr(CSRs.siselect)
52
53  val sireg = Module(new CSRModule("Sireg") with HasIregSink {
54    rdata := iregRead.sireg
55  })
56    .setAddr(CSRs.sireg)
57
58  val stopei = Module(new CSRModule("Stopei", new CSRBundle {
59    val id   = RW(26, 16)
60    val prio = RW(10,  0)
61  }))
62    .setAddr(CSRs.stopei)
63
64  val stopi = Module(new CSRModule("Stopi", new TopIBundle) with HasInterruptFilterSink {
65    regOut.IID   := topIR.stopi.IID
66    regOut.IPRIO := topIR.stopi.IPRIO
67  })
68    .setAddr(CSRs.stopi)
69
70  val vsiselect = Module(new CSRModule("VSiselect", new VSISelectBundle) with HasISelectBundle {
71    private val value = reg.ALL.asUInt
72    inIMSICRange := value >= 0x70.U && value < 0x100.U && value(0) =/= 1.U
73    isIllegal :=
74      value < 0x70.U ||
75      value >= 0x100.U ||
76      value(0) === 1.U
77  })
78    .setAddr(CSRs.vsiselect)
79
80  val vsireg    = Module(new CSRModule("VSireg") with HasIregSink {
81    rdata := iregRead.sireg
82  })
83    .setAddr(CSRs.vsireg)
84
85  val vstopei   = Module(new CSRModule("VStopei", new CSRBundle {
86    val id   = RW(26, 16)
87    val prio = RW(10,  0)
88  }))
89    .setAddr(CSRs.vstopei)
90
91  val vstopi = Module(new CSRModule("VStopi", new TopIBundle) with HasInterruptFilterSink {
92    regOut.IID   := topIR.vstopi.IID
93    regOut.IPRIO := topIR.vstopi.IPRIO
94  })
95    .setAddr(CSRs.vstopi)
96
97  val miregiprios: Seq[CSRModule[_]] = Range(0, 0xF, 2).map(num =>
98    Module(new CSRModule(s"Iprio$num"))
99      .setAddr(0x30 + num)
100  )
101
102  val siregiprios: Seq[CSRModule[_]] = Range(0, 0xF, 2).map(num =>
103    Module(new CSRModule(s"Iprio$num"))
104      .setAddr(0x30 + num)
105  )
106
107  val aiaCSRMods = Seq(
108    miselect,
109    mireg,
110    mtopei,
111    mtopi,
112    siselect,
113    sireg,
114    stopei,
115    stopi,
116    vsiselect,
117    vsireg,
118    vstopi,
119    vstopei,
120  )
121
122  val aiaCSRMap: SeqMap[Int, (CSRAddrWriteBundle[_], UInt)] = SeqMap.from(
123    aiaCSRMods.map(csr => (csr.addr -> (csr.w -> csr.rdata))).iterator
124  )
125
126  val aiaCSROutMap: SeqMap[Int, UInt] = SeqMap.from(
127    aiaCSRMods.map(csr => (csr.addr -> csr.regOut.asInstanceOf[CSRBundle].asUInt)).iterator
128  )
129
130  private val miregRData: UInt = Mux1H(
131    miregiprios.map(prio => (miselect.rdata.asUInt === prio.addr.U) -> prio.rdata)
132  )
133
134  private val siregRData: UInt = Mux1H(
135    siregiprios.map(prio => (siselect.rdata.asUInt === prio.addr.U) -> prio.rdata)
136  )
137
138  aiaCSRMods.foreach { mod =>
139    mod match {
140      case m: HasIregSink =>
141        m.iregRead.mireg := miregRData
142        m.iregRead.sireg := siregRData
143        m.iregRead.vsireg := 0.U // Todo: IMSIC
144      case _ =>
145    }
146  }
147}
148
149class ISelectField(final val maxValue: Int, reserved: Seq[Range]) extends CSREnum with WARLApply {
150  override def isLegal(enum: CSREnumType): Bool = {
151    !reserved.map(range => enum.asUInt >= range.start.U && enum.asUInt <= range.end.U).reduce(_ || _)
152  }
153}
154
155object VSISelectField extends ISelectField(
156  0x1FF,
157  reserved = Seq(
158    Range.inclusive(0x000, 0x02F),
159    Range.inclusive(0x040, 0x06F),
160    Range.inclusive(0x100, 0x1FF),
161  ),
162)
163
164object MISelectField extends ISelectField(
165  maxValue = 0xFF,
166  reserved = Seq(
167    Range.inclusive(0x00, 0x2F),
168    Range.inclusive(0x40, 0x6F),
169  ),
170)
171
172object SISelectField extends ISelectField(
173  maxValue = 0xFF,
174  reserved = Seq(
175    Range.inclusive(0x00, 0x2F),
176    Range.inclusive(0x40, 0x6F),
177  ),
178)
179
180class VSISelectBundle extends CSRBundle {
181  val ALL = VSISelectField(log2Up(0x1FF), 0, null)
182}
183
184class MISelectBundle extends CSRBundle {
185  val ALL = MISelectField(log2Up(0xFF), 0, null)
186}
187
188class SISelectBundle extends CSRBundle {
189  val ALL = SISelectField(log2Up(0xFF), 0, null)
190}
191
192class TopIBundle extends CSRBundle {
193  val IID   = RO(27, 16)
194  val IPRIO = RO(7, 0)
195}
196
197class TopEIBundle extends CSRBundle {
198  val IID   = RW(26, 16)
199  val IPRIO = RW(10, 0)
200}
201
202class IprioBundle extends CSRBundle {
203  val ALL = RW(63, 0).withReset(0.U)
204}
205
206class CSRToAIABundle extends Bundle {
207  private final val AddrWidth = 12
208
209  val addr = ValidIO(new Bundle {
210    val addr = UInt(AddrWidth.W)
211    val v = VirtMode()
212    val prvm = PrivMode()
213  })
214
215  val vgein = UInt(VGEINWidth.W)
216
217  val wdata = ValidIO(new Bundle {
218    val op = UInt(2.W)
219    val data = UInt(XLEN.W)
220  })
221
222  val mClaim = Bool()
223  val sClaim = Bool()
224  val vsClaim = Bool()
225}
226
227class AIAToCSRBundle extends Bundle {
228  val rdata = ValidIO(new Bundle {
229    val data = UInt(XLEN.W)
230    val illegal = Bool()
231  })
232  val mtopei = ValidIO(new TopEIBundle)
233  val stopei = ValidIO(new TopEIBundle)
234  val vstopei = ValidIO(new TopEIBundle)
235}
236
237trait HasAIABundle { self: CSRModule[_] =>
238  val aiaToCSR = IO(Input(new AIAToCSRBundle))
239}
240
241trait HasInterruptFilterSink { self: CSRModule[_] =>
242  val topIR = IO(new Bundle {
243    val mtopi  = Input(new TopIBundle)
244    val stopi  = Input(new TopIBundle)
245    val vstopi = Input(new TopIBundle)
246  })
247}
248
249trait HasISelectBundle { self: CSRModule[_] =>
250  val inIMSICRange = IO(Output(Bool()))
251  val isIllegal = IO(Output(Bool()))
252}
253
254trait HasIregSink { self: CSRModule[_] =>
255  val iregRead = IO(Input(new Bundle {
256    val mireg = UInt(XLEN.W) // Todo: check if use ireg bundle, and shrink the width
257    val sireg = UInt(XLEN.W)
258    val vsireg = UInt(XLEN.W)
259  }))
260}