xref: /XiangShan/src/main/scala/xiangshan/backend/decode/FPDecoder.scala (revision d9355d3a8976a169daccbdbf2b39dd25063dbfd9)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172ce29ed6SLinJiaweipackage xiangshan.backend.decode
182ce29ed6SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202ce29ed6SLinJiaweiimport chisel3._
212ce29ed6SLinJiaweiimport chisel3.util._
222ce29ed6SLinJiaweiimport freechips.rocketchip.rocket.DecodeLogic
23361e6d51SJiuyang Liuimport freechips.rocketchip.rocket.Instructions._
2498cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields
25dc597826SJiawei Linimport xiangshan.backend.fu.fpu.FPU
26bdda74fdSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VLmul, Category}
27bdda74fdSxiaofeibao-xjtuimport xiangshan.backend.Bundles.VPUCtrlSignals
282ce29ed6SLinJiaweiimport xiangshan.{FPUCtrlSignals, XSModule}
292ce29ed6SLinJiawei
30bdda74fdSxiaofeibao-xjtuclass FPToVecDecoder(implicit p: Parameters) extends XSModule {
31bdda74fdSxiaofeibao-xjtu  val io = IO(new Bundle() {
32bdda74fdSxiaofeibao-xjtu    val instr = Input(UInt(32.W))
33bdda74fdSxiaofeibao-xjtu    val vpuCtrl = Output(new VPUCtrlSignals)
34bdda74fdSxiaofeibao-xjtu  })
35bdda74fdSxiaofeibao-xjtu
36bdda74fdSxiaofeibao-xjtu  val inst = io.instr.asTypeOf(new XSInstBitFields)
37bdda74fdSxiaofeibao-xjtu  val fpToVecInsts = Seq(
38bdda74fdSxiaofeibao-xjtu    FADD_S, FSUB_S, FADD_D, FSUB_D,
39bdda74fdSxiaofeibao-xjtu    FEQ_S, FLT_S, FLE_S, FEQ_D, FLT_D, FLE_D,
40bdda74fdSxiaofeibao-xjtu    FMIN_S, FMAX_S, FMIN_D, FMAX_D,
41bdda74fdSxiaofeibao-xjtu    FMUL_S, FMUL_D,
42bdda74fdSxiaofeibao-xjtu    FDIV_S, FDIV_D, FSQRT_S, FSQRT_D,
43bdda74fdSxiaofeibao-xjtu    FMADD_S, FMSUB_S, FNMADD_S, FNMSUB_S, FMADD_D, FMSUB_D, FNMADD_D, FNMSUB_D,
44bdda74fdSxiaofeibao-xjtu    FCLASS_S, FCLASS_D, FSGNJ_S, FSGNJ_D, FSGNJX_S, FSGNJX_D, FSGNJN_S, FSGNJN_D,
45bdda74fdSxiaofeibao-xjtu  )
46bdda74fdSxiaofeibao-xjtu  val isFpToVecInst = fpToVecInsts.map(io.instr === _).reduce(_ || _)
47bdda74fdSxiaofeibao-xjtu  val isFP32Instrs = Seq(
48bdda74fdSxiaofeibao-xjtu    FADD_S, FSUB_S, FEQ_S, FLT_S, FLE_S, FMIN_S, FMAX_S,
49bdda74fdSxiaofeibao-xjtu    FMUL_S, FDIV_S, FSQRT_S,
50bdda74fdSxiaofeibao-xjtu    FMADD_S, FMSUB_S, FNMADD_S, FNMSUB_S,
51bdda74fdSxiaofeibao-xjtu    FCLASS_S, FSGNJ_S, FSGNJX_S, FSGNJN_S,
52bdda74fdSxiaofeibao-xjtu  )
53bdda74fdSxiaofeibao-xjtu  val isFP32Instr = isFP32Instrs.map(io.instr === _).reduce(_ || _)
54bdda74fdSxiaofeibao-xjtu  val isFP64Instrs = Seq(
55bdda74fdSxiaofeibao-xjtu    FADD_D, FSUB_D, FEQ_D, FLT_D, FLE_D, FMIN_D, FMAX_D,
56bdda74fdSxiaofeibao-xjtu    FMUL_D, FDIV_D, FSQRT_D,
57bdda74fdSxiaofeibao-xjtu    FMADD_D, FMSUB_D, FNMADD_D, FNMSUB_D,
58bdda74fdSxiaofeibao-xjtu    FCLASS_D, FSGNJ_D, FSGNJX_D, FSGNJN_D,
59bdda74fdSxiaofeibao-xjtu  )
60bdda74fdSxiaofeibao-xjtu  val isFP64Instr = isFP64Instrs.map(io.instr === _).reduce(_ || _)
61bdda74fdSxiaofeibao-xjtu  val needReverseInsts = fpToVecInsts
62bdda74fdSxiaofeibao-xjtu  val needReverseInst = needReverseInsts.map(_ === inst.ALL).reduce(_ || _)
63bdda74fdSxiaofeibao-xjtu  io.vpuCtrl := 0.U.asTypeOf(io.vpuCtrl)
64bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.fpu.isFpToVecInst := isFpToVecInst
65bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.fpu.isFP32Instr   := isFP32Instr
66bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.fpu.isFP64Instr   := isFP64Instr
67bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vill  := false.B
68bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vma   := true.B
69bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vta   := true.B
70bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vsew  := Mux(isFP32Instr, VSew.e32, VSew.e64)
71bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vlmul := Mux(isFP32Instr, VLmul.mf4, VLmul.mf2)
72bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vm    := inst.VM
73bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.nf    := inst.NF
74*d9355d3aSZiyue-Zhang  io.vpuCtrl.veew := inst.WIDTH
75bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.needScalaSrc := Category.needScalaSrc(inst.VCATEGORY)
76bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isReverse := needReverseInst
77bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isExt     := false.B
78bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isNarrow  := false.B
79bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isDstMask := false.B
8030fcc710SZiyue Zhang  io.vpuCtrl.isOpMask  := false.B
81bdda74fdSxiaofeibao-xjtu}
82bdda74fdSxiaofeibao-xjtu
83bdda74fdSxiaofeibao-xjtu
842225d46eSJiawei Linclass FPDecoder(implicit p: Parameters) extends XSModule{
852ce29ed6SLinJiawei  val io = IO(new Bundle() {
862ce29ed6SLinJiawei    val instr = Input(UInt(32.W))
872ce29ed6SLinJiawei    val fpCtrl = Output(new FPUCtrlSignals)
882ce29ed6SLinJiawei  })
892ce29ed6SLinJiawei
9098cfe81bSxgkiri  private val inst: XSInstBitFields = io.instr.asTypeOf(new XSInstBitFields)
9198cfe81bSxgkiri
922ce29ed6SLinJiawei  def X = BitPat("b?")
932ce29ed6SLinJiawei  def N = BitPat("b0")
942ce29ed6SLinJiawei  def Y = BitPat("b1")
95dc597826SJiawei Lin  val s = BitPat(FPU.S)
96dc597826SJiawei Lin  val d = BitPat(FPU.D)
97dc597826SJiawei Lin  val i = BitPat(FPU.D)
982ce29ed6SLinJiawei
99fe73f692SLinJiawei  val default = List(X,X,X,N,N,N,X,X,X)
1002ce29ed6SLinJiawei
1012ce29ed6SLinJiawei  // isAddSub tagIn tagOut fromInt wflags fpWen div sqrt fcvt
1022ce29ed6SLinJiawei  val single: Array[(BitPat, List[BitPat])] = Array(
103dc597826SJiawei Lin    // IntToFP
104dc597826SJiawei Lin    FMV_W_X  -> List(N,i,s,Y,N,Y,N,N,N),
105dc597826SJiawei Lin    FCVT_S_W -> List(N,i,s,Y,Y,Y,N,N,Y),
106dc597826SJiawei Lin    FCVT_S_WU-> List(N,i,s,Y,Y,Y,N,N,Y),
107dc597826SJiawei Lin    FCVT_S_L -> List(N,i,s,Y,Y,Y,N,N,Y),
108dc597826SJiawei Lin    FCVT_S_LU-> List(N,i,s,Y,Y,Y,N,N,Y),
109dc597826SJiawei Lin    // FPToInt
110dc597826SJiawei Lin    FMV_X_W  -> List(N,d,i,N,N,N,N,N,N), // dont box result of fmv.fp.int
1118cc1ac81SLinJiawei    FCLASS_S -> List(N,s,i,N,N,N,N,N,N),
1128cc1ac81SLinJiawei    FCVT_W_S -> List(N,s,i,N,Y,N,N,N,Y),
1138cc1ac81SLinJiawei    FCVT_WU_S-> List(N,s,i,N,Y,N,N,N,Y),
1148cc1ac81SLinJiawei    FCVT_L_S -> List(N,s,i,N,Y,N,N,N,Y),
1158cc1ac81SLinJiawei    FCVT_LU_S-> List(N,s,i,N,Y,N,N,N,Y),
1168cc1ac81SLinJiawei    FEQ_S    -> List(N,s,i,N,Y,N,N,N,N),
1178cc1ac81SLinJiawei    FLT_S    -> List(N,s,i,N,Y,N,N,N,N),
1188cc1ac81SLinJiawei    FLE_S    -> List(N,s,i,N,Y,N,N,N,N),
119dc597826SJiawei Lin    // FPToFP
1202ce29ed6SLinJiawei    FSGNJ_S  -> List(N,s,s,N,N,Y,N,N,N),
1212ce29ed6SLinJiawei    FSGNJN_S -> List(N,s,s,N,N,Y,N,N,N),
1222ce29ed6SLinJiawei    FSGNJX_S -> List(N,s,s,N,N,Y,N,N,N),
1232ce29ed6SLinJiawei    FMIN_S   -> List(N,s,s,N,Y,Y,N,N,N),
1242ce29ed6SLinJiawei    FMAX_S   -> List(N,s,s,N,Y,Y,N,N,N),
1252ce29ed6SLinJiawei    FADD_S   -> List(Y,s,s,N,Y,Y,N,N,N),
1262ce29ed6SLinJiawei    FSUB_S   -> List(Y,s,s,N,Y,Y,N,N,N),
1272ce29ed6SLinJiawei    FMUL_S   -> List(N,s,s,N,Y,Y,N,N,N),
1282ce29ed6SLinJiawei    FMADD_S  -> List(N,s,s,N,Y,Y,N,N,N),
1292ce29ed6SLinJiawei    FMSUB_S  -> List(N,s,s,N,Y,Y,N,N,N),
1302ce29ed6SLinJiawei    FNMADD_S -> List(N,s,s,N,Y,Y,N,N,N),
1312ce29ed6SLinJiawei    FNMSUB_S -> List(N,s,s,N,Y,Y,N,N,N),
1322ce29ed6SLinJiawei    FDIV_S   -> List(N,s,s,N,Y,Y,Y,N,N),
1332ce29ed6SLinJiawei    FSQRT_S  -> List(N,s,s,N,Y,Y,N,Y,N)
1342ce29ed6SLinJiawei  )
1352ce29ed6SLinJiawei
136e50fb2d7SLinJiawei
137e50fb2d7SLinJiawei  // isAddSub tagIn tagOut fromInt wflags fpWen div sqrt fcvt
138e50fb2d7SLinJiawei  val double: Array[(BitPat, List[BitPat])] = Array(
139dc597826SJiawei Lin    FMV_D_X  -> List(N,i,d,Y,N,Y,N,N,N),
140dc597826SJiawei Lin    FCVT_D_W -> List(N,i,d,Y,Y,Y,N,N,Y),
141dc597826SJiawei Lin    FCVT_D_WU-> List(N,i,d,Y,Y,Y,N,N,Y),
142dc597826SJiawei Lin    FCVT_D_L -> List(N,i,d,Y,Y,Y,N,N,Y),
143dc597826SJiawei Lin    FCVT_D_LU-> List(N,i,d,Y,Y,Y,N,N,Y),
1448cc1ac81SLinJiawei    FMV_X_D  -> List(N,d,i,N,N,N,N,N,N),
1458cc1ac81SLinJiawei    FCLASS_D -> List(N,d,i,N,N,N,N,N,N),
1468cc1ac81SLinJiawei    FCVT_W_D -> List(N,d,i,N,Y,N,N,N,Y),
1478cc1ac81SLinJiawei    FCVT_WU_D-> List(N,d,i,N,Y,N,N,N,Y),
1488cc1ac81SLinJiawei    FCVT_L_D -> List(N,d,i,N,Y,N,N,N,Y),
1498cc1ac81SLinJiawei    FCVT_LU_D-> List(N,d,i,N,Y,N,N,N,Y),
150e50fb2d7SLinJiawei    FCVT_S_D -> List(N,d,s,N,Y,Y,N,N,Y),
151e50fb2d7SLinJiawei    FCVT_D_S -> List(N,s,d,N,Y,Y,N,N,Y),
1528cc1ac81SLinJiawei    FEQ_D    -> List(N,d,i,N,Y,N,N,N,N),
1538cc1ac81SLinJiawei    FLT_D    -> List(N,d,i,N,Y,N,N,N,N),
1548cc1ac81SLinJiawei    FLE_D    -> List(N,d,i,N,Y,N,N,N,N),
155e50fb2d7SLinJiawei    FSGNJ_D  -> List(N,d,d,N,N,Y,N,N,N),
156e50fb2d7SLinJiawei    FSGNJN_D -> List(N,d,d,N,N,Y,N,N,N),
157e50fb2d7SLinJiawei    FSGNJX_D -> List(N,d,d,N,N,Y,N,N,N),
158e50fb2d7SLinJiawei    FMIN_D   -> List(N,d,d,N,Y,Y,N,N,N),
159e50fb2d7SLinJiawei    FMAX_D   -> List(N,d,d,N,Y,Y,N,N,N),
160e50fb2d7SLinJiawei    FADD_D   -> List(Y,d,d,N,Y,Y,N,N,N),
161e50fb2d7SLinJiawei    FSUB_D   -> List(Y,d,d,N,Y,Y,N,N,N),
162e50fb2d7SLinJiawei    FMUL_D   -> List(N,d,d,N,Y,Y,N,N,N),
163e50fb2d7SLinJiawei    FMADD_D  -> List(N,d,d,N,Y,Y,N,N,N),
164e50fb2d7SLinJiawei    FMSUB_D  -> List(N,d,d,N,Y,Y,N,N,N),
165e50fb2d7SLinJiawei    FNMADD_D -> List(N,d,d,N,Y,Y,N,N,N),
166e50fb2d7SLinJiawei    FNMSUB_D -> List(N,d,d,N,Y,Y,N,N,N),
167e50fb2d7SLinJiawei    FDIV_D   -> List(N,d,d,N,Y,Y,Y,N,N),
168e50fb2d7SLinJiawei    FSQRT_D  -> List(N,d,d,N,Y,Y,N,Y,N)
169e50fb2d7SLinJiawei  )
170e50fb2d7SLinJiawei
171e50fb2d7SLinJiawei  val table = single ++ double
1722ce29ed6SLinJiawei
1732ce29ed6SLinJiawei  val decoder = DecodeLogic(io.instr, default, table)
1742ce29ed6SLinJiawei
1752ce29ed6SLinJiawei  val ctrl = io.fpCtrl
1762ce29ed6SLinJiawei  val sigs = Seq(
1772ce29ed6SLinJiawei    ctrl.isAddSub, ctrl.typeTagIn, ctrl.typeTagOut,
1782ce29ed6SLinJiawei    ctrl.fromInt, ctrl.wflags, ctrl.fpWen,
1792ce29ed6SLinJiawei    ctrl.div, ctrl.sqrt, ctrl.fcvt
1802ce29ed6SLinJiawei  )
1812ce29ed6SLinJiawei  sigs.zip(decoder).foreach({case (s, d) => s := d})
18298cfe81bSxgkiri  ctrl.typ := inst.TYP
18398cfe81bSxgkiri  ctrl.fmt := inst.FMT
18498cfe81bSxgkiri  ctrl.rm := inst.RM
1852ce29ed6SLinJiawei
1862ce29ed6SLinJiawei  val fmaTable: Array[(BitPat, List[BitPat])] = Array(
187e50fb2d7SLinJiawei    FADD_S  -> List(BitPat("b00"),N),
188e50fb2d7SLinJiawei    FADD_D  -> List(BitPat("b00"),N),
189e50fb2d7SLinJiawei    FSUB_S  -> List(BitPat("b01"),N),
190e50fb2d7SLinJiawei    FSUB_D  -> List(BitPat("b01"),N),
191e50fb2d7SLinJiawei    FMUL_S  -> List(BitPat("b00"),N),
192e50fb2d7SLinJiawei    FMUL_D  -> List(BitPat("b00"),N),
193e50fb2d7SLinJiawei    FMADD_S -> List(BitPat("b00"),Y),
194e50fb2d7SLinJiawei    FMADD_D -> List(BitPat("b00"),Y),
195e50fb2d7SLinJiawei    FMSUB_S -> List(BitPat("b01"),Y),
196e50fb2d7SLinJiawei    FMSUB_D -> List(BitPat("b01"),Y),
197e50fb2d7SLinJiawei    FNMADD_S-> List(BitPat("b11"),Y),
198e50fb2d7SLinJiawei    FNMADD_D-> List(BitPat("b11"),Y),
199e50fb2d7SLinJiawei    FNMSUB_S-> List(BitPat("b10"),Y),
200e50fb2d7SLinJiawei    FNMSUB_D-> List(BitPat("b10"),Y)
2012ce29ed6SLinJiawei  )
202e50fb2d7SLinJiawei  val fmaDefault = List(BitPat("b??"), N)
203e50fb2d7SLinJiawei  Seq(ctrl.fmaCmd, ctrl.ren3).zip(
2042ce29ed6SLinJiawei    DecodeLogic(io.instr, fmaDefault, fmaTable)
2052ce29ed6SLinJiawei  ).foreach({
2062ce29ed6SLinJiawei    case (s, d) => s := d
2072ce29ed6SLinJiawei  })
2082ce29ed6SLinJiawei}
209