xref: /XiangShan/src/main/scala/xiangshan/backend/decode/FPDecoder.scala (revision 20b2b626df334d81ef257109d46d530f01639020)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172ce29ed6SLinJiaweipackage xiangshan.backend.decode
182ce29ed6SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202ce29ed6SLinJiaweiimport chisel3._
212ce29ed6SLinJiaweiimport chisel3.util._
222ce29ed6SLinJiaweiimport freechips.rocketchip.rocket.DecodeLogic
23361e6d51SJiuyang Liuimport freechips.rocketchip.rocket.Instructions._
2498cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields
25dc597826SJiawei Linimport xiangshan.backend.fu.fpu.FPU
26395c8649SZiyue-Zhangimport xiangshan.backend.fu.vector.Bundles.{VSew, VLmul}
27bdda74fdSxiaofeibao-xjtuimport xiangshan.backend.Bundles.VPUCtrlSignals
282ce29ed6SLinJiaweiimport xiangshan.{FPUCtrlSignals, XSModule}
292ce29ed6SLinJiawei
30bdda74fdSxiaofeibao-xjtuclass FPToVecDecoder(implicit p: Parameters) extends XSModule {
31bdda74fdSxiaofeibao-xjtu  val io = IO(new Bundle() {
32bdda74fdSxiaofeibao-xjtu    val instr = Input(UInt(32.W))
33bdda74fdSxiaofeibao-xjtu    val vpuCtrl = Output(new VPUCtrlSignals)
34bdda74fdSxiaofeibao-xjtu  })
35bdda74fdSxiaofeibao-xjtu
36bdda74fdSxiaofeibao-xjtu  val inst = io.instr.asTypeOf(new XSInstBitFields)
37bdda74fdSxiaofeibao-xjtu  val fpToVecInsts = Seq(
38bdda74fdSxiaofeibao-xjtu    FADD_S, FSUB_S, FADD_D, FSUB_D,
39bdda74fdSxiaofeibao-xjtu    FEQ_S, FLT_S, FLE_S, FEQ_D, FLT_D, FLE_D,
40bdda74fdSxiaofeibao-xjtu    FMIN_S, FMAX_S, FMIN_D, FMAX_D,
41bdda74fdSxiaofeibao-xjtu    FMUL_S, FMUL_D,
42bdda74fdSxiaofeibao-xjtu    FDIV_S, FDIV_D, FSQRT_S, FSQRT_D,
43bdda74fdSxiaofeibao-xjtu    FMADD_S, FMSUB_S, FNMADD_S, FNMSUB_S, FMADD_D, FMSUB_D, FNMADD_D, FNMSUB_D,
44bdda74fdSxiaofeibao-xjtu    FCLASS_S, FCLASS_D, FSGNJ_S, FSGNJ_D, FSGNJX_S, FSGNJX_D, FSGNJN_S, FSGNJN_D,
4534f9ccd0SZiyue Zhang
4634f9ccd0SZiyue Zhang    // scalar cvt inst
4734f9ccd0SZiyue Zhang    FCVT_W_S, FCVT_WU_S, FCVT_L_S, FCVT_LU_S,
4834f9ccd0SZiyue Zhang    FCVT_W_D, FCVT_WU_D, FCVT_L_D, FCVT_LU_D, FCVT_S_D, FCVT_D_S,
49b189aafaSzmx    FCVT_S_H, FCVT_H_S, FCVT_H_D, FCVT_D_H,
50b189aafaSzmx    FMV_X_W, FMV_X_D, FMV_X_H,
51*20b2b626SsinceforYy    // zfa inst
52*20b2b626SsinceforYy    FLEQ_H, FLEQ_S, FLEQ_D, FLTQ_H, FLTQ_S, FLTQ_D, FMINM_H, FMINM_S, FMINM_D, FMAXM_H, FMAXM_S, FMAXM_D,
53*20b2b626SsinceforYy    FROUND_H, FROUND_S, FROUND_D, FROUNDNX_H, FROUNDNX_S, FROUNDNX_D, FCVTMOD_W_D,
54bdda74fdSxiaofeibao-xjtu  )
55bdda74fdSxiaofeibao-xjtu  val isFpToVecInst = fpToVecInsts.map(io.instr === _).reduce(_ || _)
56*20b2b626SsinceforYy  val isFP16Instrs = Seq(
57*20b2b626SsinceforYy    // zfa inst
58*20b2b626SsinceforYy    FLEQ_H, FLTQ_H, FMINM_H, FMAXM_H,
59*20b2b626SsinceforYy    FROUND_H, FROUNDNX_H,
60*20b2b626SsinceforYy  )
61*20b2b626SsinceforYy  val isFP16Instr = isFP16Instrs.map(io.instr === _).reduce(_ || _)
62bdda74fdSxiaofeibao-xjtu  val isFP32Instrs = Seq(
63bdda74fdSxiaofeibao-xjtu    FADD_S, FSUB_S, FEQ_S, FLT_S, FLE_S, FMIN_S, FMAX_S,
64bdda74fdSxiaofeibao-xjtu    FMUL_S, FDIV_S, FSQRT_S,
65bdda74fdSxiaofeibao-xjtu    FMADD_S, FMSUB_S, FNMADD_S, FNMSUB_S,
66bdda74fdSxiaofeibao-xjtu    FCLASS_S, FSGNJ_S, FSGNJX_S, FSGNJN_S,
67*20b2b626SsinceforYy    // zfa inst
68*20b2b626SsinceforYy    FLEQ_S, FLTQ_S, FMINM_S, FMAXM_S,
69*20b2b626SsinceforYy    FROUND_S, FROUNDNX_S,
70bdda74fdSxiaofeibao-xjtu  )
71bdda74fdSxiaofeibao-xjtu  val isFP32Instr = isFP32Instrs.map(io.instr === _).reduce(_ || _)
72bdda74fdSxiaofeibao-xjtu  val isFP64Instrs = Seq(
73bdda74fdSxiaofeibao-xjtu    FADD_D, FSUB_D, FEQ_D, FLT_D, FLE_D, FMIN_D, FMAX_D,
74bdda74fdSxiaofeibao-xjtu    FMUL_D, FDIV_D, FSQRT_D,
75bdda74fdSxiaofeibao-xjtu    FMADD_D, FMSUB_D, FNMADD_D, FNMSUB_D,
76bdda74fdSxiaofeibao-xjtu    FCLASS_D, FSGNJ_D, FSGNJX_D, FSGNJN_D,
77bdda74fdSxiaofeibao-xjtu  )
78bdda74fdSxiaofeibao-xjtu  val isFP64Instr = isFP64Instrs.map(io.instr === _).reduce(_ || _)
7934f9ccd0SZiyue Zhang  // scalar cvt inst
8034f9ccd0SZiyue Zhang  val isSew2Cvts = Seq(
8134f9ccd0SZiyue Zhang    FCVT_W_S, FCVT_WU_S, FCVT_L_S, FCVT_LU_S,
8234f9ccd0SZiyue Zhang    FCVT_W_D, FCVT_WU_D, FCVT_S_D, FCVT_D_S,
8334f9ccd0SZiyue Zhang    FMV_X_W,
84*20b2b626SsinceforYy    // zfa inst
85*20b2b626SsinceforYy    FCVTMOD_W_D,
8634f9ccd0SZiyue Zhang  )
87b189aafaSzmx  /*
88b189aafaSzmx  The optype for FCVT_D_H and FCVT_H_D is the same,
89b189aafaSzmx  so the two instructions are distinguished by sew.
90b189aafaSzmx  FCVT_H_D:VSew.e64
91b189aafaSzmx  FCVT_D_H:VSew.e16
92b189aafaSzmx   */
93b189aafaSzmx  val isSew2Cvth = Seq(
94b189aafaSzmx    FCVT_S_H, FCVT_H_S, FCVT_D_H,
95b189aafaSzmx    FMV_X_H,
96b189aafaSzmx  )
97b189aafaSzmx  val isSew2Cvt32 = isSew2Cvts.map(io.instr === _).reduce(_ || _)
98b189aafaSzmx  val isSew2Cvt16 = isSew2Cvth.map(io.instr === _).reduce(_ || _)
9934f9ccd0SZiyue Zhang  val isLmulMf4Cvts = Seq(
10034f9ccd0SZiyue Zhang    FCVT_W_S, FCVT_WU_S,
10134f9ccd0SZiyue Zhang    FMV_X_W,
10234f9ccd0SZiyue Zhang  )
10334f9ccd0SZiyue Zhang  val isLmulMf4Cvt = isLmulMf4Cvts.map(io.instr === _).reduce(_ || _)
1044b136a73Ssinsanction  val needReverseInsts = Seq(
1054b136a73Ssinsanction    FADD_S, FSUB_S, FADD_D, FSUB_D,
1064b136a73Ssinsanction    FEQ_S, FLT_S, FLE_S, FEQ_D, FLT_D, FLE_D,
1074b136a73Ssinsanction    FMIN_S, FMAX_S, FMIN_D, FMAX_D,
1084b136a73Ssinsanction    FMUL_S, FMUL_D,
1094b136a73Ssinsanction    FDIV_S, FDIV_D, FSQRT_S, FSQRT_D,
1104b136a73Ssinsanction    FMADD_S, FMSUB_S, FNMADD_S, FNMSUB_S, FMADD_D, FMSUB_D, FNMADD_D, FNMSUB_D,
1114b136a73Ssinsanction    FCLASS_S, FCLASS_D, FSGNJ_S, FSGNJ_D, FSGNJX_S, FSGNJX_D, FSGNJN_S, FSGNJN_D,
112*20b2b626SsinceforYy    // zfa inst
113*20b2b626SsinceforYy    FLEQ_H, FLEQ_S, FLEQ_D, FLTQ_H, FLTQ_S, FLTQ_D, FMINM_H, FMINM_S, FMINM_D, FMAXM_H, FMAXM_S, FMAXM_D,
1144b136a73Ssinsanction  )
115bdda74fdSxiaofeibao-xjtu  val needReverseInst = needReverseInsts.map(_ === inst.ALL).reduce(_ || _)
116bdda74fdSxiaofeibao-xjtu  io.vpuCtrl := 0.U.asTypeOf(io.vpuCtrl)
117bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.fpu.isFpToVecInst := isFpToVecInst
118bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.fpu.isFP32Instr   := isFP32Instr
119bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.fpu.isFP64Instr   := isFP64Instr
120bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vill  := false.B
121bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vma   := true.B
122bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vta   := true.B
123*20b2b626SsinceforYy  io.vpuCtrl.vsew  := Mux(isFP32Instr || isSew2Cvt32, VSew.e32, Mux(isFP16Instr || isSew2Cvt16, VSew.e16, VSew.e64))
12434f9ccd0SZiyue Zhang  io.vpuCtrl.vlmul := Mux(isFP32Instr || isLmulMf4Cvt, VLmul.mf4, VLmul.mf2)
125bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.vm    := inst.VM
126bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.nf    := inst.NF
127d9355d3aSZiyue-Zhang  io.vpuCtrl.veew := inst.WIDTH
128bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isReverse := needReverseInst
129bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isExt     := false.B
130bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isNarrow  := false.B
131bdda74fdSxiaofeibao-xjtu  io.vpuCtrl.isDstMask := false.B
13230fcc710SZiyue Zhang  io.vpuCtrl.isOpMask  := false.B
133b6279fc6SZiyue Zhang  io.vpuCtrl.isDependOldvd := false.B
134d8ceb649SZiyue Zhang  io.vpuCtrl.isWritePartVd := false.B
135bdda74fdSxiaofeibao-xjtu}
136bdda74fdSxiaofeibao-xjtu
137bdda74fdSxiaofeibao-xjtu
1382225d46eSJiawei Linclass FPDecoder(implicit p: Parameters) extends XSModule{
1392ce29ed6SLinJiawei  val io = IO(new Bundle() {
1402ce29ed6SLinJiawei    val instr = Input(UInt(32.W))
1412ce29ed6SLinJiawei    val fpCtrl = Output(new FPUCtrlSignals)
1422ce29ed6SLinJiawei  })
1432ce29ed6SLinJiawei
14498cfe81bSxgkiri  private val inst: XSInstBitFields = io.instr.asTypeOf(new XSInstBitFields)
14598cfe81bSxgkiri
1462ce29ed6SLinJiawei  def X = BitPat("b?")
1472ce29ed6SLinJiawei  def N = BitPat("b0")
1482ce29ed6SLinJiawei  def Y = BitPat("b1")
149b189aafaSzmx  val s = BitPat(FPU.S(0))
150b189aafaSzmx  val d = BitPat(FPU.D(0))
151b189aafaSzmx  val i = BitPat(FPU.D(0))
1522ce29ed6SLinJiawei
153fe73f692SLinJiawei  val default = List(X,X,X,N,N,N,X,X,X)
1542ce29ed6SLinJiawei
1552ce29ed6SLinJiawei  // isAddSub tagIn tagOut fromInt wflags fpWen div sqrt fcvt
1562ce29ed6SLinJiawei  val single: Array[(BitPat, List[BitPat])] = Array(
157dc597826SJiawei Lin    // IntToFP
158dc597826SJiawei Lin    FMV_W_X  -> List(N,i,s,Y,N,Y,N,N,N),
159dc597826SJiawei Lin    FCVT_S_W -> List(N,i,s,Y,Y,Y,N,N,Y),
160dc597826SJiawei Lin    FCVT_S_WU-> List(N,i,s,Y,Y,Y,N,N,Y),
161dc597826SJiawei Lin    FCVT_S_L -> List(N,i,s,Y,Y,Y,N,N,Y),
162dc597826SJiawei Lin    FCVT_S_LU-> List(N,i,s,Y,Y,Y,N,N,Y),
163dc597826SJiawei Lin    // FPToInt
164dc597826SJiawei Lin    FMV_X_W  -> List(N,d,i,N,N,N,N,N,N), // dont box result of fmv.fp.int
1658cc1ac81SLinJiawei    FCLASS_S -> List(N,s,i,N,N,N,N,N,N),
1668cc1ac81SLinJiawei    FCVT_W_S -> List(N,s,i,N,Y,N,N,N,Y),
1678cc1ac81SLinJiawei    FCVT_WU_S-> List(N,s,i,N,Y,N,N,N,Y),
1688cc1ac81SLinJiawei    FCVT_L_S -> List(N,s,i,N,Y,N,N,N,Y),
1698cc1ac81SLinJiawei    FCVT_LU_S-> List(N,s,i,N,Y,N,N,N,Y),
1708cc1ac81SLinJiawei    FEQ_S    -> List(N,s,i,N,Y,N,N,N,N),
1718cc1ac81SLinJiawei    FLT_S    -> List(N,s,i,N,Y,N,N,N,N),
1728cc1ac81SLinJiawei    FLE_S    -> List(N,s,i,N,Y,N,N,N,N),
173dc597826SJiawei Lin    // FPToFP
1742ce29ed6SLinJiawei    FSGNJ_S  -> List(N,s,s,N,N,Y,N,N,N),
1752ce29ed6SLinJiawei    FSGNJN_S -> List(N,s,s,N,N,Y,N,N,N),
1762ce29ed6SLinJiawei    FSGNJX_S -> List(N,s,s,N,N,Y,N,N,N),
1772ce29ed6SLinJiawei    FMIN_S   -> List(N,s,s,N,Y,Y,N,N,N),
1782ce29ed6SLinJiawei    FMAX_S   -> List(N,s,s,N,Y,Y,N,N,N),
1792ce29ed6SLinJiawei    FADD_S   -> List(Y,s,s,N,Y,Y,N,N,N),
1802ce29ed6SLinJiawei    FSUB_S   -> List(Y,s,s,N,Y,Y,N,N,N),
1812ce29ed6SLinJiawei    FMUL_S   -> List(N,s,s,N,Y,Y,N,N,N),
1822ce29ed6SLinJiawei    FMADD_S  -> List(N,s,s,N,Y,Y,N,N,N),
1832ce29ed6SLinJiawei    FMSUB_S  -> List(N,s,s,N,Y,Y,N,N,N),
1842ce29ed6SLinJiawei    FNMADD_S -> List(N,s,s,N,Y,Y,N,N,N),
1852ce29ed6SLinJiawei    FNMSUB_S -> List(N,s,s,N,Y,Y,N,N,N),
1862ce29ed6SLinJiawei    FDIV_S   -> List(N,s,s,N,Y,Y,Y,N,N),
1872ce29ed6SLinJiawei    FSQRT_S  -> List(N,s,s,N,Y,Y,N,Y,N)
1882ce29ed6SLinJiawei  )
1892ce29ed6SLinJiawei
190e50fb2d7SLinJiawei
191e50fb2d7SLinJiawei  // isAddSub tagIn tagOut fromInt wflags fpWen div sqrt fcvt
192e50fb2d7SLinJiawei  val double: Array[(BitPat, List[BitPat])] = Array(
193dc597826SJiawei Lin    FMV_D_X  -> List(N,i,d,Y,N,Y,N,N,N),
194dc597826SJiawei Lin    FCVT_D_W -> List(N,i,d,Y,Y,Y,N,N,Y),
195dc597826SJiawei Lin    FCVT_D_WU-> List(N,i,d,Y,Y,Y,N,N,Y),
196dc597826SJiawei Lin    FCVT_D_L -> List(N,i,d,Y,Y,Y,N,N,Y),
197dc597826SJiawei Lin    FCVT_D_LU-> List(N,i,d,Y,Y,Y,N,N,Y),
1988cc1ac81SLinJiawei    FMV_X_D  -> List(N,d,i,N,N,N,N,N,N),
1998cc1ac81SLinJiawei    FCLASS_D -> List(N,d,i,N,N,N,N,N,N),
2008cc1ac81SLinJiawei    FCVT_W_D -> List(N,d,i,N,Y,N,N,N,Y),
2018cc1ac81SLinJiawei    FCVT_WU_D-> List(N,d,i,N,Y,N,N,N,Y),
2028cc1ac81SLinJiawei    FCVT_L_D -> List(N,d,i,N,Y,N,N,N,Y),
2038cc1ac81SLinJiawei    FCVT_LU_D-> List(N,d,i,N,Y,N,N,N,Y),
204e50fb2d7SLinJiawei    FCVT_S_D -> List(N,d,s,N,Y,Y,N,N,Y),
205e50fb2d7SLinJiawei    FCVT_D_S -> List(N,s,d,N,Y,Y,N,N,Y),
2068cc1ac81SLinJiawei    FEQ_D    -> List(N,d,i,N,Y,N,N,N,N),
2078cc1ac81SLinJiawei    FLT_D    -> List(N,d,i,N,Y,N,N,N,N),
2088cc1ac81SLinJiawei    FLE_D    -> List(N,d,i,N,Y,N,N,N,N),
209e50fb2d7SLinJiawei    FSGNJ_D  -> List(N,d,d,N,N,Y,N,N,N),
210e50fb2d7SLinJiawei    FSGNJN_D -> List(N,d,d,N,N,Y,N,N,N),
211e50fb2d7SLinJiawei    FSGNJX_D -> List(N,d,d,N,N,Y,N,N,N),
212e50fb2d7SLinJiawei    FMIN_D   -> List(N,d,d,N,Y,Y,N,N,N),
213e50fb2d7SLinJiawei    FMAX_D   -> List(N,d,d,N,Y,Y,N,N,N),
214e50fb2d7SLinJiawei    FADD_D   -> List(Y,d,d,N,Y,Y,N,N,N),
215e50fb2d7SLinJiawei    FSUB_D   -> List(Y,d,d,N,Y,Y,N,N,N),
216e50fb2d7SLinJiawei    FMUL_D   -> List(N,d,d,N,Y,Y,N,N,N),
217e50fb2d7SLinJiawei    FMADD_D  -> List(N,d,d,N,Y,Y,N,N,N),
218e50fb2d7SLinJiawei    FMSUB_D  -> List(N,d,d,N,Y,Y,N,N,N),
219e50fb2d7SLinJiawei    FNMADD_D -> List(N,d,d,N,Y,Y,N,N,N),
220e50fb2d7SLinJiawei    FNMSUB_D -> List(N,d,d,N,Y,Y,N,N,N),
221e50fb2d7SLinJiawei    FDIV_D   -> List(N,d,d,N,Y,Y,Y,N,N),
222e50fb2d7SLinJiawei    FSQRT_D  -> List(N,d,d,N,Y,Y,N,Y,N)
223e50fb2d7SLinJiawei  )
224e50fb2d7SLinJiawei
225e50fb2d7SLinJiawei  val table = single ++ double
2262ce29ed6SLinJiawei
2272ce29ed6SLinJiawei  val decoder = DecodeLogic(io.instr, default, table)
2282ce29ed6SLinJiawei
2292ce29ed6SLinJiawei  val ctrl = io.fpCtrl
2302ce29ed6SLinJiawei  val sigs = Seq(
2312ce29ed6SLinJiawei    ctrl.isAddSub, ctrl.typeTagIn, ctrl.typeTagOut,
2322ce29ed6SLinJiawei    ctrl.fromInt, ctrl.wflags, ctrl.fpWen,
2332ce29ed6SLinJiawei    ctrl.div, ctrl.sqrt, ctrl.fcvt
2342ce29ed6SLinJiawei  )
2352ce29ed6SLinJiawei  sigs.zip(decoder).foreach({case (s, d) => s := d})
23698cfe81bSxgkiri  ctrl.typ := inst.TYP
23798cfe81bSxgkiri  ctrl.fmt := inst.FMT
23898cfe81bSxgkiri  ctrl.rm := inst.RM
2392ce29ed6SLinJiawei
2402ce29ed6SLinJiawei  val fmaTable: Array[(BitPat, List[BitPat])] = Array(
241e50fb2d7SLinJiawei    FADD_S  -> List(BitPat("b00"),N),
242e50fb2d7SLinJiawei    FADD_D  -> List(BitPat("b00"),N),
243e50fb2d7SLinJiawei    FSUB_S  -> List(BitPat("b01"),N),
244e50fb2d7SLinJiawei    FSUB_D  -> List(BitPat("b01"),N),
245e50fb2d7SLinJiawei    FMUL_S  -> List(BitPat("b00"),N),
246e50fb2d7SLinJiawei    FMUL_D  -> List(BitPat("b00"),N),
247e50fb2d7SLinJiawei    FMADD_S -> List(BitPat("b00"),Y),
248e50fb2d7SLinJiawei    FMADD_D -> List(BitPat("b00"),Y),
249e50fb2d7SLinJiawei    FMSUB_S -> List(BitPat("b01"),Y),
250e50fb2d7SLinJiawei    FMSUB_D -> List(BitPat("b01"),Y),
251e50fb2d7SLinJiawei    FNMADD_S-> List(BitPat("b11"),Y),
252e50fb2d7SLinJiawei    FNMADD_D-> List(BitPat("b11"),Y),
253e50fb2d7SLinJiawei    FNMSUB_S-> List(BitPat("b10"),Y),
254e50fb2d7SLinJiawei    FNMSUB_D-> List(BitPat("b10"),Y)
2552ce29ed6SLinJiawei  )
256e50fb2d7SLinJiawei  val fmaDefault = List(BitPat("b??"), N)
257e50fb2d7SLinJiawei  Seq(ctrl.fmaCmd, ctrl.ren3).zip(
2582ce29ed6SLinJiawei    DecodeLogic(io.instr, fmaDefault, fmaTable)
2592ce29ed6SLinJiawei  ).foreach({
2602ce29ed6SLinJiawei    case (s, d) => s := d
2612ce29ed6SLinJiawei  })
2622ce29ed6SLinJiawei}
263