xref: /XiangShan/src/main/scala/xiangshan/backend/decode/DecodeUnitComp.scala (revision cd2c45fe991804a5319996f817f7440beab2bc9f)
1d91483a6Sfdy/***************************************************************************************
2d91483a6Sfdy  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d91483a6Sfdy  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4d91483a6Sfdy  *
5d91483a6Sfdy  * XiangShan is licensed under Mulan PSL v2.
6d91483a6Sfdy  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7d91483a6Sfdy  * You may obtain a copy of Mulan PSL v2 at:
8d91483a6Sfdy  *          http://license.coscl.org.cn/MulanPSL2
9d91483a6Sfdy  *
10d91483a6Sfdy  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d91483a6Sfdy  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d91483a6Sfdy  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d91483a6Sfdy  *
14d91483a6Sfdy  * See the Mulan PSL v2 for more details.
15d91483a6Sfdy  ***************************************************************************************/
16d91483a6Sfdy
17d91483a6Sfdypackage xiangshan.backend.decode
18d91483a6Sfdy
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20d91483a6Sfdyimport chisel3._
21d91483a6Sfdyimport chisel3.util._
22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions
23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat
24d91483a6Sfdyimport utils._
25d91483a6Sfdyimport utility._
26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr
27d91483a6Sfdyimport xiangshan._
28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU
29d91483a6Sfdyimport xiangshan.backend.fu.FuType
30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._
31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst}
3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields
33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul}
34d91483a6Sfdyimport yunsuan.VpermType
35d91483a6Sfdyimport scala.collection.Seq
36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder}
37c4501a6fSZiyue-Zhang
38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module {
39c4501a6fSZiyue-Zhang  val src = IO(Input(UInt(7.W)))
40c4501a6fSZiyue-Zhang  val outOffsetVs2 = IO(Output(UInt(3.W)))
41c4501a6fSZiyue-Zhang  val outOffsetVd = IO(Output(UInt(3.W)))
427e0af973Szhanglinjuan  val outIsFirstUopInVd = IO(Output(Bool()))
437e0af973Szhanglinjuan  def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, nfields:Int, uopIdx:Int): (Int, Int, Int) ={
44c4501a6fSZiyue-Zhang    if (lmul * nfields <= 8) {
45c4501a6fSZiyue-Zhang      for (k <-0 until nfields) {
46c4501a6fSZiyue-Zhang        if (lmul < emul) {    // lmul < emul, uop num is depend on emul * nf
47c4501a6fSZiyue-Zhang          var offset = 1 << (emul - lmul)
48de785770Szhanglinjuan          for (i <- 0 until (1 << emul)) {
49de785770Szhanglinjuan            if (uopIdx == k * (1 << emul) + i) {
507e0af973Szhanglinjuan              return (i, i / offset + k * (1 << lmul), if (i % offset == 0) 1 else 0)
51c4501a6fSZiyue-Zhang            }
52c4501a6fSZiyue-Zhang          }
53c379dcbeSZiyue-Zhang        } else {              // lmul > emul, uop num is depend on lmul * nf
54c4501a6fSZiyue-Zhang          var offset = 1 << (lmul - emul)
55de785770Szhanglinjuan          for (i <- 0 until (1 << lmul)) {
56de785770Szhanglinjuan            if (uopIdx == k * (1 << lmul) + i) {
577e0af973Szhanglinjuan              return (i / offset, i + k * (1 << lmul), 1)
58c4501a6fSZiyue-Zhang            }
59c4501a6fSZiyue-Zhang          }
60c4501a6fSZiyue-Zhang        }
61c4501a6fSZiyue-Zhang      }
62c4501a6fSZiyue-Zhang    }
637e0af973Szhanglinjuan    return (0, 0, 1)
64c4501a6fSZiyue-Zhang  }
65c4501a6fSZiyue-Zhang  // strided load/store
667e0af973Szhanglinjuan  var combVemulNf : Seq[(Int, Int, Int, Int, Int, Int)] = Seq()
67c4501a6fSZiyue-Zhang  for (emul <- 0 until 4) {
68c4501a6fSZiyue-Zhang    for (lmul <- 0 until 4) {
69c4501a6fSZiyue-Zhang      for (nf <- 0 until 8) {
703cb76c96Szhanglinjuan        var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, nf+1, uopIdx)
71c4501a6fSZiyue-Zhang        var offsetVs2 = offset._1
72c4501a6fSZiyue-Zhang        var offsetVd = offset._2
737e0af973Szhanglinjuan        var isFirstUopInVd = offset._3
747e0af973Szhanglinjuan        combVemulNf :+= (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd)
75c4501a6fSZiyue-Zhang      }
76c4501a6fSZiyue-Zhang    }
77c4501a6fSZiyue-Zhang  }
78c4501a6fSZiyue-Zhang  val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map {
797e0af973Szhanglinjuan    case (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) =>
807e0af973Szhanglinjuan      (BitPat((emul << 5 | lmul << 3 | nf).U(7.W)), BitPat((isFirstUopInVd << 6 | offsetVs2 << 3 | offsetVd).U(7.W)))
817e0af973Szhanglinjuan  }, BitPat.N(7)))
82c4501a6fSZiyue-Zhang  outOffsetVs2 := out(5, 3)
83c4501a6fSZiyue-Zhang  outOffsetVd := out(2, 0)
847e0af973Szhanglinjuan  outIsFirstUopInVd := out(6).asBool
85c4501a6fSZiyue-Zhang}
86d91483a6Sfdy
87d91483a6Sfdytrait VectorConstants {
88d91483a6Sfdy  val MAX_VLMUL = 8
89d91483a6Sfdy  val FP_TMP_REG_MV = 32
90189ec863SzhanglyGit  val VECTOR_TMP_REG_LMUL = 33 // 33~47  ->  15
91c4501a6fSZiyue-Zhang  val MAX_INDEXED_LS_UOPNUM = 64
92d91483a6Sfdy}
93d91483a6Sfdy
94d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle {
95e25c13faSXuan Hu  val redirect = Input(Bool())
96d91483a6Sfdy  val csrCtrl = Input(new CustomCSRCtrlIO)
97e25c13faSXuan Hu  // When the first inst in decode vector is complex inst, pass it in
98e25c13faSXuan Hu  val in = Flipped(DecoupledIO(new Bundle {
99e25c13faSXuan Hu    val simpleDecodedInst = new DecodedInst
100e25c13faSXuan Hu    val uopInfo = new UopInfo
101e25c13faSXuan Hu  }))
102e25c13faSXuan Hu  val out = new Bundle {
103e25c13faSXuan Hu    val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst))
104e25c13faSXuan Hu  }
105e25c13faSXuan Hu  val complexNum = Output(UInt(3.W))
106d91483a6Sfdy}
10717ec87f2SXuan Hu
108d91483a6Sfdy/**
109d91483a6Sfdy  * @author zly
110d91483a6Sfdy  */
111d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants {
112d91483a6Sfdy  val io = IO(new DecodeUnitCompIO)
113d91483a6Sfdy
114e25c13faSXuan Hu  // alias
115e25c13faSXuan Hu  private val inReady = io.in.ready
116e25c13faSXuan Hu  private val inValid = io.in.valid
117e25c13faSXuan Hu  private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst)
118229ab603SXuan Hu  private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields)
119e25c13faSXuan Hu  private val inUopInfo = io.in.bits.uopInfo
120e25c13faSXuan Hu  private val outValids = io.out.complexDecodedInsts.map(_.valid)
121e25c13faSXuan Hu  private val outReadys = io.out.complexDecodedInsts.map(_.ready)
122e25c13faSXuan Hu  private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits)
123e25c13faSXuan Hu  private val outComplexNum = io.complexNum
124e25c13faSXuan Hu
125d91483a6Sfdy  val maxUopSize = MaxUopSize
126229ab603SXuan Hu  when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) {
127229ab603SXuan Hu    when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) {
128229ab603SXuan Hu      inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType)
129229ab603SXuan Hu    }.elsewhen(inInstFields.RS1 === 0.U) {
130229ab603SXuan Hu      inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType)
131229ab603SXuan Hu    }
132229ab603SXuan Hu  }
133229ab603SXuan Hu
134e25c13faSXuan Hu  val latchedInst = RegEnable(inDecodedInst, inValid && inReady)
135e25c13faSXuan Hu  val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady)
136d91483a6Sfdy  //input bits
137e25c13faSXuan Hu  private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields)
138d91483a6Sfdy
139e25c13faSXuan Hu  val src1 = Cat(0.U(1.W), instFields.RS1)
140e25c13faSXuan Hu  val src2 = Cat(0.U(1.W), instFields.RS2)
141e25c13faSXuan Hu  val dest = Cat(0.U(1.W), instFields.RD)
1427f9f0a79SzhanglyGit
143e25c13faSXuan Hu  val nf    = instFields.NF
144e25c13faSXuan Hu  val width = instFields.WIDTH(1, 0)
145d91483a6Sfdy
146d91483a6Sfdy  //output of DecodeUnit
147e25c13faSXuan Hu  val numOfUop = Wire(UInt(log2Up(maxUopSize).W))
148e25c13faSXuan Hu  val numOfWB = Wire(UInt(log2Up(maxUopSize).W))
1497f9f0a79SzhanglyGit  val lmul = Wire(UInt(4.W))
150189ec863SzhanglyGit  val isVsetSimple = Wire(Bool())
151d91483a6Sfdy
152c4501a6fSZiyue-Zhang  val indexedLSRegOffset = Seq.tabulate(MAX_INDEXED_LS_UOPNUM)(i => Module(new indexedLSUopTable(i)))
153c4501a6fSZiyue-Zhang  indexedLSRegOffset.map(_.src := 0.U)
154c4501a6fSZiyue-Zhang
155d91483a6Sfdy  //pre decode
156e25c13faSXuan Hu  lmul := latchedUopInfo.lmul
157e25c13faSXuan Hu  isVsetSimple := latchedInst.isVset
158e25c13faSXuan Hu  val vlmulReg = latchedInst.vpu.vlmul
159e25c13faSXuan Hu  val vsewReg = latchedInst.vpu.vsew
160229ab603SXuan Hu
161d91483a6Sfdy  //Type of uop Div
162e25c13faSXuan Hu  val typeOfSplit = latchedInst.uopSplitType
163e25c13faSXuan Hu  val src1Type = latchedInst.srcType(0)
164d6059658SZiyue Zhang  val src1IsImm = src1Type === SrcType.imm
165d91483a6Sfdy
166e25c13faSXuan Hu  numOfUop := latchedUopInfo.numOfUop
167e25c13faSXuan Hu  numOfWB := latchedUopInfo.numOfWB
168e25c13faSXuan Hu
169e25c13faSXuan Hu  //uops dispatch
170e25c13faSXuan Hu  val s_idle :: s_active :: Nil = Enum(2)
171e25c13faSXuan Hu  val state = RegInit(s_idle)
172e25c13faSXuan Hu  val stateNext = WireDefault(state)
173e25c13faSXuan Hu  val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W))
174e25c13faSXuan Hu  val uopRes = RegInit(0.U(log2Up(maxUopSize).W))
175e25c13faSXuan Hu  val uopResNext = WireInit(uopRes)
1767f9f0a79SzhanglyGit
177d91483a6Sfdy  //uop div up to maxUopSize
178d91483a6Sfdy  val csBundle = Wire(Vec(maxUopSize, new DecodedInst))
179e25c13faSXuan Hu  csBundle.foreach { case dst =>
180e25c13faSXuan Hu    dst := latchedInst
181e25c13faSXuan Hu    dst.numUops := latchedUopInfo.numOfUop
182e25c13faSXuan Hu    dst.numWB := latchedUopInfo.numOfWB
183d91483a6Sfdy    dst.firstUop := false.B
184d91483a6Sfdy    dst.lastUop := false.B
185d91483a6Sfdy  }
186d91483a6Sfdy
187d91483a6Sfdy  csBundle(0).firstUop := true.B
188d91483a6Sfdy  csBundle(numOfUop - 1.U).lastUop := true.B
189d91483a6Sfdy
190189ec863SzhanglyGit  switch(typeOfSplit) {
191e25c13faSXuan Hu    is(UopSplitType.VSET) {
1924cdab2a9SXuan Hu      // In simple decoder, rfWen and vecWen are not set
193189ec863SzhanglyGit      when(isVsetSimple) {
1944cdab2a9SXuan Hu        // Default
1954cdab2a9SXuan Hu        // uop0 set rd, never flushPipe
196d91483a6Sfdy        csBundle(0).fuType := FuType.vsetiwi.U
197d91483a6Sfdy        csBundle(0).flushPipe := false.B
198d91483a6Sfdy        csBundle(0).rfWen := true.B
1994cdab2a9SXuan Hu        // uop1 set vl, vsetvl will flushPipe
200cb10a55bSXuan Hu        csBundle(1).ldest := VCONFIG_IDX.U
201fe60541bSXuan Hu        csBundle(1).vecWen := true.B
2024cdab2a9SXuan Hu        when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) {
2034cdab2a9SXuan Hu          csBundle(1).fuType := FuType.vsetfwf.U
2044cdab2a9SXuan Hu          csBundle(1).srcType(0) := SrcType.vp
2054cdab2a9SXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
2064cdab2a9SXuan Hu        }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) {
2074cdab2a9SXuan Hu          // uop0: mv vtype gpr to vector region
2084cdab2a9SXuan Hu          csBundle(0).srcType(0) := SrcType.xp
2094cdab2a9SXuan Hu          csBundle(0).srcType(1) := SrcType.no
210d91483a6Sfdy          csBundle(0).lsrc(1) := 0.U
211d91483a6Sfdy          csBundle(0).ldest := FP_TMP_REG_MV.U
212d91483a6Sfdy          csBundle(0).fuType := FuType.i2f.U
213d91483a6Sfdy          csBundle(0).fpWen := true.B
214d91483a6Sfdy          csBundle(0).fpu.isAddSub := false.B
215d91483a6Sfdy          csBundle(0).fpu.typeTagIn := FPU.D
216d91483a6Sfdy          csBundle(0).fpu.typeTagOut := FPU.D
217d91483a6Sfdy          csBundle(0).fpu.fromInt := true.B
218d91483a6Sfdy          csBundle(0).fpu.wflags := false.B
219d91483a6Sfdy          csBundle(0).fpu.fpWen := true.B
220d91483a6Sfdy          csBundle(0).fpu.div := false.B
221d91483a6Sfdy          csBundle(0).fpu.sqrt := false.B
222d91483a6Sfdy          csBundle(0).fpu.fcvt := false.B
223d91483a6Sfdy          csBundle(0).flushPipe := false.B
2244cdab2a9SXuan Hu          // uop1: uvsetvcfg_vv
225d91483a6Sfdy          csBundle(1).fuType := FuType.vsetfwf.U
2264cdab2a9SXuan Hu          // vl
227d91483a6Sfdy          csBundle(1).srcType(0) := SrcType.vp
228cb10a55bSXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
2294cdab2a9SXuan Hu          // vtype
230d91483a6Sfdy          csBundle(1).srcType(1) := SrcType.fp
231d91483a6Sfdy          csBundle(1).lsrc(1) := FP_TMP_REG_MV.U
2324cdab2a9SXuan Hu          csBundle(1).vecWen := true.B
233cb10a55bSXuan Hu          csBundle(1).ldest := VCONFIG_IDX.U
234d91483a6Sfdy        }
235d91483a6Sfdy      }
236d91483a6Sfdy    }
23717ec87f2SXuan Hu    is(UopSplitType.VEC_VVV) {
238d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
239d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
240d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
241d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
242d91483a6Sfdy        csBundle(i).ldest := dest + i.U
243d91483a6Sfdy        csBundle(i).uopIdx := i.U
244d91483a6Sfdy      }
245d91483a6Sfdy    }
246684d7aceSxiaofeibao-xjtu    is(UopSplitType.VEC_VFV) {
247684d7aceSxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL) {
248684d7aceSxiaofeibao-xjtu        csBundle(i).lsrc(1) := src2 + i.U
249684d7aceSxiaofeibao-xjtu        csBundle(i).lsrc(2) := dest + i.U
250684d7aceSxiaofeibao-xjtu        csBundle(i).ldest := dest + i.U
251684d7aceSxiaofeibao-xjtu        csBundle(i).uopIdx := i.U
252684d7aceSxiaofeibao-xjtu      }
253684d7aceSxiaofeibao-xjtu    }
25417ec87f2SXuan Hu    is(UopSplitType.VEC_EXT2) {
255d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
256d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
257d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
258d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
259d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
260d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
261d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
262d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
263d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
264d91483a6Sfdy      }
265d91483a6Sfdy    }
26617ec87f2SXuan Hu    is(UopSplitType.VEC_EXT4) {
267d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 4) {
268d91483a6Sfdy        csBundle(4 * i).lsrc(1) := src2 + i.U
269d91483a6Sfdy        csBundle(4 * i).lsrc(2) := dest + (4 * i).U
270d91483a6Sfdy        csBundle(4 * i).ldest := dest + (4 * i).U
271d91483a6Sfdy        csBundle(4 * i).uopIdx := (4 * i).U
272d91483a6Sfdy        csBundle(4 * i + 1).lsrc(1) := src2 + i.U
273d91483a6Sfdy        csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U
274d91483a6Sfdy        csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U
275d91483a6Sfdy        csBundle(4 * i + 1).uopIdx := (4 * i + 1).U
276d91483a6Sfdy        csBundle(4 * i + 2).lsrc(1) := src2 + i.U
277d91483a6Sfdy        csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U
278d91483a6Sfdy        csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U
279d91483a6Sfdy        csBundle(4 * i + 2).uopIdx := (4 * i + 2).U
280d91483a6Sfdy        csBundle(4 * i + 3).lsrc(1) := src2 + i.U
281d91483a6Sfdy        csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U
282d91483a6Sfdy        csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U
283d91483a6Sfdy        csBundle(4 * i + 3).uopIdx := (4 * i + 3).U
284d91483a6Sfdy      }
285d91483a6Sfdy    }
28617ec87f2SXuan Hu    is(UopSplitType.VEC_EXT8) {
287d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
288d91483a6Sfdy        csBundle(i).lsrc(1) := src2
289d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
290d91483a6Sfdy        csBundle(i).ldest := dest + i.U
291d91483a6Sfdy        csBundle(i).uopIdx := i.U
292d91483a6Sfdy      }
293d91483a6Sfdy    }
29417ec87f2SXuan Hu    is(UopSplitType.VEC_0XV) {
295d91483a6Sfdy      /*
296d91483a6Sfdy      FMV.D.X
297d91483a6Sfdy       */
298d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
299d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
300d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
301d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
302d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
303d91483a6Sfdy      csBundle(0).rfWen := false.B
304d91483a6Sfdy      csBundle(0).fpWen := true.B
305d91483a6Sfdy      csBundle(0).vecWen := false.B
306d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
307d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
308d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
309d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
310d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
311d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
312d91483a6Sfdy      csBundle(0).fpu.div := false.B
313d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
314d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
315d91483a6Sfdy      /*
316d91483a6Sfdy      vfmv.s.f
317d91483a6Sfdy       */
318d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
319d91483a6Sfdy      csBundle(1).srcType(1) := SrcType.vp
320d91483a6Sfdy      csBundle(1).srcType(2) := SrcType.vp
321d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
322d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
323d91483a6Sfdy      csBundle(1).lsrc(2) := dest
324d91483a6Sfdy      csBundle(1).ldest := dest
325d91483a6Sfdy      csBundle(1).fuType := FuType.vppu.U
32617ec87f2SXuan Hu      csBundle(1).fuOpType := VpermType.dummy
327d91483a6Sfdy      csBundle(1).rfWen := false.B
328d91483a6Sfdy      csBundle(1).fpWen := false.B
329d91483a6Sfdy      csBundle(1).vecWen := true.B
330d91483a6Sfdy    }
33117ec87f2SXuan Hu    is(UopSplitType.VEC_VXV) {
332d91483a6Sfdy      /*
333d6059658SZiyue Zhang      i to vector move
334d91483a6Sfdy       */
335d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
336d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
337d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
338fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
339fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
340b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
341fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
342fc85f18fSZiyue Zhang      /*
343fc85f18fSZiyue Zhang      LMUL
344fc85f18fSZiyue Zhang       */
345fc85f18fSZiyue Zhang      for (i <- 0 until MAX_VLMUL) {
346fc85f18fSZiyue Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
347fc85f18fSZiyue Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
348d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
349d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
350d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
351d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
352d91483a6Sfdy      }
353d91483a6Sfdy    }
35417ec87f2SXuan Hu    is(UopSplitType.VEC_VVW) {
355d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
356d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
357d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
358d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
359d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
360d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
361d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
362d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
363d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
364d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
365d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
366d91483a6Sfdy      }
367d91483a6Sfdy    }
3683748ec56Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFW) {
3693748ec56Sxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL / 2) {
3703748ec56Sxiaofeibao-xjtu        csBundle(2 * i).lsrc(0) := src1
3713748ec56Sxiaofeibao-xjtu        csBundle(2 * i).lsrc(1) := src2 + i.U
3723748ec56Sxiaofeibao-xjtu        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
3733748ec56Sxiaofeibao-xjtu        csBundle(2 * i).ldest := dest + (2 * i).U
3743748ec56Sxiaofeibao-xjtu        csBundle(2 * i).uopIdx := (2 * i).U
3753748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(0) := src1
3763748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
3773748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
3783748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
3793748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
3803748ec56Sxiaofeibao-xjtu      }
3813748ec56Sxiaofeibao-xjtu    }
38217ec87f2SXuan Hu    is(UopSplitType.VEC_WVW) {
383d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
384d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
385d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
386d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
387d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
388d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
389d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
390d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
391d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
392d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
393d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
394d91483a6Sfdy      }
395d91483a6Sfdy    }
39617ec87f2SXuan Hu    is(UopSplitType.VEC_VXW) {
397d91483a6Sfdy      /*
398d6059658SZiyue Zhang      i to vector move
399d91483a6Sfdy       */
400d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
401d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
402d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
403fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
404fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
405b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
406fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
407d91483a6Sfdy
408d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
409fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
410fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
411d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
412d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
413d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
414d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
415fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
416fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
417d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
418d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
419d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
420d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
421d91483a6Sfdy      }
422d91483a6Sfdy    }
42317ec87f2SXuan Hu    is(UopSplitType.VEC_WXW) {
424d91483a6Sfdy      /*
425d6059658SZiyue Zhang      i to vector move
426d91483a6Sfdy       */
427d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
428d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
429d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
430fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
431fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
432b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
433fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
434d91483a6Sfdy
435d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
436fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
437fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
438d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
439d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
440d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
441d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
442fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
443fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
444d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
445d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
446d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
447d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
448d91483a6Sfdy      }
449d91483a6Sfdy    }
45017ec87f2SXuan Hu    is(UopSplitType.VEC_WVV) {
451d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
452d91483a6Sfdy
453d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
454d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
455d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
456d6f9198fSXuan Hu        csBundle(2 * i).ldest := dest + i.U
457d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
458d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
459d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
460d6f9198fSXuan Hu        csBundle(2 * i + 1).lsrc(2) := dest + i.U
461d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
462d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
463d91483a6Sfdy      }
464d91483a6Sfdy    }
4653748ec56Sxiaofeibao-xjtu    is(UopSplitType.VEC_WFW) {
4663748ec56Sxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL / 2) {
4673748ec56Sxiaofeibao-xjtu        csBundle(2 * i).lsrc(0) := src1
4683748ec56Sxiaofeibao-xjtu        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
4693748ec56Sxiaofeibao-xjtu        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
4703748ec56Sxiaofeibao-xjtu        csBundle(2 * i).ldest := dest + (2 * i).U
4713748ec56Sxiaofeibao-xjtu        csBundle(2 * i).uopIdx := (2 * i).U
4723748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(0) := src1
4733748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
4743748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
4753748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
4763748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
4773748ec56Sxiaofeibao-xjtu      }
4783748ec56Sxiaofeibao-xjtu    }
47917ec87f2SXuan Hu    is(UopSplitType.VEC_WXV) {
480d91483a6Sfdy      /*
481d6059658SZiyue Zhang      i to vector move
482d91483a6Sfdy       */
483d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
484d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
485d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
486fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
487fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
488b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
489fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
490d91483a6Sfdy
491d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
492fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
493fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
494d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
495d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
496d6f9198fSXuan Hu        csBundle(2 * i + 1).ldest := dest + i.U
497d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
498fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
499fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
500d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
501d6f9198fSXuan Hu        csBundle(2 * i + 2).lsrc(2) := dest + i.U
502d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + i.U
503d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
504d91483a6Sfdy      }
505d91483a6Sfdy    }
50617ec87f2SXuan Hu    is(UopSplitType.VEC_VVM) {
507d91483a6Sfdy      csBundle(0).lsrc(2) := dest
508d6f9198fSXuan Hu      csBundle(0).ldest := dest
509d91483a6Sfdy      csBundle(0).uopIdx := 0.U
510d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
511d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
512d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
513d6f9198fSXuan Hu        csBundle(i).lsrc(2) := dest
514d6f9198fSXuan Hu        csBundle(i).ldest := dest
515d91483a6Sfdy        csBundle(i).uopIdx := i.U
516d91483a6Sfdy      }
517d91483a6Sfdy    }
518f06d6d60Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFM) {
519f06d6d60Sxiaofeibao-xjtu      csBundle(0).lsrc(2) := dest
520f06d6d60Sxiaofeibao-xjtu      csBundle(0).ldest := dest
521f06d6d60Sxiaofeibao-xjtu      csBundle(0).uopIdx := 0.U
522f06d6d60Sxiaofeibao-xjtu      for (i <- 1 until MAX_VLMUL) {
523f06d6d60Sxiaofeibao-xjtu        csBundle(i).lsrc(0) := src1
524f06d6d60Sxiaofeibao-xjtu        csBundle(i).lsrc(1) := src2 + i.U
525f06d6d60Sxiaofeibao-xjtu        csBundle(i).lsrc(2) := dest
526f06d6d60Sxiaofeibao-xjtu        csBundle(i).ldest := dest
527f06d6d60Sxiaofeibao-xjtu        csBundle(i).uopIdx := i.U
528f06d6d60Sxiaofeibao-xjtu      }
529f06d6d60Sxiaofeibao-xjtu      csBundle(numOfUop - 1.U).ldest := dest
530f06d6d60Sxiaofeibao-xjtu    }
53117ec87f2SXuan Hu    is(UopSplitType.VEC_VXM) {
532d91483a6Sfdy      /*
533d6059658SZiyue Zhang      i to vector move
534d91483a6Sfdy       */
535d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
536d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
537d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
538fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
539fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
540b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
541fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
542d91483a6Sfdy      //LMUL
543fc85f18fSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
544fc85f18fSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
545d91483a6Sfdy      csBundle(1).lsrc(2) := dest
546d6f9198fSXuan Hu      csBundle(1).ldest := dest
547d91483a6Sfdy      csBundle(1).uopIdx := 0.U
548d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
549fc85f18fSZiyue Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
550fc85f18fSZiyue Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
551d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
552d6f9198fSXuan Hu        csBundle(i + 1).lsrc(2) := dest
553d6f9198fSXuan Hu        csBundle(i + 1).ldest := dest
554d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
555d91483a6Sfdy      }
556d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
557d91483a6Sfdy    }
55817ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1UP) {
559d91483a6Sfdy      /*
560d6059658SZiyue Zhang      i to vector move
561d91483a6Sfdy       */
562d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
563d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
564d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
565fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
566fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
567b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), vsewReg)
568fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
569d91483a6Sfdy      //LMUL
570fc85f18fSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
571fc85f18fSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
572d91483a6Sfdy      csBundle(1).lsrc(2) := dest
573d91483a6Sfdy      csBundle(1).ldest := dest
574d91483a6Sfdy      csBundle(1).uopIdx := 0.U
575d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
576d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.vp
577d91483a6Sfdy        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
578d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
579d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
580d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
581d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
582d91483a6Sfdy      }
583d91483a6Sfdy    }
58417ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1UP) {
585d91483a6Sfdy      //LMUL
586d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.fp
587d91483a6Sfdy      csBundle(0).lsrc(0) := src1
588d91483a6Sfdy      csBundle(0).lsrc(1) := src2
589d91483a6Sfdy      csBundle(0).lsrc(2) := dest
590d91483a6Sfdy      csBundle(0).ldest := dest
591d91483a6Sfdy      csBundle(0).uopIdx := 0.U
592d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
593d91483a6Sfdy        csBundle(i).srcType(0) := SrcType.vp
594d91483a6Sfdy        csBundle(i).lsrc(0) := src2 + (i - 1).U
595d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
596d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
597d91483a6Sfdy        csBundle(i).ldest := dest + i.U
598d91483a6Sfdy        csBundle(i).uopIdx := i.U
599d91483a6Sfdy      }
600d91483a6Sfdy    }
60117ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16
602d91483a6Sfdy      /*
603d6059658SZiyue Zhang      i to vector move
604d91483a6Sfdy       */
605d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
606d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
607d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
608fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
609fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
610b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), vsewReg)
611fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
612d91483a6Sfdy      //LMUL
613d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
614d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.vp
615d91483a6Sfdy        csBundle(2 * i + 1).srcType(1) := SrcType.vp
616d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U
617d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
618d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
619fc85f18fSZiyue Zhang        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U
620d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
621d91483a6Sfdy        if (2 * i + 2 < MAX_VLMUL * 2) {
622fc85f18fSZiyue Zhang          csBundle(2 * i + 2).srcType(0) := SrcType.vp
623fc85f18fSZiyue Zhang          csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
624d91483a6Sfdy          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
625fc85f18fSZiyue Zhang          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U
626d91483a6Sfdy          csBundle(2 * i + 2).ldest := dest + i.U
627d91483a6Sfdy          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
628d91483a6Sfdy        }
629d91483a6Sfdy      }
6308cbcda9aSZiyue Zhang      csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp
6318cbcda9aSZiyue Zhang      csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
632d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
633d91483a6Sfdy    }
63417ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1DOWN) {
635d91483a6Sfdy      //LMUL
636d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
637d91483a6Sfdy        csBundle(2 * i).srcType(0) := SrcType.vp
638d91483a6Sfdy        csBundle(2 * i).srcType(1) := SrcType.vp
639d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src2 + (i + 1).U
640d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
641d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
642d91483a6Sfdy        csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U
643d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
644d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
645d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1
646d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U
647d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
648d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
649d91483a6Sfdy      }
650d91483a6Sfdy      csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp
651d91483a6Sfdy      csBundle(numOfUop - 1.U).lsrc(0) := src1
652d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
653d91483a6Sfdy    }
65417ec87f2SXuan Hu    is(UopSplitType.VEC_VRED) {
655aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b001".U) {
656d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
657d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
658d91483a6Sfdy        csBundle(0).lsrc(1) := src2
659d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
660d91483a6Sfdy        csBundle(0).uopIdx := 0.U
661d91483a6Sfdy      }
662aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b010".U) {
663d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
664d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
665d91483a6Sfdy        csBundle(0).lsrc(1) := src2
666d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
667d91483a6Sfdy        csBundle(0).uopIdx := 0.U
668d91483a6Sfdy
669d91483a6Sfdy        csBundle(1).srcType(2) := SrcType.DC
670d91483a6Sfdy        csBundle(1).lsrc(0) := src2 + 3.U
671d91483a6Sfdy        csBundle(1).lsrc(1) := src2 + 2.U
672d91483a6Sfdy        csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
673d91483a6Sfdy        csBundle(1).uopIdx := 1.U
674d91483a6Sfdy
675d91483a6Sfdy        csBundle(2).srcType(2) := SrcType.DC
676d91483a6Sfdy        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
677d91483a6Sfdy        csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
678d91483a6Sfdy        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
679d91483a6Sfdy        csBundle(2).uopIdx := 2.U
680d91483a6Sfdy      }
681aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b011".U) {
682d91483a6Sfdy        for (i <- 0 until MAX_VLMUL) {
683d91483a6Sfdy          if (i < MAX_VLMUL - MAX_VLMUL / 2) {
684d91483a6Sfdy            csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
685d91483a6Sfdy            csBundle(i).lsrc(1) := src2 + (i * 2).U
686d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
687d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 4) {
688d91483a6Sfdy            csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U
689d91483a6Sfdy            csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U
690d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
691d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 8) {
692d91483a6Sfdy            csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
693d91483a6Sfdy            csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
694d91483a6Sfdy            csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
695d91483a6Sfdy          }
696d91483a6Sfdy          csBundle(i).srcType(2) := SrcType.DC
697d91483a6Sfdy          csBundle(i).uopIdx := i.U
698d91483a6Sfdy        }
699d91483a6Sfdy      }
700aaa08c5aSxiaofeibao-xjtu      when(vlmulReg.orR) {
701d91483a6Sfdy        csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp
702d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(0) := src1
703d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U
704d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(2) := dest
705d91483a6Sfdy        csBundle(numOfUop - 1.U).ldest := dest
706d91483a6Sfdy        csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U
707d91483a6Sfdy      }
708d91483a6Sfdy    }
709582849ffSxiaofeibao-xjtu    is(UopSplitType.VEC_VFRED) {
710aaa08c5aSxiaofeibao-xjtu      val vlmul = vlmulReg
711aaa08c5aSxiaofeibao-xjtu      val vsew = vsewReg
712582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m8){
713582849ffSxiaofeibao-xjtu        for (i <- 0 until 4) {
714582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
715582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := src2 + (i * 2).U
716582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
717582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
718582849ffSxiaofeibao-xjtu        }
719582849ffSxiaofeibao-xjtu        for (i <- 4 until 6) {
720582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U
721582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U
722582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
723582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
724582849ffSxiaofeibao-xjtu        }
725582849ffSxiaofeibao-xjtu        csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
726582849ffSxiaofeibao-xjtu        csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
727582849ffSxiaofeibao-xjtu        csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
728582849ffSxiaofeibao-xjtu        csBundle(6).uopIdx := 6.U
729582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
730582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
731582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
732582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
733582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
734582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
735582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := src1
736582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
737582849ffSxiaofeibao-xjtu          csBundle(8).ldest := dest
738582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
739582849ffSxiaofeibao-xjtu        }
740582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
741582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
742582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
743582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
744582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
745582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
746582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U
747582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
748582849ffSxiaofeibao-xjtu          csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U
749582849ffSxiaofeibao-xjtu          csBundle(8).vpu.fpu.isFoldTo1_4 := true.B
750582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
751582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(0) := src1
752582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U
753582849ffSxiaofeibao-xjtu          csBundle(9).ldest := dest
754582849ffSxiaofeibao-xjtu          csBundle(9).uopIdx := 9.U
755582849ffSxiaofeibao-xjtu        }
756582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
757582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
758582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
759582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
760582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
761582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
762582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U
763582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
764582849ffSxiaofeibao-xjtu          csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U
765582849ffSxiaofeibao-xjtu          csBundle(8).vpu.fpu.isFoldTo1_4 := true.B
766582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
767582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U
768582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U
769582849ffSxiaofeibao-xjtu          csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U
770582849ffSxiaofeibao-xjtu          csBundle(9).vpu.fpu.isFoldTo1_8 := true.B
771582849ffSxiaofeibao-xjtu          csBundle(9).uopIdx := 9.U
772582849ffSxiaofeibao-xjtu          csBundle(10).lsrc(0) := src1
773582849ffSxiaofeibao-xjtu          csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U
774582849ffSxiaofeibao-xjtu          csBundle(10).ldest := dest
775582849ffSxiaofeibao-xjtu          csBundle(10).uopIdx := 10.U
776582849ffSxiaofeibao-xjtu        }
777582849ffSxiaofeibao-xjtu      }
778582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m4) {
779582849ffSxiaofeibao-xjtu        for (i <- 0 until 2) {
780582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
781582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := src2 + (i * 2).U
782582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
783582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
784582849ffSxiaofeibao-xjtu        }
785582849ffSxiaofeibao-xjtu        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
786582849ffSxiaofeibao-xjtu        csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
787582849ffSxiaofeibao-xjtu        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
788582849ffSxiaofeibao-xjtu        csBundle(2).uopIdx := 2.U
789582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
790582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
791582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
792582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
793582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
794582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
795582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := src1
796582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
797582849ffSxiaofeibao-xjtu          csBundle(4).ldest := dest
798582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
799582849ffSxiaofeibao-xjtu        }
800582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
801582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
802582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
803582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
804582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
805582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
806582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U
807582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
808582849ffSxiaofeibao-xjtu          csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U
809582849ffSxiaofeibao-xjtu          csBundle(4).vpu.fpu.isFoldTo1_4 := true.B
810582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
811582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(0) := src1
812582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
813582849ffSxiaofeibao-xjtu          csBundle(5).ldest := dest
814582849ffSxiaofeibao-xjtu          csBundle(5).uopIdx := 5.U
815582849ffSxiaofeibao-xjtu        }
816582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
817582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
818582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
819582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
820582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
821582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
822582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U
823582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
824582849ffSxiaofeibao-xjtu          csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U
825582849ffSxiaofeibao-xjtu          csBundle(4).vpu.fpu.isFoldTo1_4 := true.B
826582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
827582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U
828582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
829582849ffSxiaofeibao-xjtu          csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U
830582849ffSxiaofeibao-xjtu          csBundle(5).vpu.fpu.isFoldTo1_8 := true.B
831582849ffSxiaofeibao-xjtu          csBundle(5).uopIdx := 5.U
832582849ffSxiaofeibao-xjtu          csBundle(6).lsrc(0) := src1
833582849ffSxiaofeibao-xjtu          csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U
834582849ffSxiaofeibao-xjtu          csBundle(6).ldest := dest
835582849ffSxiaofeibao-xjtu          csBundle(6).uopIdx := 6.U
836582849ffSxiaofeibao-xjtu        }
837582849ffSxiaofeibao-xjtu      }
838582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m2) {
839582849ffSxiaofeibao-xjtu        csBundle(0).lsrc(0) := src2 + 1.U
840582849ffSxiaofeibao-xjtu        csBundle(0).lsrc(1) := src2 + 0.U
841582849ffSxiaofeibao-xjtu        csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
842582849ffSxiaofeibao-xjtu        csBundle(0).uopIdx := 0.U
843582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
844582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
845582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
846582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
847582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
848582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
849582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
850582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
851582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
852582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
853582849ffSxiaofeibao-xjtu        }
854582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
855582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
856582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
857582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
858582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
859582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
860582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
861582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
862582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
863582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_4 := true.B
864582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
865582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := src1
866582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
867582849ffSxiaofeibao-xjtu          csBundle(3).ldest := dest
868582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
869582849ffSxiaofeibao-xjtu        }
870582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
871582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
872582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
873582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
874582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
875582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
876582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
877582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
878582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
879582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_4 := true.B
880582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
881582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
882582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
883582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
884582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_8 := true.B
885582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
886582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := src1
887582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
888582849ffSxiaofeibao-xjtu          csBundle(4).ldest := dest
889582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
890582849ffSxiaofeibao-xjtu        }
891582849ffSxiaofeibao-xjtu      }
892582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m1) {
893582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
894582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
895582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
896582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
897582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
898582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
899582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
900582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
901582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
902582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
903582849ffSxiaofeibao-xjtu        }
904582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
905582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
906582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
907582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
908582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
909582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
910582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
911582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
912582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
913582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_4 := true.B
914582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
915582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
916582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
917582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
918582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
919582849ffSxiaofeibao-xjtu        }
920582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
921582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
922582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
923582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
924582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
925582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
926582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
927582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
928582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
929582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_4 := true.B
930582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
931582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
932582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
933582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
934582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_8 := true.B
935582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
936582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := src1
937582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
938582849ffSxiaofeibao-xjtu          csBundle(3).ldest := dest
939582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
940582849ffSxiaofeibao-xjtu        }
941582849ffSxiaofeibao-xjtu      }
942582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.mf2) {
943582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
944582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
945582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
946582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
947582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_4 := true.B
948582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
949582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
950582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
951582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
952582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
953582849ffSxiaofeibao-xjtu        }
954582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
955582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
956582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
957582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
958582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_4 := true.B
959582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
960582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
961582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
962582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
963582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_8 := true.B
964582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
965582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
966582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
967582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
968582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
969582849ffSxiaofeibao-xjtu        }
970582849ffSxiaofeibao-xjtu      }
971582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.mf4) {
972582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
973582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
974582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
975582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
976582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_8 := true.B
977582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
978582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
979582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
980582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
981582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
982582849ffSxiaofeibao-xjtu        }
983582849ffSxiaofeibao-xjtu      }
984582849ffSxiaofeibao-xjtu    }
985d91483a6Sfdy
986b94b1889Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFREDOSUM) {
987b94b1889Sxiaofeibao-xjtu      import yunsuan.VfaluType
988aaa08c5aSxiaofeibao-xjtu      val vlmul = vlmulReg
989aaa08c5aSxiaofeibao-xjtu      val vsew = vsewReg
990e25c13faSXuan Hu      val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum
991b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m8) {
992b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
993b94b1889Sxiaofeibao-xjtu          val vlmax = 16
994b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
995b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
996b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
997b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
998b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
999b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1000b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1001b94b1889Sxiaofeibao-xjtu          }
1002b94b1889Sxiaofeibao-xjtu        }
1003b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1004b94b1889Sxiaofeibao-xjtu          val vlmax = 32
1005b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1006b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1007b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1008b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1009b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1010b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B)
1011b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1012b94b1889Sxiaofeibao-xjtu          }
1013b94b1889Sxiaofeibao-xjtu        }
1014b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1015b94b1889Sxiaofeibao-xjtu          val vlmax = 64
1016b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1017b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1018b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1019b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1020b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1021b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B)
1022b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1023b94b1889Sxiaofeibao-xjtu          }
1024b94b1889Sxiaofeibao-xjtu        }
1025b94b1889Sxiaofeibao-xjtu      }
1026b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m4) {
1027b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1028b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1029b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1030b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1031b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1032b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1033b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1034b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1035b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1036b94b1889Sxiaofeibao-xjtu          }
1037b94b1889Sxiaofeibao-xjtu        }
1038b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1039b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1040b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1041b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1042b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1043b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1044b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1045b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1046b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1047b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1048b94b1889Sxiaofeibao-xjtu          }
1049b94b1889Sxiaofeibao-xjtu        }
1050b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1051b94b1889Sxiaofeibao-xjtu          val vlmax = 32
1052b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1053b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1054b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1055b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1056b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1057b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1058b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1059b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1060b94b1889Sxiaofeibao-xjtu          }
1061b94b1889Sxiaofeibao-xjtu        }
1062b94b1889Sxiaofeibao-xjtu      }
1063b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m2) {
1064b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1065b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1066b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1067b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1068b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1069b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1070b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1071b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1072b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1073b94b1889Sxiaofeibao-xjtu          }
1074b94b1889Sxiaofeibao-xjtu        }
1075b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1076b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1077b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1078b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1079b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1080b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1081b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1082b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1083b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1084b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1085b94b1889Sxiaofeibao-xjtu          }
1086b94b1889Sxiaofeibao-xjtu        }
1087b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1088b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1089b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1090b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1091b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1092b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1093b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1094b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1095b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1096b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1097b94b1889Sxiaofeibao-xjtu          }
1098b94b1889Sxiaofeibao-xjtu        }
1099b94b1889Sxiaofeibao-xjtu      }
1100b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m1) {
1101b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1102b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1103b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1104b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1105b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1106b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1107b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1108b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1109b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1110b94b1889Sxiaofeibao-xjtu          }
1111b94b1889Sxiaofeibao-xjtu        }
1112b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1113b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1114b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1115b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1116b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1117b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1118b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1119b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1120b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1121b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1122b94b1889Sxiaofeibao-xjtu          }
1123b94b1889Sxiaofeibao-xjtu        }
1124b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1125b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1126b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1127b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1128b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1129b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1130b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1131b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1132b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1133b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1134b94b1889Sxiaofeibao-xjtu          }
1135b94b1889Sxiaofeibao-xjtu        }
1136b94b1889Sxiaofeibao-xjtu      }
1137b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.mf2) {
1138b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1139b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1140b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1141b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1142b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1143b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1144b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1145b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1146b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1147b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1148b94b1889Sxiaofeibao-xjtu          }
1149b94b1889Sxiaofeibao-xjtu        }
1150b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1151b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1152b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1153b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1154b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1155b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1156b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1157b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1158b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1159b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1160b94b1889Sxiaofeibao-xjtu          }
1161b94b1889Sxiaofeibao-xjtu        }
1162b94b1889Sxiaofeibao-xjtu      }
1163b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.mf4) {
1164b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1165b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1166b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1167b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1168b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1169b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1170b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1171b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1172b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1173b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1174b94b1889Sxiaofeibao-xjtu          }
1175b94b1889Sxiaofeibao-xjtu        }
1176b94b1889Sxiaofeibao-xjtu      }
1177b94b1889Sxiaofeibao-xjtu    }
1178d6059658SZiyue Zhang
117917ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEUP) {
1180d6059658SZiyue Zhang      // i to vector move
1181d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
1182d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
1183d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
1184fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1185fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1186b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1187fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1188d91483a6Sfdy      // LMUL
1189d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
1190d91483a6Sfdy        for (j <- 0 to i) {
11914ee69032SzhanglyGit          val old_vd = if (j == 0) {
11924ee69032SzhanglyGit            dest + i.U
1193fc85f18fSZiyue Zhang          } else (VECTOR_TMP_REG_LMUL + j).U
11944ee69032SzhanglyGit          val vd = if (j == i) {
11954ee69032SzhanglyGit            dest + i.U
1196fc85f18fSZiyue Zhang          } else (VECTOR_TMP_REG_LMUL + j + 1).U
1197fc85f18fSZiyue Zhang          csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp
1198fc85f18fSZiyue Zhang          csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1199d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U
1200d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd
1201d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).ldest := vd
1202d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U
1203d91483a6Sfdy        }
1204d91483a6Sfdy    }
1205d91483a6Sfdy
120617ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEDOWN) {
1207d6059658SZiyue Zhang      // i to vector move
1208d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
1209d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
1210d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
1211fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1212fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1213b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1214fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1215d91483a6Sfdy      // LMUL
1216d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
1217d91483a6Sfdy        for (j <- (0 to i).reverse) {
1218d91483a6Sfdy          when(i.U < lmul) {
12194ee69032SzhanglyGit            val old_vd = if (j == 0) {
12204ee69032SzhanglyGit              dest + lmul - 1.U - i.U
1221fc85f18fSZiyue Zhang            } else (VECTOR_TMP_REG_LMUL + j).U
12224ee69032SzhanglyGit            val vd = if (j == i) {
12234ee69032SzhanglyGit              dest + lmul - 1.U - i.U
1224fc85f18fSZiyue Zhang            } else (VECTOR_TMP_REG_LMUL + j + 1).U
1225fc85f18fSZiyue Zhang            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp
1226fc85f18fSZiyue Zhang            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1227d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U
1228d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd
1229d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd
1230d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U
1231d91483a6Sfdy          }
1232d91483a6Sfdy        }
1233d91483a6Sfdy    }
1234d91483a6Sfdy
123517ec87f2SXuan Hu    is(UopSplitType.VEC_M0X) {
1236d91483a6Sfdy      // LMUL
1237d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
1238d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
1239d91483a6Sfdy        val ldest = (VECTOR_TMP_REG_LMUL + i).U
1240d91483a6Sfdy        csBundle(i).srcType(0) := srcType0
1241d91483a6Sfdy        csBundle(i).srcType(1) := SrcType.vp
1242d91483a6Sfdy        csBundle(i).rfWen := false.B
1243*cd2c45feSZiyue Zhang        csBundle(i).fpWen := false.B
1244d91483a6Sfdy        csBundle(i).vecWen := true.B
1245d91483a6Sfdy        csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1246d91483a6Sfdy        csBundle(i).lsrc(1) := src2
1247d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
1248d91483a6Sfdy        csBundle(i).ldest := ldest
1249d91483a6Sfdy        csBundle(i).uopIdx := i.U
1250d91483a6Sfdy      }
1251*cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).rfWen := true.B
1252*cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).fpWen := false.B
1253d91483a6Sfdy      csBundle(lmul - 1.U).vecWen := false.B
1254*cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).ldest := dest
1255d91483a6Sfdy    }
1256d91483a6Sfdy
125717ec87f2SXuan Hu    is(UopSplitType.VEC_MVV) {
1258d91483a6Sfdy      // LMUL
1259d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
1260d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
1261d91483a6Sfdy        csBundle(i * 2 + 0).srcType(0) := srcType0
1262d91483a6Sfdy        csBundle(i * 2 + 0).srcType(1) := SrcType.vp
1263d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1264d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(1) := src2
1265d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(2) := dest + i.U
1266d91483a6Sfdy        csBundle(i * 2 + 0).ldest := dest + i.U
1267d91483a6Sfdy        csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U
1268d91483a6Sfdy
1269d91483a6Sfdy        csBundle(i * 2 + 1).srcType(0) := srcType0
1270d91483a6Sfdy        csBundle(i * 2 + 1).srcType(1) := SrcType.vp
1271d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1272d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(1) := src2
1273d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
1274d91483a6Sfdy        csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U
1275d91483a6Sfdy        csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U
1276d91483a6Sfdy      }
1277d91483a6Sfdy    }
1278d91483a6Sfdy
127917ec87f2SXuan Hu    is(UopSplitType.VEC_M0X_VFIRST) {
1280d91483a6Sfdy      // LMUL
1281*cd2c45feSZiyue Zhang      csBundle(0).rfWen := true.B
1282*cd2c45feSZiyue Zhang      csBundle(0).fpWen := false.B
1283*cd2c45feSZiyue Zhang      csBundle(0).vecWen := false.B
1284*cd2c45feSZiyue Zhang      csBundle(0).ldest := dest
1285d91483a6Sfdy    }
1286189ec863SzhanglyGit    is(UopSplitType.VEC_VWW) {
1287189ec863SzhanglyGit      for (i <- 0 until MAX_VLMUL*2) {
1288189ec863SzhanglyGit        when(i.U < lmul){
1289189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
1290189ec863SzhanglyGit          csBundle(i).lsrc(0) := src2 + i.U
1291189ec863SzhanglyGit          csBundle(i).lsrc(1) := src2 + i.U
1292189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
1293189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
1294189ec863SzhanglyGit          csBundle(i).uopIdx :=  i.U
1295189ec863SzhanglyGit        } otherwise {
1296189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
1297189ec863SzhanglyGit          csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U
1298189ec863SzhanglyGit          csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W))
1299189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
1300189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
1301189ec863SzhanglyGit          csBundle(i).uopIdx := i.U
1302189ec863SzhanglyGit        }
1303189ec863SzhanglyGit        csBundle(numOfUop-1.U).srcType(2) := SrcType.vp
1304189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(0) := src1
1305189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(2) := dest
1306189ec863SzhanglyGit        csBundle(numOfUop-1.U).ldest := dest
1307189ec863SzhanglyGit      }
1308189ec863SzhanglyGit    }
1309189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER) {
1310189ec863SzhanglyGit      def genCsBundle_VEC_RGATHER(len:Int): Unit ={
1311189ec863SzhanglyGit        for (i <- 0 until len)
1312189ec863SzhanglyGit          for (j <- 0 until len) {
1313189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
1314189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
1315189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
1316189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1317189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1318189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U
1319189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1320189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1321189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1322189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1323189ec863SzhanglyGit          }
1324189ec863SzhanglyGit      }
1325aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1326189ec863SzhanglyGit        is("b001".U ){
1327189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(2)
1328189ec863SzhanglyGit        }
1329189ec863SzhanglyGit        is("b010".U ){
1330189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(4)
1331189ec863SzhanglyGit        }
1332189ec863SzhanglyGit        is("b011".U ){
1333189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(8)
1334189ec863SzhanglyGit        }
1335189ec863SzhanglyGit      }
1336189ec863SzhanglyGit    }
1337189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER_VX) {
1338189ec863SzhanglyGit      def genCsBundle_RGATHER_VX(len:Int): Unit ={
1339189ec863SzhanglyGit        for (i <- 0 until len)
1340189ec863SzhanglyGit          for (j <- 0 until len) {
1341fc85f18fSZiyue Zhang            csBundle(i * len + j + 1).srcType(0) := SrcType.vp
1342189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(1) := SrcType.vp
1343189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(2) := SrcType.vp
1344fc85f18fSZiyue Zhang            csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1345189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(1) := src2 + j.U
1346fc85f18fSZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1347189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(2) := vd_old
1348fc85f18fSZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1349189ec863SzhanglyGit            csBundle(i * len + j + 1).ldest := vd
1350189ec863SzhanglyGit            csBundle(i * len + j + 1).uopIdx := (i * len + j).U
1351189ec863SzhanglyGit          }
1352189ec863SzhanglyGit      }
1353d6059658SZiyue Zhang      // i to vector move
1354189ec863SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
1355189ec863SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
1356189ec863SzhanglyGit      csBundle(0).lsrc(1) := 0.U
1357fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1358fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1359b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1360fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1361aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1362189ec863SzhanglyGit        is("b000".U ){
1363189ec863SzhanglyGit          genCsBundle_RGATHER_VX(1)
1364189ec863SzhanglyGit        }
1365189ec863SzhanglyGit        is("b001".U ){
1366189ec863SzhanglyGit          genCsBundle_RGATHER_VX(2)
1367189ec863SzhanglyGit        }
1368189ec863SzhanglyGit        is("b010".U ){
1369189ec863SzhanglyGit          genCsBundle_RGATHER_VX(4)
1370189ec863SzhanglyGit        }
1371189ec863SzhanglyGit        is("b011".U ){
1372189ec863SzhanglyGit          genCsBundle_RGATHER_VX(8)
1373189ec863SzhanglyGit        }
1374189ec863SzhanglyGit      }
1375189ec863SzhanglyGit    }
1376189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHEREI16) {
1377189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={
1378189ec863SzhanglyGit        for (i <- 0 until len)
1379189ec863SzhanglyGit          for (j <- 0 until len) {
1380189ec863SzhanglyGit            val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U
1381189ec863SzhanglyGit            val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U
1382189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
1383189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
1384189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
1385189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U
1386189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U
1387189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(2) := vd_old0
1388189ec863SzhanglyGit            csBundle((i * len + j)*2+0).ldest := vd0
1389189ec863SzhanglyGit            csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U
1390189ec863SzhanglyGit            val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U
1391189ec863SzhanglyGit            val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U
1392189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U
1393189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U
1394189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(2) := vd_old1
1395189ec863SzhanglyGit            csBundle((i * len + j)*2+1).ldest := vd1
1396189ec863SzhanglyGit            csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U
1397189ec863SzhanglyGit          }
1398189ec863SzhanglyGit      }
1399189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={
1400189ec863SzhanglyGit        for (i <- 0 until len)
1401189ec863SzhanglyGit          for (j <- 0 until len) {
1402189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
1403189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1404189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
1405189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
1406189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
1407189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1408189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1409189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1410189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1411189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1412189ec863SzhanglyGit          }
1413189ec863SzhanglyGit      }
1414aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1415189ec863SzhanglyGit        is("b000".U ){
1416aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR){
1417189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(1)
1418189ec863SzhanglyGit          } .otherwise{
1419189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(1)
1420189ec863SzhanglyGit          }
1421189ec863SzhanglyGit        }
1422189ec863SzhanglyGit        is("b001".U) {
1423aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR) {
1424189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(2)
1425189ec863SzhanglyGit          }.otherwise {
1426189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(2)
1427189ec863SzhanglyGit          }
1428189ec863SzhanglyGit        }
1429189ec863SzhanglyGit        is("b010".U) {
1430aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR) {
1431189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(4)
1432189ec863SzhanglyGit          }.otherwise {
1433189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(4)
1434189ec863SzhanglyGit          }
1435189ec863SzhanglyGit        }
1436189ec863SzhanglyGit        is("b011".U) {
1437189ec863SzhanglyGit          genCsBundle_VEC_RGATHEREI16(8)
1438189ec863SzhanglyGit        }
1439189ec863SzhanglyGit      }
1440189ec863SzhanglyGit    }
1441189ec863SzhanglyGit    is(UopSplitType.VEC_COMPRESS) {
1442189ec863SzhanglyGit      def genCsBundle_VEC_COMPRESS(len:Int): Unit ={
1443189ec863SzhanglyGit        for (i <- 0 until len){
1444189ec863SzhanglyGit          val jlen = if (i == len-1) i+1 else i+2
1445189ec863SzhanglyGit          for (j <- 0 until jlen) {
1446189ec863SzhanglyGit            val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1447189ec863SzhanglyGit            val vd = if(i==len-1) (dest + j.U) else{
1448189ec863SzhanglyGit              if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U
1449189ec863SzhanglyGit            }
1450189ec863SzhanglyGit            val src23Type = if (j == i+1) DontCare else SrcType.vp
1451189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).srcType(0) := SrcType.vp
1452189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).srcType(1) := src23Type
1453189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).srcType(2) := src23Type
1454189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(0) := src1
1455189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U
1456189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old
1457189ec863SzhanglyGit            // csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U
1458189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).ldest := vd
1459189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U
1460189ec863SzhanglyGit          }
1461189ec863SzhanglyGit        }
1462189ec863SzhanglyGit      }
1463aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1464189ec863SzhanglyGit        is("b001".U ){
1465189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(2)
1466189ec863SzhanglyGit        }
1467189ec863SzhanglyGit        is("b010".U ){
1468189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(4)
1469189ec863SzhanglyGit        }
1470189ec863SzhanglyGit        is("b011".U ){
1471189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(8)
1472189ec863SzhanglyGit        }
1473189ec863SzhanglyGit      }
1474189ec863SzhanglyGit    }
14750a34fc22SZiyue Zhang    is(UopSplitType.VEC_MVNR) {
14760a34fc22SZiyue Zhang      for (i <- 0 until MAX_VLMUL) {
14770a34fc22SZiyue Zhang        csBundle(i).lsrc(0) := src1 + i.U
14780a34fc22SZiyue Zhang        csBundle(i).lsrc(1) := src2 + i.U
14790a34fc22SZiyue Zhang        csBundle(i).lsrc(2) := dest + i.U
14800a34fc22SZiyue Zhang        csBundle(i).ldest := dest + i.U
14810a34fc22SZiyue Zhang        csBundle(i).uopIdx := i.U
14820a34fc22SZiyue Zhang      }
14830a34fc22SZiyue Zhang    }
1484c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_US_LDST) {
14854ee69032SzhanglyGit      /*
14864ee69032SzhanglyGit      FMV.D.X
14874ee69032SzhanglyGit       */
14884ee69032SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
14894ee69032SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
14904ee69032SzhanglyGit      csBundle(0).lsrc(1) := 0.U
14914ee69032SzhanglyGit      csBundle(0).ldest := FP_TMP_REG_MV.U
14924ee69032SzhanglyGit      csBundle(0).fuType := FuType.i2f.U
14934ee69032SzhanglyGit      csBundle(0).rfWen := false.B
14944ee69032SzhanglyGit      csBundle(0).fpWen := true.B
14954ee69032SzhanglyGit      csBundle(0).vecWen := false.B
14964ee69032SzhanglyGit      csBundle(0).fpu.isAddSub := false.B
14974ee69032SzhanglyGit      csBundle(0).fpu.typeTagIn := FPU.D
14984ee69032SzhanglyGit      csBundle(0).fpu.typeTagOut := FPU.D
14994ee69032SzhanglyGit      csBundle(0).fpu.fromInt := true.B
15004ee69032SzhanglyGit      csBundle(0).fpu.wflags := false.B
15014ee69032SzhanglyGit      csBundle(0).fpu.fpWen := true.B
15024ee69032SzhanglyGit      csBundle(0).fpu.div := false.B
15034ee69032SzhanglyGit      csBundle(0).fpu.sqrt := false.B
15044ee69032SzhanglyGit      csBundle(0).fpu.fcvt := false.B
15054ee69032SzhanglyGit      //LMUL
15064ee69032SzhanglyGit      for (i <- 0 until MAX_VLMUL) {
15074ee69032SzhanglyGit        csBundle(i + 1).srcType(0) := SrcType.fp
15084ee69032SzhanglyGit        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
15094dfab1f2Szhanglinjuan        csBundle(i + 1).lsrc(2) := dest + i.U // old vd
15104ee69032SzhanglyGit        csBundle(i + 1).ldest := dest + i.U
15114ee69032SzhanglyGit        csBundle(i + 1).uopIdx := i.U
15124ee69032SzhanglyGit      }
15134ee69032SzhanglyGit    }
1514c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_S_LDST) {
1515c4501a6fSZiyue-Zhang      /*
1516c4501a6fSZiyue-Zhang      FMV.D.X
1517c4501a6fSZiyue-Zhang       */
1518c4501a6fSZiyue-Zhang      csBundle(0).srcType(0) := SrcType.reg
1519c4501a6fSZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
1520c4501a6fSZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
1521c4501a6fSZiyue-Zhang      csBundle(0).ldest := FP_TMP_REG_MV.U
1522c4501a6fSZiyue-Zhang      csBundle(0).fuType := FuType.i2f.U
1523c4501a6fSZiyue-Zhang      csBundle(0).rfWen := false.B
1524c4501a6fSZiyue-Zhang      csBundle(0).fpWen := true.B
1525c4501a6fSZiyue-Zhang      csBundle(0).vecWen := false.B
1526c4501a6fSZiyue-Zhang      csBundle(0).fpu.isAddSub := false.B
1527c4501a6fSZiyue-Zhang      csBundle(0).fpu.typeTagIn := FPU.D
1528c4501a6fSZiyue-Zhang      csBundle(0).fpu.typeTagOut := FPU.D
1529c4501a6fSZiyue-Zhang      csBundle(0).fpu.fromInt := true.B
1530c4501a6fSZiyue-Zhang      csBundle(0).fpu.wflags := false.B
1531c4501a6fSZiyue-Zhang      csBundle(0).fpu.fpWen := true.B
1532c4501a6fSZiyue-Zhang      csBundle(0).fpu.div := false.B
1533c4501a6fSZiyue-Zhang      csBundle(0).fpu.sqrt := false.B
1534c4501a6fSZiyue-Zhang      csBundle(0).fpu.fcvt := false.B
1535c4501a6fSZiyue-Zhang
15366a926cf7SXuan Hu      csBundle(1).srcType(0) := SrcType.reg
15376a926cf7SXuan Hu      csBundle(1).srcType(1) := SrcType.imm
1538e25c13faSXuan Hu      csBundle(1).lsrc(0) := latchedInst.lsrc(1)
15396a926cf7SXuan Hu      csBundle(1).lsrc(1) := 0.U
1540c4501a6fSZiyue-Zhang      csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U
1541c4501a6fSZiyue-Zhang      csBundle(1).fuType := FuType.i2f.U
1542c4501a6fSZiyue-Zhang      csBundle(1).rfWen := false.B
1543c4501a6fSZiyue-Zhang      csBundle(1).fpWen := true.B
1544c4501a6fSZiyue-Zhang      csBundle(1).vecWen := false.B
1545c4501a6fSZiyue-Zhang      csBundle(1).fpu.isAddSub := false.B
1546c4501a6fSZiyue-Zhang      csBundle(1).fpu.typeTagIn := FPU.D
1547c4501a6fSZiyue-Zhang      csBundle(1).fpu.typeTagOut := FPU.D
1548c4501a6fSZiyue-Zhang      csBundle(1).fpu.fromInt := true.B
1549c4501a6fSZiyue-Zhang      csBundle(1).fpu.wflags := false.B
1550c4501a6fSZiyue-Zhang      csBundle(1).fpu.fpWen := true.B
1551c4501a6fSZiyue-Zhang      csBundle(1).fpu.div := false.B
1552c4501a6fSZiyue-Zhang      csBundle(1).fpu.sqrt := false.B
1553c4501a6fSZiyue-Zhang      csBundle(1).fpu.fcvt := false.B
1554c4501a6fSZiyue-Zhang
1555c4501a6fSZiyue-Zhang      //LMUL
1556c4501a6fSZiyue-Zhang      for (i <- 0 until MAX_VLMUL) {
1557c4501a6fSZiyue-Zhang        csBundle(i + 2).srcType(0) := SrcType.fp
15586a926cf7SXuan Hu        csBundle(i + 2).srcType(1) := SrcType.fp
1559c4501a6fSZiyue-Zhang        csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U
1560c4501a6fSZiyue-Zhang        csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
15614dfab1f2Szhanglinjuan        csBundle(i + 2).lsrc(2) := dest + i.U // old vd
1562c4501a6fSZiyue-Zhang        csBundle(i + 2).ldest := dest + i.U
1563c4501a6fSZiyue-Zhang        csBundle(i + 2).uopIdx := i.U
1564c4501a6fSZiyue-Zhang      }
1565c4501a6fSZiyue-Zhang    }
1566c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_I_LDST) {
1567c4501a6fSZiyue-Zhang    /*
1568c4501a6fSZiyue-Zhang      FMV.D.X
1569c4501a6fSZiyue-Zhang       */
1570c4501a6fSZiyue-Zhang      val vlmul = vlmulReg
15713cb76c96Szhanglinjuan      val vsew = Cat(0.U(1.W), vsewReg)
1572c4501a6fSZiyue-Zhang      val veew = Cat(0.U(1.W), width)
1573c4501a6fSZiyue-Zhang      val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt
1574c4501a6fSZiyue-Zhang      val simple_lmul = MuxLookup(vlmul, 0.U(2.W), Array(
1575c4501a6fSZiyue-Zhang        "b001".U -> 1.U,
1576c4501a6fSZiyue-Zhang        "b010".U -> 2.U,
1577c4501a6fSZiyue-Zhang        "b011".U -> 3.U
1578c4501a6fSZiyue-Zhang      ))
1579c4501a6fSZiyue-Zhang      val simple_emul = MuxLookup(vemul, 0.U(2.W), Array(
1580c4501a6fSZiyue-Zhang        "b001".U -> 1.U,
1581c4501a6fSZiyue-Zhang        "b010".U -> 2.U,
1582c4501a6fSZiyue-Zhang        "b011".U -> 3.U
1583c4501a6fSZiyue-Zhang      ))
1584c4501a6fSZiyue-Zhang      csBundle(0).srcType(0) := SrcType.reg
1585c4501a6fSZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
1586c4501a6fSZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
1587c4501a6fSZiyue-Zhang      csBundle(0).ldest := FP_TMP_REG_MV.U
1588c4501a6fSZiyue-Zhang      csBundle(0).fuType := FuType.i2f.U
1589c4501a6fSZiyue-Zhang      csBundle(0).rfWen := false.B
1590c4501a6fSZiyue-Zhang      csBundle(0).fpWen := true.B
1591c4501a6fSZiyue-Zhang      csBundle(0).vecWen := false.B
1592c4501a6fSZiyue-Zhang      csBundle(0).fpu.isAddSub := false.B
1593c4501a6fSZiyue-Zhang      csBundle(0).fpu.typeTagIn := FPU.D
1594c4501a6fSZiyue-Zhang      csBundle(0).fpu.typeTagOut := FPU.D
1595c4501a6fSZiyue-Zhang      csBundle(0).fpu.fromInt := true.B
1596c4501a6fSZiyue-Zhang      csBundle(0).fpu.wflags := false.B
1597c4501a6fSZiyue-Zhang      csBundle(0).fpu.fpWen := true.B
1598c4501a6fSZiyue-Zhang      csBundle(0).fpu.div := false.B
1599c4501a6fSZiyue-Zhang      csBundle(0).fpu.sqrt := false.B
1600c4501a6fSZiyue-Zhang      csBundle(0).fpu.fcvt := false.B
1601c4501a6fSZiyue-Zhang
1602c4501a6fSZiyue-Zhang      //LMUL
1603c4501a6fSZiyue-Zhang      for (i <- 0 until MAX_INDEXED_LS_UOPNUM) {
1604c4501a6fSZiyue-Zhang        indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul, nf)
1605c4501a6fSZiyue-Zhang        val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2
1606c4501a6fSZiyue-Zhang        val offsetVd = indexedLSRegOffset(i).outOffsetVd
16077e0af973Szhanglinjuan        val isFirstUopInVd = indexedLSRegOffset(i).outIsFirstUopInVd
1608c4501a6fSZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.fp
1609c4501a6fSZiyue-Zhang        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
1610c4501a6fSZiyue-Zhang        csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U))
16117e0af973Szhanglinjuan        /**
16127e0af973Szhanglinjuan          * For indexed instructions, VLSU will concatenate all the uops that write the same logic vd register and
16137e0af973Szhanglinjuan          * writeback only once for all these uops. However, these uops share the same lsrc(2)/old vd and the same
16147e0af973Szhanglinjuan          * ldest/vd that is equal to old vd, which leads to data dependence between the uops. Therefore there will be
16157e0af973Szhanglinjuan          * deadlock for indexed instructions with emul > lmul.
16167e0af973Szhanglinjuan          *
16177e0af973Szhanglinjuan          * Assume N = emul/lmul. To break the deadlock, only the first uop will read old vd as lsrc(2), and the rest
16187e0af973Szhanglinjuan          * N-1 uops will read temporary vector register.
16197e0af973Szhanglinjuan          */
16207e0af973Szhanglinjuan        // csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
16217e0af973Szhanglinjuan        csBundle(i + 1).lsrc(2) := Mux(
16227e0af973Szhanglinjuan          isFirstUopInVd,
16237e0af973Szhanglinjuan          Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)),
16247e0af973Szhanglinjuan          VECTOR_TMP_REG_LMUL.U
16257e0af973Szhanglinjuan        )
1626c4501a6fSZiyue-Zhang        csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1627c4501a6fSZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
1628c4501a6fSZiyue-Zhang      }
1629c4501a6fSZiyue-Zhang    }
1630d91483a6Sfdy  }
1631d91483a6Sfdy
1632d91483a6Sfdy  //readyFromRename Counter
1633e25c13faSXuan Hu  val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U)
1634e25c13faSXuan Hu
1635e25c13faSXuan Hu  // The left uops of the complex inst in ComplexDecoder can be send out this cycle
1636e25c13faSXuan Hu  val thisAllOut = uopRes <= readyCounter
1637d91483a6Sfdy
1638189ec863SzhanglyGit  switch(state) {
1639e25c13faSXuan Hu    is(s_idle) {
1640e25c13faSXuan Hu      when (inValid) {
1641e25c13faSXuan Hu        stateNext := s_active
1642e25c13faSXuan Hu        uopResNext := inUopInfo.numOfUop
1643d91483a6Sfdy      }
1644e25c13faSXuan Hu    }
1645e25c13faSXuan Hu    is(s_active) {
1646e25c13faSXuan Hu      when (thisAllOut) {
1647e25c13faSXuan Hu        when (inValid) {
1648e25c13faSXuan Hu          stateNext := s_active
1649e25c13faSXuan Hu          uopResNext := inUopInfo.numOfUop
1650e25c13faSXuan Hu        }.otherwise {
1651e25c13faSXuan Hu          stateNext := s_idle
1652e25c13faSXuan Hu          uopResNext := 0.U
1653e25c13faSXuan Hu        }
1654e25c13faSXuan Hu      }.otherwise {
1655e25c13faSXuan Hu        stateNext := s_active
1656e25c13faSXuan Hu        uopResNext := uopRes - readyCounter
1657e25c13faSXuan Hu      }
1658d91483a6Sfdy    }
1659d91483a6Sfdy  }
1660d91483a6Sfdy
1661e25c13faSXuan Hu  state := Mux(io.redirect, s_idle, stateNext)
1662e25c13faSXuan Hu  uopRes := Mux(io.redirect, 0.U, uopResNext)
1663189ec863SzhanglyGit
1664e25c13faSXuan Hu  val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes)
1665d91483a6Sfdy
1666d91483a6Sfdy  for(i <- 0 until RenameWidth) {
1667e25c13faSXuan Hu    outValids(i) := complexNum > i.U
1668e25c13faSXuan Hu    outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1))
1669d91483a6Sfdy  }
1670d91483a6Sfdy
1671e25c13faSXuan Hu  outComplexNum := Mux(state === s_active, complexNum, 0.U)
1672e25c13faSXuan Hu  inReady := state === s_idle || state === s_active && thisAllOut
1673d91483a6Sfdy
1674e25c13faSXuan Hu//  val validSimple = Wire(Vec(DecodeWidth, Bool()))
1675e25c13faSXuan Hu//  validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 }
1676e25c13faSXuan Hu//  val notInf = Wire(Vec(DecodeWidth, Bool()))
1677e25c13faSXuan Hu//  notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 }
1678e25c13faSXuan Hu//  notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc)
1679e25c13faSXuan Hu//  val notInfVec = Wire(Vec(DecodeWidth, Bool()))
1680e25c13faSXuan Hu//  notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR}
1681e25c13faSXuan Hu//
1682e25c13faSXuan Hu//  complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR ,
1683e25c13faSXuan Hu//    Mux(uopRes0 > readyCounter, readyCounter, uopRes0),
1684e25c13faSXuan Hu//    0.U)
1685e25c13faSXuan Hu//  validToRename.zipWithIndex.foreach{
1686e25c13faSXuan Hu//    case(dst, i) =>
1687e25c13faSXuan Hu//      val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i))
1688e25c13faSXuan Hu//      dst := MuxCase(false.B, Seq(
1689e25c13faSXuan Hu//        (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B),
1690e25c13faSXuan Hu//        (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)),
1691e25c13faSXuan Hu//      ).toSeq)
1692e25c13faSXuan Hu//  }
1693e25c13faSXuan Hu//
1694e25c13faSXuan Hu//  readyToIBuf.zipWithIndex.foreach {
1695e25c13faSXuan Hu//    case (dst, i) =>
1696e25c13faSXuan Hu//      val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B)
1697e25c13faSXuan Hu//      dst := MuxCase(true.B, Seq(
1698e25c13faSXuan Hu//        (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B,
1699e25c13faSXuan Hu//        (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B))
1700e25c13faSXuan Hu//      ).toSeq)
1701e25c13faSXuan Hu//  }
1702e25c13faSXuan Hu//
1703e25c13faSXuan Hu//  io.deq.decodedInsts := decodedInsts
1704e25c13faSXuan Hu//  io.deq.complexNum := complexNum
1705e25c13faSXuan Hu//  io.deq.validToRename := validToRename
1706e25c13faSXuan Hu//  io.deq.readyToIBuf := readyToIBuf
1707d91483a6Sfdy}
1708