1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 19d91483a6Sfdyimport chipsalliance.rocketchip.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 32*b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType 33d91483a6Sfdyimport yunsuan.VpermType 34d91483a6Sfdy 35d91483a6Sfdyimport scala.collection.Seq 36d91483a6Sfdy 37d91483a6Sfdytrait VectorConstants { 38d91483a6Sfdy val MAX_VLMUL = 8 39d91483a6Sfdy val FP_TMP_REG_MV = 32 40d91483a6Sfdy val VECTOR_TMP_REG_LMUL = 32 // 32~38 -> 7 41d91483a6Sfdy val VECTOR_VCONFIG = 39 42d91483a6Sfdy} 43d91483a6Sfdy 44d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 45d91483a6Sfdy val enq = new Bundle { val staticInst = Input(new StaticInst) } 46d91483a6Sfdy val vtype = Input(new VType) 47d91483a6Sfdy val isComplex = Input(Vec(DecodeWidth - 1, Bool())) 48d91483a6Sfdy val validFromIBuf = Input(Vec(DecodeWidth, Bool())) 49d91483a6Sfdy val readyFromRename = Input(Vec(RenameWidth, Bool())) 50d91483a6Sfdy val deq = new Bundle { 51d91483a6Sfdy val decodedInsts = Output(Vec(RenameWidth, new DecodedInst)) 52d91483a6Sfdy val isVset = Output(Bool()) 53d91483a6Sfdy val readyToIBuf = Output(Vec(DecodeWidth, Bool())) 54d91483a6Sfdy val validToRename = Output(Vec(RenameWidth, Bool())) 55d91483a6Sfdy val complexNum = Output(UInt(3.W)) 56d91483a6Sfdy } 57d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 58d91483a6Sfdy} 59d91483a6Sfdy/** 60d91483a6Sfdy * @author zly 61d91483a6Sfdy */ 62d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 63d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 64d91483a6Sfdy 65d91483a6Sfdy val maxUopSize = MaxUopSize 66d91483a6Sfdy //input bits 67d91483a6Sfdy val staticInst = Wire(new StaticInst) 68d91483a6Sfdy 69d91483a6Sfdy staticInst := io.enq.staticInst 70d91483a6Sfdy 71d91483a6Sfdy val src1 = Cat(0.U(1.W), staticInst.instr(19, 15)) 72d91483a6Sfdy val src2 = Cat(0.U(1.W), staticInst.instr(24, 20)) 73d91483a6Sfdy val dest = Cat(0.U(1.W), staticInst.instr(11, 7)) 74d91483a6Sfdy 75d91483a6Sfdy //output bits 76d91483a6Sfdy val decodedInsts = Wire(Vec(RenameWidth, new DecodedInst)) 77d91483a6Sfdy val validToRename = Wire(Vec(RenameWidth, Bool())) 78d91483a6Sfdy val readyToIBuf = Wire(Vec(DecodeWidth, Bool())) 79d91483a6Sfdy val complexNum = Wire(UInt(3.W)) 80d91483a6Sfdy 81d91483a6Sfdy //output of DecodeUnit 82d91483a6Sfdy val decodedInsts_u = Wire(new DecodedInst) 83d91483a6Sfdy val isVset_u = Wire(Bool()) 84d91483a6Sfdy 85d91483a6Sfdy //pre decode 86d91483a6Sfdy val simple = Module(new DecodeUnit) 87d91483a6Sfdy simple.io.enq.ctrlFlow := staticInst 88d91483a6Sfdy simple.io.enq.vtype := io.vtype 89d91483a6Sfdy simple.io.csrCtrl := io.csrCtrl 90d91483a6Sfdy decodedInsts_u := simple.io.deq.decodedInst 91d91483a6Sfdy isVset_u := simple.io.deq.decodedInst.isVset 92d91483a6Sfdy when(isVset_u) { 93d91483a6Sfdy when(dest === 0.U && src1 === 0.U) { 94d91483a6Sfdy decodedInsts_u.fuOpType := VSETOpType.convert2oldvl(simple.io.deq.decodedInst.fuOpType) 95d91483a6Sfdy }.elsewhen(src1 === 0.U) { 96d91483a6Sfdy decodedInsts_u.fuOpType := VSETOpType.convert2vlmax(simple.io.deq.decodedInst.fuOpType) 97d91483a6Sfdy } 98d91483a6Sfdy } 99d91483a6Sfdy //Type of uop Div 100d91483a6Sfdy val typeOfDiv = decodedInsts_u.uopDivType 101d91483a6Sfdy 102d91483a6Sfdy //LMUL 103d91483a6Sfdy val lmul = MuxLookup(simple.io.enq.vtype.vlmul, 1.U(4.W), Array( 104d91483a6Sfdy "b001".U -> 2.U, 105d91483a6Sfdy "b010".U -> 4.U, 106d91483a6Sfdy "b011".U -> 8.U 107d91483a6Sfdy )) 108d91483a6Sfdy val numOfUopVslide = MuxLookup(simple.io.enq.vtype.vlmul, 1.U(log2Up(maxUopSize+1).W), Array( 109d91483a6Sfdy "b001".U -> 3.U, 110d91483a6Sfdy "b010".U -> 10.U, 111d91483a6Sfdy "b011".U -> 36.U 112d91483a6Sfdy )) 113d91483a6Sfdy //number of uop 114d91483a6Sfdy val numOfUop = MuxLookup(typeOfDiv, 1.U(log2Up(maxUopSize+1).W), Array( 115d91483a6Sfdy UopDivType.VEC_0XV -> 2.U, 116d91483a6Sfdy UopDivType.DIR -> Mux(dest =/= 0.U, 2.U, 117d91483a6Sfdy Mux(src1 =/= 0.U, 1.U, 118d91483a6Sfdy Mux(VSETOpType.isVsetvl(decodedInsts_u.fuOpType), 2.U, 1.U))), 119d91483a6Sfdy UopDivType.VEC_VVV -> lmul, 120d91483a6Sfdy UopDivType.VEC_EXT2 -> lmul, 121d91483a6Sfdy UopDivType.VEC_EXT4 -> lmul, 122d91483a6Sfdy UopDivType.VEC_EXT8 -> lmul, 123d91483a6Sfdy UopDivType.VEC_VVM -> lmul, 124d91483a6Sfdy UopDivType.VEC_VXM -> (lmul +& 1.U), 125d91483a6Sfdy UopDivType.VEC_VXV -> (lmul +& 1.U), 126d91483a6Sfdy UopDivType.VEC_VVW -> Cat(lmul, 0.U(1.W)), // lmul <= 4 127d91483a6Sfdy UopDivType.VEC_WVW -> Cat(lmul, 0.U(1.W)), // lmul <= 4 128d91483a6Sfdy UopDivType.VEC_VXW -> Cat(lmul, 1.U(1.W)), // lmul <= 4 129d91483a6Sfdy UopDivType.VEC_WXW -> Cat(lmul, 1.U(1.W)), // lmul <= 4 130d91483a6Sfdy UopDivType.VEC_WVV -> Cat(lmul, 0.U(1.W)), // lmul <= 4 131d91483a6Sfdy UopDivType.VEC_WXV -> Cat(lmul, 1.U(1.W)), // lmul <= 4 132d91483a6Sfdy UopDivType.VEC_SLIDE1UP -> (lmul +& 1.U), 133d91483a6Sfdy UopDivType.VEC_FSLIDE1UP -> lmul, 134d91483a6Sfdy UopDivType.VEC_SLIDE1DOWN -> Cat(lmul, 0.U(1.W)), 135d91483a6Sfdy UopDivType.VEC_FSLIDE1DOWN -> (Cat(lmul, 0.U(1.W)) -1.U), 136d91483a6Sfdy UopDivType.VEC_VRED -> lmul, 137d91483a6Sfdy UopDivType.VEC_SLIDEUP -> (numOfUopVslide + 1.U), 138d91483a6Sfdy UopDivType.VEC_ISLIDEUP -> numOfUopVslide, 139d91483a6Sfdy UopDivType.VEC_SLIDEDOWN -> (numOfUopVslide + 1.U), 140d91483a6Sfdy UopDivType.VEC_ISLIDEDOWN -> numOfUopVslide, 141d91483a6Sfdy UopDivType.VEC_M0X -> (lmul +& 1.U), 142d91483a6Sfdy UopDivType.VEC_MVV -> (Cat(lmul, 0.U(1.W)) -1.U), 143d91483a6Sfdy UopDivType.VEC_M0X_VFIRST -> 2.U, 144d91483a6Sfdy )) 145d91483a6Sfdy 146d91483a6Sfdy //uop div up to maxUopSize 147d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 148d91483a6Sfdy csBundle.map { case dst => 149d91483a6Sfdy dst := decodedInsts_u 150d91483a6Sfdy dst.firstUop := false.B 151d91483a6Sfdy dst.lastUop := false.B 152d91483a6Sfdy } 153d91483a6Sfdy 154d91483a6Sfdy csBundle(0).firstUop := true.B 155d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 156d91483a6Sfdy 157d91483a6Sfdy switch(typeOfDiv) { 158d91483a6Sfdy is(UopDivType.DIR) { 159d91483a6Sfdy when(isVset_u) { 160d91483a6Sfdy when(dest =/= 0.U) { 161d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 162d91483a6Sfdy csBundle(0).fuOpType := VSETOpType.convert2uvsetvl(decodedInsts_u.fuOpType) 163d91483a6Sfdy csBundle(0).flushPipe := false.B 164d91483a6Sfdy csBundle(0).rfWen := true.B 165d91483a6Sfdy csBundle(0).vecWen := false.B 166d91483a6Sfdy csBundle(1).ldest := VECTOR_VCONFIG.U 167d91483a6Sfdy }.elsewhen(src1 =/= 0.U) { 168d91483a6Sfdy csBundle(0).ldest := VECTOR_VCONFIG.U 169d91483a6Sfdy }.elsewhen(VSETOpType.isVsetvli(decodedInsts_u.fuOpType)) { 170d91483a6Sfdy csBundle(0).fuType := FuType.vsetfwf.U 171d91483a6Sfdy csBundle(0).srcType(0) := SrcType.vp 172d91483a6Sfdy csBundle(0).lsrc(0) := VECTOR_VCONFIG.U 173d91483a6Sfdy }.elsewhen(VSETOpType.isVsetvl(decodedInsts_u.fuOpType)) { 174d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 175d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 176d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 177d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 178d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 179d91483a6Sfdy csBundle(0).rfWen := false.B 180d91483a6Sfdy csBundle(0).fpWen := true.B 181d91483a6Sfdy csBundle(0).vecWen := false.B 182d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 183d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 184d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 185d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 186d91483a6Sfdy csBundle(0).fpu.wflags := false.B 187d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 188d91483a6Sfdy csBundle(0).fpu.div := false.B 189d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 190d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 191d91483a6Sfdy csBundle(0).flushPipe := false.B 192d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 193d91483a6Sfdy csBundle(1).srcType(0) := SrcType.vp 194d91483a6Sfdy csBundle(1).lsrc(0) := VECTOR_VCONFIG.U 195d91483a6Sfdy csBundle(1).srcType(1) := SrcType.fp 196d91483a6Sfdy csBundle(1).lsrc(1) := FP_TMP_REG_MV.U 197d91483a6Sfdy csBundle(1).ldest := VECTOR_VCONFIG.U 198d91483a6Sfdy } 199d91483a6Sfdy } 200d91483a6Sfdy } 201d91483a6Sfdy is(UopDivType.VEC_VVV) { 202d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 203d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 204d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 205d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 206d91483a6Sfdy csBundle(i).ldest := dest + i.U 207d91483a6Sfdy csBundle(i).uopIdx := i.U 208d91483a6Sfdy } 209d91483a6Sfdy } 210d91483a6Sfdy is(UopDivType.VEC_EXT2) { 211d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 212d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 213d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 214d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 215d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 216d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 217d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 218d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 219d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 220d91483a6Sfdy } 221d91483a6Sfdy } 222d91483a6Sfdy is(UopDivType.VEC_EXT4) { 223d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 224d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 225d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 226d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 227d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 228d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 229d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 230d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 231d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 232d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 233d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 234d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 235d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 236d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 237d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 238d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 239d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 240d91483a6Sfdy } 241d91483a6Sfdy } 242d91483a6Sfdy is(UopDivType.VEC_EXT8) { 243d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 244d91483a6Sfdy csBundle(i).lsrc(1) := src2 245d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 246d91483a6Sfdy csBundle(i).ldest := dest + i.U 247d91483a6Sfdy csBundle(i).uopIdx := i.U 248d91483a6Sfdy } 249d91483a6Sfdy } 250d91483a6Sfdy is(UopDivType.VEC_0XV) { 251d91483a6Sfdy /* 252d91483a6Sfdy FMV.D.X 253d91483a6Sfdy */ 254d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 255d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 256d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 257d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 258d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 259d91483a6Sfdy csBundle(0).rfWen := false.B 260d91483a6Sfdy csBundle(0).fpWen := true.B 261d91483a6Sfdy csBundle(0).vecWen := false.B 262d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 263d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 264d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 265d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 266d91483a6Sfdy csBundle(0).fpu.wflags := false.B 267d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 268d91483a6Sfdy csBundle(0).fpu.div := false.B 269d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 270d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 271d91483a6Sfdy /* 272d91483a6Sfdy vfmv.s.f 273d91483a6Sfdy */ 274d91483a6Sfdy csBundle(1).srcType(0) := SrcType.fp 275d91483a6Sfdy csBundle(1).srcType(1) := SrcType.vp 276d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 277d91483a6Sfdy csBundle(1).lsrc(0) := FP_TMP_REG_MV.U 278d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 279d91483a6Sfdy csBundle(1).lsrc(2) := dest 280d91483a6Sfdy csBundle(1).ldest := dest 281d91483a6Sfdy csBundle(1).fuType := FuType.vppu.U 282d91483a6Sfdy csBundle(1).fuOpType := VpermType.vfmv_s_f 283d91483a6Sfdy csBundle(1).rfWen := false.B 284d91483a6Sfdy csBundle(1).fpWen := false.B 285d91483a6Sfdy csBundle(1).vecWen := true.B 286d91483a6Sfdy } 287d91483a6Sfdy is(UopDivType.VEC_VXV) { 288d91483a6Sfdy /* 289d91483a6Sfdy FMV.D.X 290d91483a6Sfdy */ 291d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 292d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 293d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 294d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 295d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 296d91483a6Sfdy csBundle(0).rfWen := false.B 297d91483a6Sfdy csBundle(0).fpWen := true.B 298d91483a6Sfdy csBundle(0).vecWen := false.B 299d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 300d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 301d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 302d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 303d91483a6Sfdy csBundle(0).fpu.wflags := false.B 304d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 305d91483a6Sfdy csBundle(0).fpu.div := false.B 306d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 307d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 308d91483a6Sfdy /* 309d91483a6Sfdy LMUL 310d91483a6Sfdy */ 311d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 312d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.fp 313d91483a6Sfdy csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 314d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 315d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 316d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 317d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 318d91483a6Sfdy } 319d91483a6Sfdy } 320d91483a6Sfdy is(UopDivType.VEC_VVW) { 321d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 322d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 323d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 324d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 325d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 326d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 327d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 328d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 329d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 330d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 331d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 332d91483a6Sfdy } 333d91483a6Sfdy } 334d91483a6Sfdy is(UopDivType.VEC_WVW) { 335d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 336d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 337d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 338d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 339d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 340d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 341d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 342d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 343d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 344d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 345d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 346d91483a6Sfdy } 347d91483a6Sfdy } 348d91483a6Sfdy is(UopDivType.VEC_VXW) { 349d91483a6Sfdy /* 350d91483a6Sfdy FMV.D.X 351d91483a6Sfdy */ 352d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 353d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 354d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 355d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 356d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 357d91483a6Sfdy csBundle(0).rfWen := false.B 358d91483a6Sfdy csBundle(0).fpWen := true.B 359d91483a6Sfdy csBundle(0).vecWen := false.B 360d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 361d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 362d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 363d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 364d91483a6Sfdy csBundle(0).fpu.wflags := false.B 365d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 366d91483a6Sfdy csBundle(0).fpu.div := false.B 367d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 368d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 369d91483a6Sfdy 370d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 371d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.fp 372d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U 373d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 374d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 375d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 376d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 377d91483a6Sfdy csBundle(2 * i + 2).srcType(0) := SrcType.fp 378d91483a6Sfdy csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U 379d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 380d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 381d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 382d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 383d91483a6Sfdy } 384d91483a6Sfdy } 385d91483a6Sfdy is(UopDivType.VEC_WXW) { 386d91483a6Sfdy /* 387d91483a6Sfdy FMV.D.X 388d91483a6Sfdy */ 389d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 390d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 391d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 392d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 393d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 394d91483a6Sfdy csBundle(0).rfWen := false.B 395d91483a6Sfdy csBundle(0).fpWen := true.B 396d91483a6Sfdy csBundle(0).vecWen := false.B 397d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 398d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 399d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 400d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 401d91483a6Sfdy csBundle(0).fpu.wflags := false.B 402d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 403d91483a6Sfdy csBundle(0).fpu.div := false.B 404d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 405d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 406d91483a6Sfdy 407d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 408d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.fp 409d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U 410d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 411d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 412d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 413d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 414d91483a6Sfdy csBundle(2 * i + 2).srcType(0) := SrcType.fp 415d91483a6Sfdy csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U 416d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 417d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 418d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 419d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 420d91483a6Sfdy } 421d91483a6Sfdy } 422d91483a6Sfdy is(UopDivType.VEC_WVV) { 423d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 424d91483a6Sfdy 425d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 426d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 427d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 428d91483a6Sfdy csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U 429d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 430d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 431d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 432d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U 433d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 434d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 435d91483a6Sfdy } 436d91483a6Sfdy } 437d91483a6Sfdy is(UopDivType.VEC_WXV) { 438d91483a6Sfdy /* 439d91483a6Sfdy FMV.D.X 440d91483a6Sfdy */ 441d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 442d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 443d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 444d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 445d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 446d91483a6Sfdy csBundle(0).rfWen := false.B 447d91483a6Sfdy csBundle(0).fpWen := true.B 448d91483a6Sfdy csBundle(0).vecWen := false.B 449d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 450d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 451d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 452d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 453d91483a6Sfdy csBundle(0).fpu.wflags := false.B 454d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 455d91483a6Sfdy csBundle(0).fpu.div := false.B 456d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 457d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 458d91483a6Sfdy 459d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 460d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.fp 461d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U 462d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 463d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 464d91483a6Sfdy csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U 465d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 466d91483a6Sfdy csBundle(2 * i + 2).srcType(0) := SrcType.fp 467d91483a6Sfdy csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U 468d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 469d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U 470d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 471d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 472d91483a6Sfdy } 473d91483a6Sfdy } 474d91483a6Sfdy is(UopDivType.VEC_VVM) { 475d91483a6Sfdy csBundle(0).lsrc(2) := dest 476d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 477d91483a6Sfdy csBundle(0).uopIdx := 0.U 478d91483a6Sfdy for(i <- 1 until MAX_VLMUL) { 479d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 480d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 481d91483a6Sfdy csBundle(i).lsrc(2) := VECTOR_TMP_REG_LMUL.U 482d91483a6Sfdy csBundle(i).ldest := VECTOR_TMP_REG_LMUL.U 483d91483a6Sfdy csBundle(i).uopIdx := i.U 484d91483a6Sfdy } 485d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 486d91483a6Sfdy } 487d91483a6Sfdy is(UopDivType.VEC_VXM) { 488d91483a6Sfdy /* 489d91483a6Sfdy FMV.D.X 490d91483a6Sfdy */ 491d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 492d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 493d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 494d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 495d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 496d91483a6Sfdy csBundle(0).rfWen := false.B 497d91483a6Sfdy csBundle(0).fpWen := true.B 498d91483a6Sfdy csBundle(0).vecWen := false.B 499d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 500d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 501d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 502d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 503d91483a6Sfdy csBundle(0).fpu.wflags := false.B 504d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 505d91483a6Sfdy csBundle(0).fpu.div := false.B 506d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 507d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 508d91483a6Sfdy //LMUL 509d91483a6Sfdy csBundle(1).srcType(0) := SrcType.fp 510d91483a6Sfdy csBundle(1).lsrc(0) := FP_TMP_REG_MV.U 511d91483a6Sfdy csBundle(1).lsrc(2) := dest 512d91483a6Sfdy csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U 513d91483a6Sfdy csBundle(1).uopIdx := 0.U 514d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 515d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.fp 516d91483a6Sfdy csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 517d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 518d91483a6Sfdy csBundle(i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U 519d91483a6Sfdy csBundle(i + 1).ldest := VECTOR_TMP_REG_LMUL.U 520d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 521d91483a6Sfdy } 522d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 523d91483a6Sfdy } 524d91483a6Sfdy is(UopDivType.VEC_SLIDE1UP) { 525d91483a6Sfdy /* 526d91483a6Sfdy FMV.D.X 527d91483a6Sfdy */ 528d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 529d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 530d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 531d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 532d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 533d91483a6Sfdy csBundle(0).rfWen := false.B 534d91483a6Sfdy csBundle(0).fpWen := true.B 535d91483a6Sfdy csBundle(0).vecWen := false.B 536d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 537d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 538d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 539d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 540d91483a6Sfdy csBundle(0).fpu.wflags := false.B 541d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 542d91483a6Sfdy csBundle(0).fpu.div := false.B 543d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 544d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 545d91483a6Sfdy //LMUL 546d91483a6Sfdy csBundle(1).srcType(0) := SrcType.fp 547d91483a6Sfdy csBundle(1).lsrc(0) := FP_TMP_REG_MV.U 548d91483a6Sfdy csBundle(1).lsrc(2) := dest 549d91483a6Sfdy csBundle(1).ldest := dest 550d91483a6Sfdy csBundle(1).uopIdx := 0.U 551d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 552d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 553d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 554d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 555d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 556d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 557d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 558d91483a6Sfdy } 559d91483a6Sfdy } 560d91483a6Sfdy is(UopDivType.VEC_FSLIDE1UP) { 561d91483a6Sfdy //LMUL 562d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 563d91483a6Sfdy csBundle(0).lsrc(0) := src1 564d91483a6Sfdy csBundle(0).lsrc(1) := src2 565d91483a6Sfdy csBundle(0).lsrc(2) := dest 566d91483a6Sfdy csBundle(0).ldest := dest 567d91483a6Sfdy csBundle(0).uopIdx := 0.U 568d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 569d91483a6Sfdy csBundle(i).srcType(0) := SrcType.vp 570d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i - 1).U 571d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 572d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 573d91483a6Sfdy csBundle(i).ldest := dest + i.U 574d91483a6Sfdy csBundle(i).uopIdx := i.U 575d91483a6Sfdy } 576d91483a6Sfdy } 577d91483a6Sfdy is(UopDivType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 578d91483a6Sfdy /* 579d91483a6Sfdy FMV.D.X 580d91483a6Sfdy */ 581d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 582d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 583d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 584d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 585d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 586d91483a6Sfdy csBundle(0).rfWen := false.B 587d91483a6Sfdy csBundle(0).fpWen := true.B 588d91483a6Sfdy csBundle(0).vecWen := false.B 589d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 590d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 591d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 592d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 593d91483a6Sfdy csBundle(0).fpu.wflags := false.B 594d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 595d91483a6Sfdy csBundle(0).fpu.div := false.B 596d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 597d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 598d91483a6Sfdy //LMUL 599d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 600d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 601d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 602d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i+1).U 603d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 604d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 605d91483a6Sfdy csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U 606d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 607d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2 ){ 608d91483a6Sfdy csBundle(2 * i + 2).srcType(0) := SrcType.fp 609d91483a6Sfdy csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U 610d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 611d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U 612d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 613d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 614d91483a6Sfdy } 615d91483a6Sfdy } 616d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp 617d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := FP_TMP_REG_MV.U 618d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 619d91483a6Sfdy } 620d91483a6Sfdy is(UopDivType.VEC_FSLIDE1DOWN) { 621d91483a6Sfdy //LMUL 622d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 623d91483a6Sfdy csBundle(2 * i).srcType(0) := SrcType.vp 624d91483a6Sfdy csBundle(2 * i).srcType(1) := SrcType.vp 625d91483a6Sfdy csBundle(2 * i).lsrc(0) := src2 + (i+1).U 626d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 627d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 628d91483a6Sfdy csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U 629d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 630d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.fp 631d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 632d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U 633d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 634d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 635d91483a6Sfdy } 636d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp 637d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 638d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 639d91483a6Sfdy } 640d91483a6Sfdy is(UopDivType.VEC_VRED) { 641d91483a6Sfdy when(simple.io.enq.vtype.vlmul === "b001".U){ 642d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 643d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 644d91483a6Sfdy csBundle(0).lsrc(1) := src2 645d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 646d91483a6Sfdy csBundle(0).uopIdx := 0.U 647d91483a6Sfdy } 648d91483a6Sfdy when(simple.io.enq.vtype.vlmul === "b010".U) { 649d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 650d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 651d91483a6Sfdy csBundle(0).lsrc(1) := src2 652d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 653d91483a6Sfdy csBundle(0).uopIdx := 0.U 654d91483a6Sfdy 655d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 656d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 657d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 658d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL+1).U 659d91483a6Sfdy csBundle(1).uopIdx := 1.U 660d91483a6Sfdy 661d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 662d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL+1).U 663d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 664d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL+2).U 665d91483a6Sfdy csBundle(2).uopIdx := 2.U 666d91483a6Sfdy } 667d91483a6Sfdy when(simple.io.enq.vtype.vlmul === "b011".U) { 668d91483a6Sfdy for(i <- 0 until MAX_VLMUL){ 669d91483a6Sfdy if(i < MAX_VLMUL - MAX_VLMUL/2){ 670d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 671d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 672d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 673d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL/4) { 674d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL/2)*2 + 1).U 675d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL/2)*2).U 676d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 677d91483a6Sfdy }else if (i < MAX_VLMUL - MAX_VLMUL/8) { 678d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 679d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 680d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 681d91483a6Sfdy } 682d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 683d91483a6Sfdy csBundle(i).uopIdx := i.U 684d91483a6Sfdy } 685d91483a6Sfdy } 686d91483a6Sfdy when (simple.io.enq.vtype.vlmul.orR()){ 687d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 688d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 689d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 690d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 691d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 692d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 693d91483a6Sfdy } 694d91483a6Sfdy } 695d91483a6Sfdy 696d91483a6Sfdy is(UopDivType.VEC_SLIDEUP) { 697d91483a6Sfdy // FMV.D.X 698d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 699d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 700d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 701d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 702d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 703d91483a6Sfdy csBundle(0).rfWen := false.B 704d91483a6Sfdy csBundle(0).fpWen := true.B 705d91483a6Sfdy csBundle(0).vecWen := false.B 706d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 707d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 708d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 709d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 710d91483a6Sfdy csBundle(0).fpu.wflags := false.B 711d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 712d91483a6Sfdy csBundle(0).fpu.div := false.B 713d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 714d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 715d91483a6Sfdy // LMUL 716d91483a6Sfdy for(i <- 0 until MAX_VLMUL) 717d91483a6Sfdy for(j <- 0 to i){ 718d91483a6Sfdy val old_vd = if (j==0) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j-1).U 719d91483a6Sfdy val vd = if (j==i) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j).U 720d91483a6Sfdy csBundle(i*(i+1)/2+j+1).srcType(0) := SrcType.fp 721d91483a6Sfdy csBundle(i*(i+1)/2+j+1).lsrc(0) := FP_TMP_REG_MV.U 722d91483a6Sfdy csBundle(i*(i+1)/2+j+1).lsrc(1) := src2 + j.U 723d91483a6Sfdy csBundle(i*(i+1)/2+j+1).lsrc(2) := old_vd 724d91483a6Sfdy csBundle(i*(i+1)/2+j+1).ldest := vd 725d91483a6Sfdy csBundle(i*(i+1)/2+j+1).uopIdx := (i*(i+1)/2+j).U 726d91483a6Sfdy } 727d91483a6Sfdy } 728d91483a6Sfdy 729d91483a6Sfdy is(UopDivType.VEC_ISLIDEUP) { 730d91483a6Sfdy // LMUL 731d91483a6Sfdy for(i <- 0 until MAX_VLMUL) 732d91483a6Sfdy for(j <- 0 to i){ 733d91483a6Sfdy val old_vd = if (j==0) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j-1).U 734d91483a6Sfdy val vd = if (j==i) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j).U 735d91483a6Sfdy csBundle(i*(i+1)/2+j).lsrc(1) := src2 + j.U 736d91483a6Sfdy csBundle(i*(i+1)/2+j).lsrc(2) := old_vd 737d91483a6Sfdy csBundle(i*(i+1)/2+j).ldest := vd 738d91483a6Sfdy csBundle(i*(i+1)/2+j).uopIdx := (i*(i+1)/2+j).U 739d91483a6Sfdy } 740d91483a6Sfdy } 741d91483a6Sfdy 742d91483a6Sfdy is(UopDivType.VEC_SLIDEDOWN) { 743d91483a6Sfdy // FMV.D.X 744d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 745d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 746d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 747d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 748d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 749d91483a6Sfdy csBundle(0).rfWen := false.B 750d91483a6Sfdy csBundle(0).fpWen := true.B 751d91483a6Sfdy csBundle(0).vecWen := false.B 752d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 753d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 754d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 755d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 756d91483a6Sfdy csBundle(0).fpu.wflags := false.B 757d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 758d91483a6Sfdy csBundle(0).fpu.div := false.B 759d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 760d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 761d91483a6Sfdy // LMUL 762d91483a6Sfdy for(i <- 0 until MAX_VLMUL) 763d91483a6Sfdy for(j <- (0 to i).reverse){ 764d91483a6Sfdy when(i.U < lmul){ 765d91483a6Sfdy val old_vd = if (j==0) {dest + lmul -1.U - i.U} else (VECTOR_TMP_REG_LMUL+j-1).U 766d91483a6Sfdy val vd = if (j==i) {dest + lmul - 1.U - i.U} else (VECTOR_TMP_REG_LMUL+j).U 767d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).srcType(0) := SrcType.fp 768d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(0) := FP_TMP_REG_MV.U 769d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(1) := src2 + lmul - 1.U - j.U 770d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(2) := old_vd 771d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).ldest := vd 772d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).uopIdx := numOfUop-(i*(i+1)/2+i-j+2).U 773d91483a6Sfdy } 774d91483a6Sfdy } 775d91483a6Sfdy } 776d91483a6Sfdy 777d91483a6Sfdy is(UopDivType.VEC_ISLIDEDOWN) { 778d91483a6Sfdy // LMUL 779d91483a6Sfdy for(i <- 0 until MAX_VLMUL) 780d91483a6Sfdy for(j <- (0 to i).reverse){ 781d91483a6Sfdy when(i.U < lmul){ 782d91483a6Sfdy val old_vd = if (j==0) {dest + lmul -1.U - i.U} else (VECTOR_TMP_REG_LMUL+j-1).U 783d91483a6Sfdy val vd = if (j==i) {dest + lmul - 1.U - i.U} else (VECTOR_TMP_REG_LMUL+j).U 784d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(1) := src2 + lmul - 1.U - j.U 785d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(2) := old_vd 786d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).ldest := vd 787d91483a6Sfdy csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).uopIdx := numOfUop-(i*(i+1)/2+i-j+1).U 788d91483a6Sfdy } 789d91483a6Sfdy } 790d91483a6Sfdy } 791d91483a6Sfdy 792d91483a6Sfdy is(UopDivType.VEC_M0X) { 793d91483a6Sfdy // LMUL 794d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 795d91483a6Sfdy val srcType0 = if (i==0) SrcType.DC else SrcType.vp 796d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 797d91483a6Sfdy csBundle(i).srcType(0) := srcType0 798d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 799d91483a6Sfdy csBundle(i).rfWen := false.B 800d91483a6Sfdy csBundle(i).vecWen := true.B 801d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 802d91483a6Sfdy csBundle(i).lsrc(1) := src2 803d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 804d91483a6Sfdy csBundle(i).ldest := ldest 805d91483a6Sfdy csBundle(i).uopIdx := i.U 806d91483a6Sfdy } 807d91483a6Sfdy csBundle(lmul-1.U).vecWen := false.B 808d91483a6Sfdy csBundle(lmul-1.U).fpWen := true.B 809d91483a6Sfdy csBundle(lmul-1.U).ldest := FP_TMP_REG_MV.U 810d91483a6Sfdy // FMV_X_D 811d91483a6Sfdy csBundle(lmul).srcType(0) := SrcType.fp 812d91483a6Sfdy csBundle(lmul).srcType(1) := SrcType.imm 813d91483a6Sfdy csBundle(lmul).lsrc(0) := FP_TMP_REG_MV.U 814d91483a6Sfdy csBundle(lmul).lsrc(1) := 0.U 815d91483a6Sfdy csBundle(lmul).ldest := dest 816d91483a6Sfdy csBundle(lmul).fuType := FuType.fmisc.U 817d91483a6Sfdy csBundle(lmul).rfWen := true.B 818d91483a6Sfdy csBundle(lmul).fpWen := false.B 819d91483a6Sfdy csBundle(lmul).vecWen := false.B 820d91483a6Sfdy csBundle(lmul).fpu.isAddSub := false.B 821d91483a6Sfdy csBundle(lmul).fpu.typeTagIn := FPU.D 822d91483a6Sfdy csBundle(lmul).fpu.typeTagOut := FPU.D 823d91483a6Sfdy csBundle(lmul).fpu.fromInt := false.B 824d91483a6Sfdy csBundle(lmul).fpu.wflags := false.B 825d91483a6Sfdy csBundle(lmul).fpu.fpWen := false.B 826d91483a6Sfdy csBundle(lmul).fpu.div := false.B 827d91483a6Sfdy csBundle(lmul).fpu.sqrt := false.B 828d91483a6Sfdy csBundle(lmul).fpu.fcvt := false.B 829d91483a6Sfdy } 830d91483a6Sfdy 831d91483a6Sfdy is(UopDivType.VEC_MVV) { 832d91483a6Sfdy // LMUL 833d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 834d91483a6Sfdy val srcType0 = if (i==0) SrcType.DC else SrcType.vp 835d91483a6Sfdy csBundle(i*2+0).srcType(0) := srcType0 836d91483a6Sfdy csBundle(i*2+0).srcType(1) := SrcType.vp 837d91483a6Sfdy csBundle(i*2+0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 838d91483a6Sfdy csBundle(i*2+0).lsrc(1) := src2 839d91483a6Sfdy csBundle(i*2+0).lsrc(2) := dest + i.U 840d91483a6Sfdy csBundle(i*2+0).ldest := dest + i.U 841d91483a6Sfdy csBundle(i*2+0).uopIdx := (i*2+0).U 842d91483a6Sfdy 843d91483a6Sfdy csBundle(i*2+1).srcType(0) := srcType0 844d91483a6Sfdy csBundle(i*2+1).srcType(1) := SrcType.vp 845d91483a6Sfdy csBundle(i*2+1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 846d91483a6Sfdy csBundle(i*2+1).lsrc(1) := src2 847d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 848d91483a6Sfdy csBundle(i*2+1).ldest := (VECTOR_TMP_REG_LMUL + i).U 849d91483a6Sfdy csBundle(i*2+1).uopIdx := (i*2+1).U 850d91483a6Sfdy } 851d91483a6Sfdy } 852d91483a6Sfdy 853d91483a6Sfdy is(UopDivType.VEC_M0X_VFIRST) { 854d91483a6Sfdy // LMUL 855d91483a6Sfdy csBundle(0).rfWen := false.B 856d91483a6Sfdy csBundle(0).fpWen := true.B 857d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 858d91483a6Sfdy // FMV_X_D 859d91483a6Sfdy csBundle(1).srcType(0) := SrcType.fp 860d91483a6Sfdy csBundle(1).srcType(1) := SrcType.imm 861d91483a6Sfdy csBundle(1).lsrc(0) := FP_TMP_REG_MV.U 862d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 863d91483a6Sfdy csBundle(1).ldest := dest 864d91483a6Sfdy csBundle(1).fuType := FuType.fmisc.U 865d91483a6Sfdy csBundle(1).rfWen := true.B 866d91483a6Sfdy csBundle(1).fpWen := false.B 867d91483a6Sfdy csBundle(1).vecWen := false.B 868d91483a6Sfdy csBundle(1).fpu.isAddSub := false.B 869d91483a6Sfdy csBundle(1).fpu.typeTagIn := FPU.D 870d91483a6Sfdy csBundle(1).fpu.typeTagOut := FPU.D 871d91483a6Sfdy csBundle(1).fpu.fromInt := false.B 872d91483a6Sfdy csBundle(1).fpu.wflags := false.B 873d91483a6Sfdy csBundle(1).fpu.fpWen := false.B 874d91483a6Sfdy csBundle(1).fpu.div := false.B 875d91483a6Sfdy csBundle(1).fpu.sqrt := false.B 876d91483a6Sfdy csBundle(1).fpu.fcvt := false.B 877d91483a6Sfdy } 878d91483a6Sfdy } 879d91483a6Sfdy 880d91483a6Sfdy //uops dispatch 881d91483a6Sfdy val normal :: ext :: Nil = Enum(2) 882d91483a6Sfdy val stateReg = RegInit(normal) 883d91483a6Sfdy val uopRes = RegInit(0.U) 884d91483a6Sfdy 885d91483a6Sfdy //readyFromRename Counter 886d91483a6Sfdy val readyCounter = PriorityMuxDefault(io.readyFromRename.map(x => !x).zip((0 to (RenameWidth - 1)).map(_.U)), RenameWidth.U) 887d91483a6Sfdy 888d91483a6Sfdy switch(stateReg) { 889d91483a6Sfdy is(normal) { 890d91483a6Sfdy stateReg := Mux(io.validFromIBuf(0) && (numOfUop > readyCounter) && (readyCounter =/= 0.U), ext, normal) 891d91483a6Sfdy } 892d91483a6Sfdy is(ext) { 893d91483a6Sfdy stateReg := Mux(io.validFromIBuf(0) && (uopRes > readyCounter), ext, normal) 894d91483a6Sfdy } 895d91483a6Sfdy } 896d91483a6Sfdy 897d91483a6Sfdy val uopRes0 = Mux(stateReg === normal, numOfUop, uopRes) 898d91483a6Sfdy val uopResJudge = Mux(stateReg === normal, 899d91483a6Sfdy io.validFromIBuf(0) && (readyCounter =/= 0.U) && (uopRes0 > readyCounter), 900d91483a6Sfdy io.validFromIBuf(0) && (uopRes0 > readyCounter)) 901d91483a6Sfdy uopRes := Mux(uopResJudge, uopRes0 - readyCounter, 0.U) 902d91483a6Sfdy 903d91483a6Sfdy for(i <- 0 until RenameWidth) { 904d91483a6Sfdy decodedInsts(i) := MuxCase(csBundle(i), Seq( 905d91483a6Sfdy (stateReg === normal) -> csBundle(i), 906d91483a6Sfdy (stateReg === ext) -> Mux((i.U + numOfUop -uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 907d91483a6Sfdy )) 908d91483a6Sfdy } 909d91483a6Sfdy 910d91483a6Sfdy 911d91483a6Sfdy val validSimple = Wire(Vec(DecodeWidth - 1, Bool())) 912d91483a6Sfdy validSimple.zip(io.validFromIBuf.drop(1).zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 913d91483a6Sfdy val notInf = Wire(Vec(DecodeWidth - 1, Bool())) 914d91483a6Sfdy notInf.zip(io.validFromIBuf.drop(1).zip(validSimple)).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 915d91483a6Sfdy val notInfVec = Wire(Vec(DecodeWidth, Bool())) 916d91483a6Sfdy notInfVec.drop(1).zip(0 until DecodeWidth - 1).map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 917d91483a6Sfdy notInfVec(0) := true.B 918d91483a6Sfdy 919d91483a6Sfdy complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 920d91483a6Sfdy Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 921d91483a6Sfdy 1.U) 922d91483a6Sfdy validToRename.zipWithIndex.foreach{ 923d91483a6Sfdy case(dst, i) => 924d91483a6Sfdy dst := MuxCase(false.B, Seq( 925d91483a6Sfdy (io.validFromIBuf(0) && uopRes0 > readyCounter ) -> Mux(readyCounter > i.U, true.B, false.B), 926d91483a6Sfdy (io.validFromIBuf(0) && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validSimple(i.U - complexNum) && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 927d91483a6Sfdy )) 928d91483a6Sfdy } 929d91483a6Sfdy 930d91483a6Sfdy readyToIBuf.zipWithIndex.foreach { 931d91483a6Sfdy case (dst, i) => 932d91483a6Sfdy dst := MuxCase(true.B, Seq( 933d91483a6Sfdy (io.validFromIBuf(0) && uopRes0 > readyCounter) -> false.B, 934d91483a6Sfdy (io.validFromIBuf(0) && !(uopRes0 > readyCounter)) -> (if (i==0) true.B else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i - 1) && validSimple(i - 1) && io.readyFromRename(i), false.B)), 935d91483a6Sfdy )) 936d91483a6Sfdy } 937d91483a6Sfdy 938d91483a6Sfdy io.deq.decodedInsts := decodedInsts 939d91483a6Sfdy io.deq.isVset := isVset_u 940d91483a6Sfdy io.deq.complexNum := complexNum 941d91483a6Sfdy io.deq.validToRename := validToRename 942d91483a6Sfdy io.deq.readyToIBuf := readyToIBuf 943d91483a6Sfdy 944d91483a6Sfdy} 945d91483a6Sfdy 946