1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 3955f7bedaSZiyue Zhang val src = IO(Input(UInt(4.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 4255f7bedaSZiyue Zhang def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, uopIdx:Int): (Int, Int) ={ 4355f7bedaSZiyue Zhang // only consider non segment indexed load/store 44c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 45c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 46de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 4755f7bedaSZiyue Zhang if (uopIdx == i) { 4855f7bedaSZiyue Zhang return (i, i / offset) 49c4501a6fSZiyue-Zhang } 50c4501a6fSZiyue-Zhang } 51c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 52c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 53de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 5455f7bedaSZiyue Zhang if (uopIdx == i) { 5555f7bedaSZiyue Zhang return (i / offset, i) 56c4501a6fSZiyue-Zhang } 57c4501a6fSZiyue-Zhang } 58c4501a6fSZiyue-Zhang } 5955f7bedaSZiyue Zhang return (0, 0) 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang // strided load/store 6255f7bedaSZiyue Zhang var combVemulNf : Seq[(Int, Int, Int, Int)] = Seq() 63c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 64c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 6555f7bedaSZiyue Zhang var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, uopIdx) 66c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 67c4501a6fSZiyue-Zhang var offsetVd = offset._2 6855f7bedaSZiyue Zhang combVemulNf :+= (emul, lmul, offsetVs2, offsetVd) 69c4501a6fSZiyue-Zhang } 70c4501a6fSZiyue-Zhang } 710cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 7255f7bedaSZiyue Zhang case (emul, lmul, offsetVs2, offsetVd) => 7355f7bedaSZiyue Zhang (BitPat((emul << 2 | lmul).U(4.W)), BitPat((offsetVs2 << 3 | offsetVd).U(6.W))) 7455f7bedaSZiyue Zhang }, BitPat.N(6))) 75c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 76c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 77c4501a6fSZiyue-Zhang} 78d91483a6Sfdy 79d91483a6Sfdytrait VectorConstants { 80d91483a6Sfdy val MAX_VLMUL = 8 81189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 82e4e68f86Sxiaofeibao val VECTOR_COMPRESS = 1 // in v0 regfile 83c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 84d91483a6Sfdy} 85d91483a6Sfdy 86d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 87e25c13faSXuan Hu val redirect = Input(Bool()) 88d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 8996a12457Ssinsanction val vtypeBypass = Input(new VType) 90e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 91e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 92e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 93e25c13faSXuan Hu val uopInfo = new UopInfo 94e25c13faSXuan Hu })) 95e25c13faSXuan Hu val out = new Bundle { 96e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 97e25c13faSXuan Hu } 98e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 99d91483a6Sfdy} 10017ec87f2SXuan Hu 101d91483a6Sfdy/** 102d91483a6Sfdy * @author zly 103d91483a6Sfdy */ 104d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 105d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 106d91483a6Sfdy 107e25c13faSXuan Hu // alias 108e25c13faSXuan Hu private val inReady = io.in.ready 109e25c13faSXuan Hu private val inValid = io.in.valid 110e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 111229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 112e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 113e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 114e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 115e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 116e25c13faSXuan Hu private val outComplexNum = io.complexNum 117e25c13faSXuan Hu 118d91483a6Sfdy val maxUopSize = MaxUopSize 119229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 120229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 121229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 122229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 123229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 124229ab603SXuan Hu } 125229ab603SXuan Hu } 126229ab603SXuan Hu 127e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 128e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 129d91483a6Sfdy //input bits 130e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 131d91483a6Sfdy 132e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 133e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 134e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1357f9f0a79SzhanglyGit 136e25c13faSXuan Hu val nf = instFields.NF 137e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 138d91483a6Sfdy 139d91483a6Sfdy //output of DecodeUnit 140e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 141e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1427f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 143189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 144d91483a6Sfdy 14555f7bedaSZiyue Zhang val indexedLSRegOffset = Seq.tabulate(MAX_VLMUL)(i => Module(new indexedLSUopTable(i))) 146c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 147c4501a6fSZiyue-Zhang 148d91483a6Sfdy //pre decode 149e25c13faSXuan Hu lmul := latchedUopInfo.lmul 150e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 151e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 152e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 153229ab603SXuan Hu 154d91483a6Sfdy //Type of uop Div 155e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 156e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 157d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 158395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 159d91483a6Sfdy 1607635b2a1SZiyue Zhang val isVstore = FuType.isVStore(latchedInst.fuType) 1617635b2a1SZiyue Zhang 162e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 163e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 164e25c13faSXuan Hu 165e25c13faSXuan Hu //uops dispatch 166e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 167e25c13faSXuan Hu val state = RegInit(s_idle) 168e25c13faSXuan Hu val stateNext = WireDefault(state) 169e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 170e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 171e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 172964d9a87SZiyue Zhang val e64 = 3.U(2.W) 1734aa00286SXuan Hu val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U) 1744aa00286SXuan Hu val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U 1754aa00286SXuan Hu val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U 1767f9f0a79SzhanglyGit 177d91483a6Sfdy //uop div up to maxUopSize 178d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 179e25c13faSXuan Hu csBundle.foreach { case dst => 180e25c13faSXuan Hu dst := latchedInst 181e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 182e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 183d91483a6Sfdy dst.firstUop := false.B 184d91483a6Sfdy dst.lastUop := false.B 18531c51290Szhanglinjuan dst.vlsInstr := false.B 186d91483a6Sfdy } 187d91483a6Sfdy 188d91483a6Sfdy csBundle(0).firstUop := true.B 189d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 190d91483a6Sfdy 191189ec863SzhanglyGit switch(typeOfSplit) { 192e25c13faSXuan Hu is(UopSplitType.VSET) { 1934cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 194189ec863SzhanglyGit when(isVsetSimple) { 1954cdab2a9SXuan Hu // Default 1964cdab2a9SXuan Hu // uop0 set rd, never flushPipe 197d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 198d91483a6Sfdy csBundle(0).flushPipe := false.B 199d91483a6Sfdy csBundle(0).rfWen := true.B 2004cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 201430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 202e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 203e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 2044cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 205d8ceb649SZiyue Zhang // write nothing, uop0 is a nop instruction 206d8ceb649SZiyue Zhang csBundle(0).rfWen := false.B 207d8ceb649SZiyue Zhang csBundle(0).fpWen := false.B 208d8ceb649SZiyue Zhang csBundle(0).vecWen := false.B 209e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2104cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 211*b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 212*b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 213*b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 214*b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 215*b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2164cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2174cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2184cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2194cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 2200f423558SZiyue-Zhang csBundle(0).lsrc(0) := src2 221d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 222c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 223964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 224964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 225964d9a87SZiyue Zhang csBundle(0).rfWen := false.B 226c8cff56fSsinsanction csBundle(0).fpWen := false.B 227c8cff56fSsinsanction csBundle(0).vecWen := true.B 228e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 229d91483a6Sfdy csBundle(0).flushPipe := false.B 2304cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 231d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2324cdab2a9SXuan Hu // vl 233*b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 234*b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 235*b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 236*b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 237*b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2384cdab2a9SXuan Hu // vtype 239c8cff56fSsinsanction csBundle(1).srcType(1) := SrcType.vp 240c8cff56fSsinsanction csBundle(1).lsrc(1) := VECTOR_TMP_REG_LMUL.U 241e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 242e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 243430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 24417d9db4eSZiyue Zhang }.elsewhen(dest === 0.U) { 24517d9db4eSZiyue Zhang // write nothing, uop0 is a nop instruction 24617d9db4eSZiyue Zhang csBundle(0).rfWen := false.B 24717d9db4eSZiyue Zhang csBundle(0).fpWen := false.B 24817d9db4eSZiyue Zhang csBundle(0).vecWen := false.B 249e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 250d91483a6Sfdy } 25196a12457Ssinsanction // use bypass vtype from vtypeGen 25296a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 25396a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 254d91483a6Sfdy } 255d91483a6Sfdy } 25617ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 257d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 258d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 259d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 260d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 261d91483a6Sfdy csBundle(i).ldest := dest + i.U 262d91483a6Sfdy csBundle(i).uopIdx := i.U 263d91483a6Sfdy } 264d91483a6Sfdy } 265684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 266395c8649SZiyue-Zhang /* 267b50f8edeSsinsanction f to vector move 268395c8649SZiyue-Zhang */ 269395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 270395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 271b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 272395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 273395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 274395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 275395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 276395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 277783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 278395c8649SZiyue-Zhang /* 279395c8649SZiyue-Zhang LMUL 280395c8649SZiyue-Zhang */ 281684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 282395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 283395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 284395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 285395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 286395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 287395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 288684d7aceSxiaofeibao-xjtu } 289684d7aceSxiaofeibao-xjtu } 29017ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 291d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 292d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 293d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 294d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 295d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 296d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 297d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 298d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 299d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 300d91483a6Sfdy } 301d91483a6Sfdy } 30217ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 303d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 304d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 305d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 306d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 307d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 308d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 309d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 310d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 311d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 312d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 313d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 314d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 315d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 316d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 317d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 318d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 319d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 320d91483a6Sfdy } 321d91483a6Sfdy } 32217ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 323d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 324d91483a6Sfdy csBundle(i).lsrc(1) := src2 325d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 326d91483a6Sfdy csBundle(i).ldest := dest + i.U 327d91483a6Sfdy csBundle(i).uopIdx := i.U 328d91483a6Sfdy } 329d91483a6Sfdy } 33017ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 331d91483a6Sfdy /* 332395c8649SZiyue-Zhang i/f to vector move 333d91483a6Sfdy */ 334395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 335d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 336b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 337d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3387c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 339395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 340395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 341d91483a6Sfdy csBundle(0).rfWen := false.B 3427c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3437c67deccSZiyue Zhang csBundle(0).vecWen := true.B 344d91483a6Sfdy /* 3457c67deccSZiyue Zhang vmv.s.x 346d91483a6Sfdy */ 3477c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3487c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 349d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3507c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 351d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 352d91483a6Sfdy csBundle(1).lsrc(2) := dest 353d91483a6Sfdy csBundle(1).ldest := dest 354d91483a6Sfdy csBundle(1).rfWen := false.B 355d91483a6Sfdy csBundle(1).fpWen := false.B 356d91483a6Sfdy csBundle(1).vecWen := true.B 3577c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 358d91483a6Sfdy } 35917ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 360d91483a6Sfdy /* 361d6059658SZiyue Zhang i to vector move 362d91483a6Sfdy */ 363d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 364d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 365b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 366d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 367fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 368fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 369b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 370fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 371783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 372fc85f18fSZiyue Zhang /* 373fc85f18fSZiyue Zhang LMUL 374fc85f18fSZiyue Zhang */ 375fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 376fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 377fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 378d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 379d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 380d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 381d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 382d91483a6Sfdy } 383d91483a6Sfdy } 38417ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 385d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 386d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 387d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 388d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 389d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 390d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 391d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 392d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 393d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 394d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 395d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 396d91483a6Sfdy } 397d91483a6Sfdy } 3983748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 399395c8649SZiyue-Zhang /* 400395c8649SZiyue-Zhang f to vector move 401395c8649SZiyue-Zhang */ 402395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 403395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 404b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 405395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 406395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 407395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 408395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 409395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 410395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 411395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 412395c8649SZiyue-Zhang 4133748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 414395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 415395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 4163748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 417395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 418395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 419395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 420395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 421395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 422395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 423395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 424395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 425395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4263748ec56Sxiaofeibao-xjtu } 4273748ec56Sxiaofeibao-xjtu } 42817ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 429d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 430d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 431d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 432d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 433d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 434d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 435d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 436d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 437d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 438d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 439d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 440d91483a6Sfdy } 441d91483a6Sfdy } 44217ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 443d91483a6Sfdy /* 444d6059658SZiyue Zhang i to vector move 445d91483a6Sfdy */ 446d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 447d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 448b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 449d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 450fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 451fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 452b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 453fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 454d91483a6Sfdy 455d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 456fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 457fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 458d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 459d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 460d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 461d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 462fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 463fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 464d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 465d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 466d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 467d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 468d91483a6Sfdy } 469d91483a6Sfdy } 47017ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 471d91483a6Sfdy /* 472d6059658SZiyue Zhang i to vector move 473d91483a6Sfdy */ 474d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 475d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 476b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 477d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 478fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 479fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 480b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 481fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 482d91483a6Sfdy 483d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 484fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 485fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 486d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 487d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 488d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 489d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 490fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 491fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 492d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 493d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 494d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 495d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 496d91483a6Sfdy } 497d91483a6Sfdy } 49817ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 499d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 500d91483a6Sfdy 501d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 502d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 503d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 504d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 505d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 506d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 507d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 508d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 509d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 510d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 511d91483a6Sfdy } 512d91483a6Sfdy } 5133748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 514395c8649SZiyue-Zhang /* 515395c8649SZiyue-Zhang f to vector move 516395c8649SZiyue-Zhang */ 517395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 518395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 519b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 520395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 521395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 522395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 523395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 524395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 525395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 526395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 527395c8649SZiyue-Zhang 5283748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 529395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 530395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 531395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 532395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 533395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 534395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 535395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 536395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 537395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 538395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 539395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 540395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5413748ec56Sxiaofeibao-xjtu } 5423748ec56Sxiaofeibao-xjtu } 54317ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 544d91483a6Sfdy /* 545d6059658SZiyue Zhang i to vector move 546d91483a6Sfdy */ 547d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 548d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 549b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 550d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 551fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 552fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 553b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 554fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 555d91483a6Sfdy 556d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 557fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 558fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 559d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 560d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 561d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 562d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 563fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 564fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 565d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 566d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 567d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 568d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 569d91483a6Sfdy } 570d91483a6Sfdy } 57117ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 572d91483a6Sfdy csBundle(0).lsrc(2) := dest 573d6f9198fSXuan Hu csBundle(0).ldest := dest 574d91483a6Sfdy csBundle(0).uopIdx := 0.U 575d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 576d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 577d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 578d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 579d6f9198fSXuan Hu csBundle(i).ldest := dest 580d91483a6Sfdy csBundle(i).uopIdx := i.U 581d91483a6Sfdy } 582d91483a6Sfdy } 583f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 584395c8649SZiyue-Zhang /* 585395c8649SZiyue-Zhang f to vector move 586395c8649SZiyue-Zhang */ 587395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 588395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 589b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 590395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 591395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 592395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 593395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 594395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 595395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 596395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 597395c8649SZiyue-Zhang //LMUL 598395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 599395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 600395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 601395c8649SZiyue-Zhang csBundle(1).ldest := dest 602395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 603f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 604395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 605395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 606395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 607395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 608395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 609395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 610f06d6d60Sxiaofeibao-xjtu } 611f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 612f06d6d60Sxiaofeibao-xjtu } 61317ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 614d91483a6Sfdy /* 615d6059658SZiyue Zhang i to vector move 616d91483a6Sfdy */ 617d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 618d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 619b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 620d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 621fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 622fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 623b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 624fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 625d91483a6Sfdy //LMUL 626fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 627fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 628d91483a6Sfdy csBundle(1).lsrc(2) := dest 629d6f9198fSXuan Hu csBundle(1).ldest := dest 630d91483a6Sfdy csBundle(1).uopIdx := 0.U 631d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 632fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 633fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 634d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 635d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 636d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 637d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 638d91483a6Sfdy } 639d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 640d91483a6Sfdy } 64117ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 642d91483a6Sfdy /* 643d6059658SZiyue Zhang i to vector move 644d91483a6Sfdy */ 645d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 646d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 647b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 648d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 649fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 650fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 651b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 652fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 653d91483a6Sfdy //LMUL 654fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 655fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 656d91483a6Sfdy csBundle(1).lsrc(2) := dest 657d91483a6Sfdy csBundle(1).ldest := dest 658d91483a6Sfdy csBundle(1).uopIdx := 0.U 659d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 660d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 661d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 662d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 663d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 664d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 665d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 666d91483a6Sfdy } 667d91483a6Sfdy } 66817ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 669395c8649SZiyue-Zhang /* 670b50f8edeSsinsanction f to vector move 671395c8649SZiyue-Zhang */ 672d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 673395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 674b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 675395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 676395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 677395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 678395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 679395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 680395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 681395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 682395c8649SZiyue-Zhang //LMUL 683395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 684395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 685395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 686395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 687395c8649SZiyue-Zhang csBundle(1).ldest := dest 688395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 689d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 690395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 691395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 692395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 693395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 694395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 695395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 696d91483a6Sfdy } 697d91483a6Sfdy } 69817ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 699d91483a6Sfdy /* 700d6059658SZiyue Zhang i to vector move 701d91483a6Sfdy */ 702d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 703d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 704b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 705d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 706fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 707fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 708b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 709fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 710d91483a6Sfdy //LMUL 711d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 712d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 713d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 714d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 715d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 716d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 717fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 718d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 719d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 720fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 721fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 722d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 723fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 724d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 725d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 726d91483a6Sfdy } 727d91483a6Sfdy } 7288cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 7298cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 730d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 731d91483a6Sfdy } 73217ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 733395c8649SZiyue-Zhang /* 734b50f8edeSsinsanction f to vector move 735395c8649SZiyue-Zhang */ 736395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 737395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 738b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 739395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 740395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 741395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 742395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 743395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 744395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 745395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 746d91483a6Sfdy //LMUL 747d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 748395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 749395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 750395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 751395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 752395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 753395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 754395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 755395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 756395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 757395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 758395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 759395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 760395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 761395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 762d91483a6Sfdy } 763395c8649SZiyue-Zhang } 764395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 765395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 766d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 767d91483a6Sfdy } 76817ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 769aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 770d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 771d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 772d91483a6Sfdy csBundle(0).lsrc(1) := src2 773d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 774d91483a6Sfdy csBundle(0).uopIdx := 0.U 775d91483a6Sfdy } 776aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 777d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 778d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 779d91483a6Sfdy csBundle(0).lsrc(1) := src2 780d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 781d91483a6Sfdy csBundle(0).uopIdx := 0.U 782d91483a6Sfdy 783d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 784d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 785d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 786d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 787d91483a6Sfdy csBundle(1).uopIdx := 1.U 788d91483a6Sfdy 789d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 790d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 791d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 792d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 793d91483a6Sfdy csBundle(2).uopIdx := 2.U 794d91483a6Sfdy } 795aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 796d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 797d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 798d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 799d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 800d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 801d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 802d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 803d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 804d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 805d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 806d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 807d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 808d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 809d91483a6Sfdy } 810d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 811d91483a6Sfdy csBundle(i).uopIdx := i.U 812d91483a6Sfdy } 813d91483a6Sfdy } 814caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 815caa15984SZiyue Zhang /* 816caa15984SZiyue Zhang * 2 <= vlmul <= 8 817caa15984SZiyue Zhang */ 818d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 819d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 820d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 821d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 822d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 823d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 824d91483a6Sfdy } 825d91483a6Sfdy } 826582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 827aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 828aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 829582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 830582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 831582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 832582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 833582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 834582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 835582849ffSxiaofeibao-xjtu } 836582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 837582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 838582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 839582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 840582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 841582849ffSxiaofeibao-xjtu } 842582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 843582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 844582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 845582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 846582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 847582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 848582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 849582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 850582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 851582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 852582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 853582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 854582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 855582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 856582849ffSxiaofeibao-xjtu } 857582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 858582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 859582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 860582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 861582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 862582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 863582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 864582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 865582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 866582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 867582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 868582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 869582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 870582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 871582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 872582849ffSxiaofeibao-xjtu } 873582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 874582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 875582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 876582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 877582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 878582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 879582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 880582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 881582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 882582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 883582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 884582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 885582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 886582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 887582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 888582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 889582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 890582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 891582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 892582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 893582849ffSxiaofeibao-xjtu } 894582849ffSxiaofeibao-xjtu } 895582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 896582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 897582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 898582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 899582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 900582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 901582849ffSxiaofeibao-xjtu } 902582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 903582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 904582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 905582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 906582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 907582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 908582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 909582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 910582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 911582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 912582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 913582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 914582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 915582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 916582849ffSxiaofeibao-xjtu } 917582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 918582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 919582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 920582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 921582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 922582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 923582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 924582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 925582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 926582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 927582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 928582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 929582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 930582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 931582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 932582849ffSxiaofeibao-xjtu } 933582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 934582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 935582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 936582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 937582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 938582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 939582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 940582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 941582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 942582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 943582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 944582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 945582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 946582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 947582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 948582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 949582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 950582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 951582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 952582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 953582849ffSxiaofeibao-xjtu } 954582849ffSxiaofeibao-xjtu } 955582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 956582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 957582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 958582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 959582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 960582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 961582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 962582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 963582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 964582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 965582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 966582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 967582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 968582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 969582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 970582849ffSxiaofeibao-xjtu } 971582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 972582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 973582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 974582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 975582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 976582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 977582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 978582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 979582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 980582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 981582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 982582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 983582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 984582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 985582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 986582849ffSxiaofeibao-xjtu } 987582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 988582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 989582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 990582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 991582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 992582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 993582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 994582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 995582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 996582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 997582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 998582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 999582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1000582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 1001582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 1002582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1003582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 1004582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 1005582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 1006582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 1007582849ffSxiaofeibao-xjtu } 1008582849ffSxiaofeibao-xjtu } 1009582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1010582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 1011582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1012582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1013582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1014582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1015582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1016582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1017582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1018582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1019582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1020582849ffSxiaofeibao-xjtu } 1021582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1022582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1023582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1024582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1025582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1026582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1027582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1028582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1029582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1030582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1031582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1032582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1033582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1034582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1035582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1036582849ffSxiaofeibao-xjtu } 1037582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1038582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1039582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1040582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1041582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1042582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1043582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1044582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1045582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1046582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1047582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1048582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1049582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1050582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1051582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1052582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1053582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1054582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1055582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1056582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1057582849ffSxiaofeibao-xjtu } 1058582849ffSxiaofeibao-xjtu } 1059582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1060582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1061582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1062582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1063582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1064582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1065582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1066582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1067582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1068582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1069582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1070582849ffSxiaofeibao-xjtu } 1071582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1072582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1073582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1074582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1075582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1076582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1077582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1078582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1079582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1080582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1081582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1082582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1083582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1084582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1085582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1086582849ffSxiaofeibao-xjtu } 1087582849ffSxiaofeibao-xjtu } 1088582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1089582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1090582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1091582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1092582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1093582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1094582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1095582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1096582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1097582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1098582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1099582849ffSxiaofeibao-xjtu } 1100582849ffSxiaofeibao-xjtu } 1101582849ffSxiaofeibao-xjtu } 1102d91483a6Sfdy 1103b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1104b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1105aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1106aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1107e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1108b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1109b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1110b94b1889Sxiaofeibao-xjtu val vlmax = 16 1111b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1112b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1113b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1114b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1115b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1116b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1117b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1118b94b1889Sxiaofeibao-xjtu } 1119b94b1889Sxiaofeibao-xjtu } 1120b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1121b94b1889Sxiaofeibao-xjtu val vlmax = 32 1122b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1123b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1124b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1125b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1126b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1127b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1128b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1129b94b1889Sxiaofeibao-xjtu } 1130b94b1889Sxiaofeibao-xjtu } 1131b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1132b94b1889Sxiaofeibao-xjtu val vlmax = 64 1133b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1134b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1135b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1136b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1137b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1138b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1139b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1140b94b1889Sxiaofeibao-xjtu } 1141b94b1889Sxiaofeibao-xjtu } 1142b94b1889Sxiaofeibao-xjtu } 1143b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1144b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1145b94b1889Sxiaofeibao-xjtu val vlmax = 8 1146b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1147b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1148b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1149b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1150b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1151b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1152b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1153b94b1889Sxiaofeibao-xjtu } 1154b94b1889Sxiaofeibao-xjtu } 1155b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1156b94b1889Sxiaofeibao-xjtu val vlmax = 16 1157b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1158b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1159b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1160b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1161b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1162b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1163b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1164b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1165b94b1889Sxiaofeibao-xjtu } 1166b94b1889Sxiaofeibao-xjtu } 1167b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1168b94b1889Sxiaofeibao-xjtu val vlmax = 32 1169b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1170b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1171b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1172b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1173b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1174b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1175b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1176b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1177b94b1889Sxiaofeibao-xjtu } 1178b94b1889Sxiaofeibao-xjtu } 1179b94b1889Sxiaofeibao-xjtu } 1180b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1181b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1182b94b1889Sxiaofeibao-xjtu val vlmax = 4 1183b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1184b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1185b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1186b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1187b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1188b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1189b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1190b94b1889Sxiaofeibao-xjtu } 1191b94b1889Sxiaofeibao-xjtu } 1192b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1193b94b1889Sxiaofeibao-xjtu val vlmax = 8 1194b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1195b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1196b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1197b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1198b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1199b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1200b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1201b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1202b94b1889Sxiaofeibao-xjtu } 1203b94b1889Sxiaofeibao-xjtu } 1204b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1205b94b1889Sxiaofeibao-xjtu val vlmax = 16 1206b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1207b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1208b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1209b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1210b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1211b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1212b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1213b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1214b94b1889Sxiaofeibao-xjtu } 1215b94b1889Sxiaofeibao-xjtu } 1216b94b1889Sxiaofeibao-xjtu } 1217b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1218b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1219b94b1889Sxiaofeibao-xjtu val vlmax = 2 1220b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1221b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1222b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1223b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1224b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1225b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1226b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1227b94b1889Sxiaofeibao-xjtu } 1228b94b1889Sxiaofeibao-xjtu } 1229b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1230b94b1889Sxiaofeibao-xjtu val vlmax = 4 1231b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1232b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1233b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1234b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1235b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1236b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1237b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1238b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1239b94b1889Sxiaofeibao-xjtu } 1240b94b1889Sxiaofeibao-xjtu } 1241b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1242b94b1889Sxiaofeibao-xjtu val vlmax = 8 1243b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1244b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1245b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1246b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1247b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1248b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1249b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1250b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1251b94b1889Sxiaofeibao-xjtu } 1252b94b1889Sxiaofeibao-xjtu } 1253b94b1889Sxiaofeibao-xjtu } 1254b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1255b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1256b94b1889Sxiaofeibao-xjtu val vlmax = 2 1257b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1258b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1259b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1260b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1261b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1262b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1263b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1264b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1265b94b1889Sxiaofeibao-xjtu } 1266b94b1889Sxiaofeibao-xjtu } 1267b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1268b94b1889Sxiaofeibao-xjtu val vlmax = 4 1269b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1270b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1271b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1272b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1273b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1274b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1275b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1276b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1277b94b1889Sxiaofeibao-xjtu } 1278b94b1889Sxiaofeibao-xjtu } 1279b94b1889Sxiaofeibao-xjtu } 1280b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1281b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1282b94b1889Sxiaofeibao-xjtu val vlmax = 2 1283b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1284b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1285b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1286b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1287b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1288b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1289b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1290b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1291b94b1889Sxiaofeibao-xjtu } 1292b94b1889Sxiaofeibao-xjtu } 1293b94b1889Sxiaofeibao-xjtu } 1294b94b1889Sxiaofeibao-xjtu } 1295d6059658SZiyue Zhang 129617ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1297d6059658SZiyue Zhang // i to vector move 1298d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1299d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1300b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1301d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1302fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1303fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1304b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1305fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1306d91483a6Sfdy // LMUL 1307d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1308d91483a6Sfdy for (j <- 0 to i) { 13094ee69032SzhanglyGit val old_vd = if (j == 0) { 13104ee69032SzhanglyGit dest + i.U 1311fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13124ee69032SzhanglyGit val vd = if (j == i) { 13134ee69032SzhanglyGit dest + i.U 1314fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1315fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1316fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1317d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1318d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1319d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1320d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1321d91483a6Sfdy } 1322d91483a6Sfdy } 1323d91483a6Sfdy 132417ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1325d6059658SZiyue Zhang // i to vector move 1326d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1327d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1328b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1329d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1330fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1331fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1332b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1333fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1334d91483a6Sfdy // LMUL 1335d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1336d91483a6Sfdy for (j <- (0 to i).reverse) { 1337d91483a6Sfdy when(i.U < lmul) { 13384ee69032SzhanglyGit val old_vd = if (j == 0) { 13394ee69032SzhanglyGit dest + lmul - 1.U - i.U 1340fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13414ee69032SzhanglyGit val vd = if (j == i) { 13424ee69032SzhanglyGit dest + lmul - 1.U - i.U 1343fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1344fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1345fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1346d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1347d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1348d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1349d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1350d91483a6Sfdy } 1351d91483a6Sfdy } 1352d91483a6Sfdy } 1353d91483a6Sfdy 135417ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1355d91483a6Sfdy // LMUL 1356d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1357d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1358d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1359d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1360d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1361d91483a6Sfdy csBundle(i).rfWen := false.B 1362cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1363d91483a6Sfdy csBundle(i).vecWen := true.B 1364d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1365d91483a6Sfdy csBundle(i).lsrc(1) := src2 1366d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1367d91483a6Sfdy csBundle(i).ldest := ldest 1368d91483a6Sfdy csBundle(i).uopIdx := i.U 1369d91483a6Sfdy } 1370cd2c45feSZiyue Zhang csBundle(lmul - 1.U).rfWen := true.B 1371cd2c45feSZiyue Zhang csBundle(lmul - 1.U).fpWen := false.B 1372d91483a6Sfdy csBundle(lmul - 1.U).vecWen := false.B 1373cd2c45feSZiyue Zhang csBundle(lmul - 1.U).ldest := dest 1374d91483a6Sfdy } 1375d91483a6Sfdy 137617ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1377d91483a6Sfdy // LMUL 1378d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1379d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1380d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1381d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1382d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1383d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1384d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1385d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1386d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1387d91483a6Sfdy 1388d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1389d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1390d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1391d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1392d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1393d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1394d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1395d91483a6Sfdy } 1396d91483a6Sfdy } 1397d91483a6Sfdy 139817ec87f2SXuan Hu is(UopSplitType.VEC_M0X_VFIRST) { 1399d91483a6Sfdy // LMUL 1400cd2c45feSZiyue Zhang csBundle(0).rfWen := true.B 1401cd2c45feSZiyue Zhang csBundle(0).fpWen := false.B 1402cd2c45feSZiyue Zhang csBundle(0).vecWen := false.B 1403cd2c45feSZiyue Zhang csBundle(0).ldest := dest 1404d91483a6Sfdy } 1405189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1406189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1407189ec863SzhanglyGit when(i.U < lmul){ 1408189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1409189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1410189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1411189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1412189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1413189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1414189ec863SzhanglyGit } otherwise { 1415189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1416189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1417189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1418189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1419189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1420189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1421189ec863SzhanglyGit } 1422189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1423189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1424189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1425189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1426189ec863SzhanglyGit } 1427189ec863SzhanglyGit } 1428189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1429189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1430189ec863SzhanglyGit for (i <- 0 until len) 1431189ec863SzhanglyGit for (j <- 0 until len) { 1432189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1433189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1434189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1435189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1436189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1437189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1438189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1439189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1440189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1441189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1442189ec863SzhanglyGit } 1443189ec863SzhanglyGit } 1444aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1445189ec863SzhanglyGit is("b001".U ){ 1446189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1447189ec863SzhanglyGit } 1448189ec863SzhanglyGit is("b010".U ){ 1449189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1450189ec863SzhanglyGit } 1451189ec863SzhanglyGit is("b011".U ){ 1452189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1453189ec863SzhanglyGit } 1454189ec863SzhanglyGit } 1455189ec863SzhanglyGit } 1456189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1457189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1458189ec863SzhanglyGit for (i <- 0 until len) 1459189ec863SzhanglyGit for (j <- 0 until len) { 1460fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1461189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1462189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1463fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1464189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1465fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1466189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1467fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1468189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1469189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1470189ec863SzhanglyGit } 1471189ec863SzhanglyGit } 1472d6059658SZiyue Zhang // i to vector move 1473189ec863SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 1474189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1475b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1476189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1477fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1478fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1479b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 148093a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 148193a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1482fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1483189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1484783e318eSsinceforYy switch(vlmulReg) { 1485189ec863SzhanglyGit is("b001".U ){ 1486189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1487189ec863SzhanglyGit } 1488189ec863SzhanglyGit is("b010".U ){ 1489189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1490189ec863SzhanglyGit } 1491189ec863SzhanglyGit is("b011".U ){ 1492189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1493189ec863SzhanglyGit } 1494189ec863SzhanglyGit } 1495189ec863SzhanglyGit } 1496189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1497189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1498189ec863SzhanglyGit for (i <- 0 until len) 1499189ec863SzhanglyGit for (j <- 0 until len) { 1500189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1501189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1502189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1503189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1504189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1505189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1506189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1507189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1508189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1509189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1510189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1511189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1512189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1513189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1514189ec863SzhanglyGit } 1515189ec863SzhanglyGit } 1516189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1517189ec863SzhanglyGit for (i <- 0 until len) 1518189ec863SzhanglyGit for (j <- 0 until len) { 1519189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1520189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1521189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1522189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1523189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1524189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1525189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1526189ec863SzhanglyGit } 1527189ec863SzhanglyGit } 152893a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 152993a5bfb8SZiyue Zhang for (i <- 0 until len) 153093a5bfb8SZiyue Zhang for (j <- 0 until len) { 153193a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 153293a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 153393a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 153493a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 153593a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 153693a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 153793a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 153893a5bfb8SZiyue Zhang } 153993a5bfb8SZiyue Zhang } 154093a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 154193a5bfb8SZiyue Zhang for (i <- 0 until len) 154293a5bfb8SZiyue Zhang for (j <- 0 until len) { 154393a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 154493a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 154593a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 154693a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 154793a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 154893a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 154993a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 155093a5bfb8SZiyue Zhang } 155193a5bfb8SZiyue Zhang } 1552aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1553189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 155493a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 155593a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 155693a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 155793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1558189ec863SzhanglyGit }.otherwise{ 1559189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1560189ec863SzhanglyGit } 156193a5bfb8SZiyue Zhang switch(vlmulReg) { 1562189ec863SzhanglyGit is("b001".U) { 1563aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1564189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 156593a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 156693a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 156793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 156893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1569189ec863SzhanglyGit }.otherwise{ 1570189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1571189ec863SzhanglyGit } 1572189ec863SzhanglyGit } 1573189ec863SzhanglyGit is("b010".U) { 1574aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1575189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 157693a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 157793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 157893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 157993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1580189ec863SzhanglyGit }.otherwise{ 1581189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1582189ec863SzhanglyGit } 1583189ec863SzhanglyGit } 1584189ec863SzhanglyGit is("b011".U) { 158593a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 158693a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 158793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 158893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 158993a5bfb8SZiyue Zhang }.otherwise{ 1590189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1591189ec863SzhanglyGit } 1592189ec863SzhanglyGit } 1593189ec863SzhanglyGit } 159493a5bfb8SZiyue Zhang } 1595189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1596189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1597189ec863SzhanglyGit for (i <- 0 until len) { 1598189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1599189ec863SzhanglyGit for (j <- 0 until jlen) { 1600189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1601189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 16023bec463eSlewislzh if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1603189ec863SzhanglyGit } 16043bec463eSlewislzh csBundle(i*(i+3)/2 + j).vecWen := true.B 16053bec463eSlewislzh csBundle(i*(i+3)/2 + j).v0Wen := false.B 16065da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 16075da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 16085da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 16095da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 16103bec463eSlewislzh if (i == 0) { 1611189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 16123bec463eSlewislzh } else { 16133bec463eSlewislzh csBundle(i*(i+3)/2 + j).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16143bec463eSlewislzh } 1615189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1616189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 1617189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1618189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1619189ec863SzhanglyGit } 1620189ec863SzhanglyGit } 1621189ec863SzhanglyGit } 1622aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1623189ec863SzhanglyGit is("b001".U ){ 1624189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1625189ec863SzhanglyGit } 1626189ec863SzhanglyGit is("b010".U ){ 1627189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1628189ec863SzhanglyGit } 1629189ec863SzhanglyGit is("b011".U ){ 1630189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1631189ec863SzhanglyGit } 1632189ec863SzhanglyGit } 1633189ec863SzhanglyGit } 16340a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 16350a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16360a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 16370a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 16380a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 16390a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16400a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16410a34fc22SZiyue Zhang } 16420a34fc22SZiyue Zhang } 1643c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16444ee69032SzhanglyGit /* 16454ee69032SzhanglyGit FMV.D.X 16464ee69032SzhanglyGit */ 16474ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16484ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16494ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 1650c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1651964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1652964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 16534ee69032SzhanglyGit csBundle(0).rfWen := false.B 1654c8cff56fSsinsanction csBundle(0).fpWen := false.B 1655c8cff56fSsinsanction csBundle(0).vecWen := true.B 165631c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16574ee69032SzhanglyGit //LMUL 16584ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 1659c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1660c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16614dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16624ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16634ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 166431c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16654ee69032SzhanglyGit } 16664aa00286SXuan Hu csBundle.head.waitForward := isUsSegment 16674aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isUsSegment 16684ee69032SzhanglyGit } 1669c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1670c4501a6fSZiyue-Zhang /* 1671c4501a6fSZiyue-Zhang FMV.D.X 1672c4501a6fSZiyue-Zhang */ 1673c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1674c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1675c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1676c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1677964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1678964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1679c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1680c8cff56fSsinsanction csBundle(0).fpWen := false.B 1681c8cff56fSsinsanction csBundle(0).vecWen := true.B 168231c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1683c4501a6fSZiyue-Zhang 16846a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16856a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1686e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 16876a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1688c8cff56fSsinsanction csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1689964d9a87SZiyue Zhang csBundle(1).fuType := FuType.i2v.U 1690964d9a87SZiyue Zhang csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1691c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1692c8cff56fSsinsanction csBundle(1).fpWen := false.B 1693c8cff56fSsinsanction csBundle(1).vecWen := true.B 169431c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1695c4501a6fSZiyue-Zhang 1696c4501a6fSZiyue-Zhang //LMUL 1697c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1698c8cff56fSsinsanction csBundle(i + 2).srcType(0) := SrcType.vp 1699c8cff56fSsinsanction csBundle(i + 2).srcType(1) := SrcType.vp 1700c8cff56fSsinsanction csBundle(i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1701c8cff56fSsinsanction csBundle(i + 2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 17024dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1703c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1704c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 170531c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1706c4501a6fSZiyue-Zhang } 17074aa00286SXuan Hu csBundle.head.waitForward := isSdSegment 17084aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isSdSegment 1709c4501a6fSZiyue-Zhang } 1710c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 17112de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE(lmul:Int, nf:Int): Unit ={ 171255f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17132de01baaSZiyue Zhang val vecWen = if (i < lmul * nf) true.B else false.B 17142de01baaSZiyue Zhang val src2Type = if (i < lmul * nf) SrcType.vp else SrcType.no 1715c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1716c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 17172de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := SrcType.no 171855f7bedaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17192de01baaSZiyue Zhang csBundle(i + 1).srcType(2) := src2Type 17202de01baaSZiyue Zhang csBundle(i + 1).lsrc(2) := dest + i.U 172155f7bedaSZiyue Zhang csBundle(i + 1).ldest := dest + i.U 17222de01baaSZiyue Zhang csBundle(i + 1).rfWen := false.B 17232de01baaSZiyue Zhang csBundle(i + 1).fpWen := false.B 17242de01baaSZiyue Zhang csBundle(i + 1).vecWen := vecWen 172555f7bedaSZiyue Zhang csBundle(i + 1).uopIdx := i.U 172655f7bedaSZiyue Zhang csBundle(i + 1).vlsInstr := true.B 172755f7bedaSZiyue Zhang } 172855f7bedaSZiyue Zhang } 17292de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(emul:Int): Unit ={ 17302de01baaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17312de01baaSZiyue Zhang val src1Type = if (i < emul) SrcType.vp else SrcType.no 17322de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := src1Type 17332de01baaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17342de01baaSZiyue Zhang } 17352de01baaSZiyue Zhang } 173655f7bedaSZiyue Zhang 17370cd00663SzhanglyGit val vlmul = vlmulReg 17380cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 17390cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1740c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 174119d66d7fSXuan Hu val simple_lmul = MuxLookup(vlmul, 0.U(2.W))(Array( 1742c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1743c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1744c4501a6fSZiyue-Zhang "b011".U -> 3.U 1745c4501a6fSZiyue-Zhang )) 174619d66d7fSXuan Hu val simple_emul = MuxLookup(vemul, 0.U(2.W))(Array( 1747c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1748c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1749c4501a6fSZiyue-Zhang "b011".U -> 3.U 1750c4501a6fSZiyue-Zhang )) 1751c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1752c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1753c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1754c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1755964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1756964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1757c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1758c8cff56fSsinsanction csBundle(0).fpWen := false.B 1759c8cff56fSsinsanction csBundle(0).vecWen := true.B 176031c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1761c4501a6fSZiyue-Zhang 1762c4501a6fSZiyue-Zhang //LMUL 176355f7bedaSZiyue Zhang when(nf === 0.U) { 176455f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 176555f7bedaSZiyue Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul) 1766c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1767c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1768c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1769c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1770c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1771792b1339SAnzooooo csBundle(i + 1).srcType(2) := SrcType.vp 177255f7bedaSZiyue Zhang // lsrc2 is old vd 1773792b1339SAnzooooo csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1774c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1775c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 177631c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1777c4501a6fSZiyue-Zhang } 177855f7bedaSZiyue Zhang }.otherwise{ 177955f7bedaSZiyue Zhang // nf > 1, is segment indexed load/store 17802de01baaSZiyue Zhang // gen src0, vd 17812de01baaSZiyue Zhang switch(simple_lmul) { 17822de01baaSZiyue Zhang is(0.U) { 17832de01baaSZiyue Zhang switch(nf) { 17842de01baaSZiyue Zhang is(1.U) { 17852de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 2) 178655f7bedaSZiyue Zhang } 17872de01baaSZiyue Zhang is(2.U) { 17882de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 3) 178955f7bedaSZiyue Zhang } 17902de01baaSZiyue Zhang is(3.U) { 17912de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 4) 17922de01baaSZiyue Zhang } 17932de01baaSZiyue Zhang is(4.U) { 17942de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 5) 17952de01baaSZiyue Zhang } 17962de01baaSZiyue Zhang is(5.U) { 17972de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 6) 17982de01baaSZiyue Zhang } 17992de01baaSZiyue Zhang is(6.U) { 18002de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 7) 18012de01baaSZiyue Zhang } 18022de01baaSZiyue Zhang is(7.U) { 18032de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 8) 18042de01baaSZiyue Zhang } 18052de01baaSZiyue Zhang } 18062de01baaSZiyue Zhang } 18072de01baaSZiyue Zhang is(1.U) { 18082de01baaSZiyue Zhang switch(nf) { 18092de01baaSZiyue Zhang is(1.U) { 18102de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 2) 18112de01baaSZiyue Zhang } 18122de01baaSZiyue Zhang is(2.U) { 18132de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 3) 18142de01baaSZiyue Zhang } 18152de01baaSZiyue Zhang is(3.U) { 18162de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 4) 18172de01baaSZiyue Zhang } 18182de01baaSZiyue Zhang } 18192de01baaSZiyue Zhang } 18202de01baaSZiyue Zhang is(2.U) { 18212de01baaSZiyue Zhang switch(nf) { 18222de01baaSZiyue Zhang is(1.U) { 18232de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(4, 2) 18242de01baaSZiyue Zhang } 18252de01baaSZiyue Zhang } 18262de01baaSZiyue Zhang } 18272de01baaSZiyue Zhang } 18282de01baaSZiyue Zhang 18292de01baaSZiyue Zhang // gen src1 18302de01baaSZiyue Zhang switch(simple_emul) { 18312de01baaSZiyue Zhang is(0.U) { 18322de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(1) 18332de01baaSZiyue Zhang } 18342de01baaSZiyue Zhang is(1.U) { 18352de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(2) 18362de01baaSZiyue Zhang } 18372de01baaSZiyue Zhang is(2.U) { 18382de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(4) 18392de01baaSZiyue Zhang } 18402de01baaSZiyue Zhang is(3.U) { 18412de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(8) 184255f7bedaSZiyue Zhang } 184355f7bedaSZiyue Zhang } 18447635b2a1SZiyue Zhang 18457635b2a1SZiyue Zhang // when is vstore instructions, not set vecwen 18467635b2a1SZiyue Zhang when(isVstore) { 18477635b2a1SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 18487635b2a1SZiyue Zhang csBundle(i + 1).vecWen := false.B 18497635b2a1SZiyue Zhang } 18507635b2a1SZiyue Zhang } 185155f7bedaSZiyue Zhang } 18524aa00286SXuan Hu csBundle.head.waitForward := isIxSegment 18534aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isIxSegment 1854c4501a6fSZiyue-Zhang } 1855d91483a6Sfdy } 1856d91483a6Sfdy 1857d91483a6Sfdy //readyFromRename Counter 1858e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1859e25c13faSXuan Hu 1860e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1861e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1862d91483a6Sfdy 1863189ec863SzhanglyGit switch(state) { 1864e25c13faSXuan Hu is(s_idle) { 1865e25c13faSXuan Hu when (inValid) { 1866e25c13faSXuan Hu stateNext := s_active 1867e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1868d91483a6Sfdy } 1869e25c13faSXuan Hu } 1870e25c13faSXuan Hu is(s_active) { 1871e25c13faSXuan Hu when (thisAllOut) { 1872e25c13faSXuan Hu when (inValid) { 1873e25c13faSXuan Hu stateNext := s_active 1874e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1875e25c13faSXuan Hu }.otherwise { 1876e25c13faSXuan Hu stateNext := s_idle 1877e25c13faSXuan Hu uopResNext := 0.U 1878e25c13faSXuan Hu } 1879e25c13faSXuan Hu }.otherwise { 1880e25c13faSXuan Hu stateNext := s_active 1881e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1882e25c13faSXuan Hu } 1883d91483a6Sfdy } 1884d91483a6Sfdy } 1885d91483a6Sfdy 1886e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1887e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1888189ec863SzhanglyGit 1889e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1890d91483a6Sfdy 1891d91483a6Sfdy for(i <- 0 until RenameWidth) { 1892e25c13faSXuan Hu outValids(i) := complexNum > i.U 1893e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1894d91483a6Sfdy } 1895d91483a6Sfdy 1896e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1897e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1898d91483a6Sfdy 1899e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1900e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1901e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1902e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1903e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1904e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1905e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1906e25c13faSXuan Hu// 1907e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1908e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1909e25c13faSXuan Hu// 0.U) 1910e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1911e25c13faSXuan Hu// case(dst, i) => 1912e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1913e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1914e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1915e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1916e25c13faSXuan Hu// ).toSeq) 1917e25c13faSXuan Hu// } 1918e25c13faSXuan Hu// 1919e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1920e25c13faSXuan Hu// case (dst, i) => 1921e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1922e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1923e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1924e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1925e25c13faSXuan Hu// ).toSeq) 1926e25c13faSXuan Hu// } 1927e25c13faSXuan Hu// 1928e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1929e25c13faSXuan Hu// io.deq.complexNum := complexNum 1930e25c13faSXuan Hu// io.deq.validToRename := validToRename 1931e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1932d91483a6Sfdy} 1933