xref: /XiangShan/src/main/scala/xiangshan/backend/decode/DecodeUnitComp.scala (revision a8db15d829fbeffc63c1e3101725a2131cedc087)
1d91483a6Sfdy/***************************************************************************************
2d91483a6Sfdy  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d91483a6Sfdy  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4d91483a6Sfdy  *
5d91483a6Sfdy  * XiangShan is licensed under Mulan PSL v2.
6d91483a6Sfdy  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7d91483a6Sfdy  * You may obtain a copy of Mulan PSL v2 at:
8d91483a6Sfdy  *          http://license.coscl.org.cn/MulanPSL2
9d91483a6Sfdy  *
10d91483a6Sfdy  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d91483a6Sfdy  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d91483a6Sfdy  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d91483a6Sfdy  *
14d91483a6Sfdy  * See the Mulan PSL v2 for more details.
15d91483a6Sfdy  ***************************************************************************************/
16d91483a6Sfdy
17d91483a6Sfdypackage xiangshan.backend.decode
18d91483a6Sfdy
19d91483a6Sfdyimport chipsalliance.rocketchip.config.Parameters
20d91483a6Sfdyimport chisel3._
21d91483a6Sfdyimport chisel3.util._
22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions
23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat
24d91483a6Sfdyimport utils._
25d91483a6Sfdyimport utility._
26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr
27d91483a6Sfdyimport xiangshan._
28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU
29d91483a6Sfdyimport xiangshan.backend.fu.FuType
30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._
31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst}
32b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
33d91483a6Sfdyimport yunsuan.VpermType
34d91483a6Sfdy
35d91483a6Sfdyimport scala.collection.Seq
36d91483a6Sfdy
37d91483a6Sfdytrait VectorConstants {
38d91483a6Sfdy  val MAX_VLMUL = 8
39d91483a6Sfdy  val FP_TMP_REG_MV = 32
40d91483a6Sfdy  val VECTOR_TMP_REG_LMUL = 32 // 32~38  ->  7
41d91483a6Sfdy  val VECTOR_VCONFIG = 39
42d91483a6Sfdy}
43d91483a6Sfdy
44d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle {
45d91483a6Sfdy  val enq = new Bundle { val staticInst = Input(new StaticInst) }
46d91483a6Sfdy  val vtype = Input(new VType)
47d91483a6Sfdy  val isComplex = Input(Vec(DecodeWidth - 1, Bool()))
48d91483a6Sfdy  val validFromIBuf = Input(Vec(DecodeWidth, Bool()))
49d91483a6Sfdy  val readyFromRename = Input(Vec(RenameWidth, Bool()))
50d91483a6Sfdy  val deq = new Bundle {
51d91483a6Sfdy    val decodedInsts = Output(Vec(RenameWidth, new DecodedInst))
52d91483a6Sfdy    val isVset = Output(Bool())
53d91483a6Sfdy    val readyToIBuf = Output(Vec(DecodeWidth, Bool()))
54d91483a6Sfdy    val validToRename = Output(Vec(RenameWidth, Bool()))
55d91483a6Sfdy    val complexNum = Output(UInt(3.W))
56d91483a6Sfdy  }
57d91483a6Sfdy  val csrCtrl = Input(new CustomCSRCtrlIO)
58d91483a6Sfdy}
59d91483a6Sfdy/**
60d91483a6Sfdy  * @author zly
61d91483a6Sfdy  */
62d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants {
63d91483a6Sfdy  val io = IO(new DecodeUnitCompIO)
64d91483a6Sfdy
65d91483a6Sfdy  val maxUopSize = MaxUopSize
66d91483a6Sfdy  //input bits
67d91483a6Sfdy  val staticInst = Wire(new StaticInst)
68d91483a6Sfdy
69d91483a6Sfdy  staticInst := io.enq.staticInst
70d91483a6Sfdy
71d91483a6Sfdy  val src1 = Cat(0.U(1.W), staticInst.instr(19, 15))
72d91483a6Sfdy  val src2 = Cat(0.U(1.W), staticInst.instr(24, 20))
73d91483a6Sfdy  val dest = Cat(0.U(1.W), staticInst.instr(11, 7))
74d91483a6Sfdy
75d91483a6Sfdy  //output bits
76d91483a6Sfdy  val decodedInsts = Wire(Vec(RenameWidth, new DecodedInst))
77d91483a6Sfdy  val validToRename = Wire(Vec(RenameWidth, Bool()))
78d91483a6Sfdy  val readyToIBuf = Wire(Vec(DecodeWidth, Bool()))
79d91483a6Sfdy  val complexNum = Wire(UInt(3.W))
80d91483a6Sfdy
81d91483a6Sfdy  //output of DecodeUnit
82d91483a6Sfdy  val decodedInsts_u = Wire(new DecodedInst)
83d91483a6Sfdy  val isVset_u = Wire(Bool())
84d91483a6Sfdy
85d91483a6Sfdy  //pre decode
86d91483a6Sfdy  val simple = Module(new DecodeUnit)
87d91483a6Sfdy  simple.io.enq.ctrlFlow := staticInst
88d91483a6Sfdy  simple.io.enq.vtype := io.vtype
89d91483a6Sfdy  simple.io.csrCtrl := io.csrCtrl
90d91483a6Sfdy  decodedInsts_u := simple.io.deq.decodedInst
91d91483a6Sfdy  isVset_u := simple.io.deq.decodedInst.isVset
92d91483a6Sfdy  when(isVset_u) {
93d91483a6Sfdy    when(dest === 0.U && src1 === 0.U) {
94*a8db15d8Sfdy      decodedInsts_u.fuOpType := VSETOpType.keepVl(simple.io.deq.decodedInst.fuOpType)
95d91483a6Sfdy    }.elsewhen(src1 === 0.U) {
96*a8db15d8Sfdy      decodedInsts_u.fuOpType := VSETOpType.setVlmax(simple.io.deq.decodedInst.fuOpType)
97*a8db15d8Sfdy    }
98*a8db15d8Sfdy    when(io.vtype.illegal){
99*a8db15d8Sfdy      decodedInsts_u.flushPipe := true.B
100d91483a6Sfdy    }
101d91483a6Sfdy  }
102d91483a6Sfdy  //Type of uop Div
103d91483a6Sfdy  val typeOfDiv = decodedInsts_u.uopDivType
104d91483a6Sfdy
105d91483a6Sfdy  //LMUL
106d91483a6Sfdy  val lmul = MuxLookup(simple.io.enq.vtype.vlmul, 1.U(4.W), Array(
107d91483a6Sfdy    "b001".U -> 2.U,
108d91483a6Sfdy    "b010".U -> 4.U,
109d91483a6Sfdy    "b011".U -> 8.U
110d91483a6Sfdy  ))
111d91483a6Sfdy  val numOfUopVslide = MuxLookup(simple.io.enq.vtype.vlmul, 1.U(log2Up(maxUopSize+1).W), Array(
112d91483a6Sfdy    "b001".U -> 3.U,
113d91483a6Sfdy    "b010".U -> 10.U,
114d91483a6Sfdy    "b011".U -> 36.U
115d91483a6Sfdy  ))
116d91483a6Sfdy  //number of uop
117d91483a6Sfdy  val numOfUop = MuxLookup(typeOfDiv, 1.U(log2Up(maxUopSize+1).W), Array(
118d91483a6Sfdy    UopDivType.VEC_0XV         -> 2.U,
119d91483a6Sfdy    UopDivType.DIR -> Mux(dest =/= 0.U, 2.U,
120d91483a6Sfdy                        Mux(src1 =/= 0.U, 1.U,
121d91483a6Sfdy                          Mux(VSETOpType.isVsetvl(decodedInsts_u.fuOpType), 2.U, 1.U))),
122d91483a6Sfdy    UopDivType.VEC_VVV         -> lmul,
123d91483a6Sfdy    UopDivType.VEC_EXT2        -> lmul,
124d91483a6Sfdy    UopDivType.VEC_EXT4        -> lmul,
125d91483a6Sfdy    UopDivType.VEC_EXT8        -> lmul,
126d91483a6Sfdy    UopDivType.VEC_VVM         -> lmul,
127d91483a6Sfdy    UopDivType.VEC_VXM         -> (lmul +& 1.U),
128d91483a6Sfdy    UopDivType.VEC_VXV         -> (lmul +& 1.U),
129d91483a6Sfdy    UopDivType.VEC_VVW         -> Cat(lmul, 0.U(1.W)),     // lmul <= 4
130d91483a6Sfdy    UopDivType.VEC_WVW         -> Cat(lmul, 0.U(1.W)),     // lmul <= 4
131d91483a6Sfdy    UopDivType.VEC_VXW         -> Cat(lmul, 1.U(1.W)),     // lmul <= 4
132d91483a6Sfdy    UopDivType.VEC_WXW         -> Cat(lmul, 1.U(1.W)),     // lmul <= 4
133d91483a6Sfdy    UopDivType.VEC_WVV         -> Cat(lmul, 0.U(1.W)),     // lmul <= 4
134d91483a6Sfdy    UopDivType.VEC_WXV         -> Cat(lmul, 1.U(1.W)),     // lmul <= 4
135d91483a6Sfdy    UopDivType.VEC_SLIDE1UP    -> (lmul +& 1.U),
136d91483a6Sfdy    UopDivType.VEC_FSLIDE1UP   -> lmul,
137d91483a6Sfdy    UopDivType.VEC_SLIDE1DOWN  -> Cat(lmul, 0.U(1.W)),
138d91483a6Sfdy    UopDivType.VEC_FSLIDE1DOWN -> (Cat(lmul, 0.U(1.W)) -1.U),
139d91483a6Sfdy    UopDivType.VEC_VRED        -> lmul,
140d91483a6Sfdy    UopDivType.VEC_SLIDEUP     -> (numOfUopVslide + 1.U),
141d91483a6Sfdy    UopDivType.VEC_ISLIDEUP    -> numOfUopVslide,
142d91483a6Sfdy    UopDivType.VEC_SLIDEDOWN   -> (numOfUopVslide + 1.U),
143d91483a6Sfdy    UopDivType.VEC_ISLIDEDOWN  -> numOfUopVslide,
144d91483a6Sfdy    UopDivType.VEC_M0X         -> (lmul +& 1.U),
145d91483a6Sfdy    UopDivType.VEC_MVV         -> (Cat(lmul, 0.U(1.W)) -1.U),
146d91483a6Sfdy    UopDivType.VEC_M0X_VFIRST  -> 2.U,
147d91483a6Sfdy  ))
148d91483a6Sfdy
149d91483a6Sfdy  //uop div up to maxUopSize
150d91483a6Sfdy  val csBundle = Wire(Vec(maxUopSize, new DecodedInst))
151d91483a6Sfdy  csBundle.map { case dst =>
152d91483a6Sfdy    dst := decodedInsts_u
153d91483a6Sfdy    dst.firstUop := false.B
154d91483a6Sfdy    dst.lastUop := false.B
155d91483a6Sfdy  }
156d91483a6Sfdy
157d91483a6Sfdy  csBundle(0).firstUop := true.B
158d91483a6Sfdy  csBundle(numOfUop - 1.U).lastUop := true.B
159d91483a6Sfdy
160d91483a6Sfdy  switch(typeOfDiv) {
161d91483a6Sfdy    is(UopDivType.DIR) {
162d91483a6Sfdy      when(isVset_u) {
163d91483a6Sfdy        when(dest =/= 0.U) {
164d91483a6Sfdy          csBundle(0).fuType := FuType.vsetiwi.U
165*a8db15d8Sfdy          csBundle(0).fuOpType := VSETOpType.switchDest(decodedInsts_u.fuOpType)
166d91483a6Sfdy          csBundle(0).flushPipe := false.B
167d91483a6Sfdy          csBundle(0).rfWen := true.B
168d91483a6Sfdy          csBundle(0).vecWen := false.B
169d91483a6Sfdy          csBundle(1).ldest := VECTOR_VCONFIG.U
170d91483a6Sfdy        }.elsewhen(src1 =/= 0.U) {
171d91483a6Sfdy          csBundle(0).ldest := VECTOR_VCONFIG.U
172d91483a6Sfdy        }.elsewhen(VSETOpType.isVsetvli(decodedInsts_u.fuOpType)) {
173d91483a6Sfdy          csBundle(0).fuType := FuType.vsetfwf.U
174d91483a6Sfdy          csBundle(0).srcType(0) := SrcType.vp
175d91483a6Sfdy          csBundle(0).lsrc(0) := VECTOR_VCONFIG.U
176d91483a6Sfdy        }.elsewhen(VSETOpType.isVsetvl(decodedInsts_u.fuOpType)) {
177d91483a6Sfdy          csBundle(0).srcType(0) := SrcType.reg
178d91483a6Sfdy          csBundle(0).srcType(1) := SrcType.imm
179d91483a6Sfdy          csBundle(0).lsrc(1) := 0.U
180d91483a6Sfdy          csBundle(0).ldest := FP_TMP_REG_MV.U
181d91483a6Sfdy          csBundle(0).fuType := FuType.i2f.U
182d91483a6Sfdy          csBundle(0).rfWen := false.B
183d91483a6Sfdy          csBundle(0).fpWen := true.B
184d91483a6Sfdy          csBundle(0).vecWen := false.B
185d91483a6Sfdy          csBundle(0).fpu.isAddSub := false.B
186d91483a6Sfdy          csBundle(0).fpu.typeTagIn := FPU.D
187d91483a6Sfdy          csBundle(0).fpu.typeTagOut := FPU.D
188d91483a6Sfdy          csBundle(0).fpu.fromInt := true.B
189d91483a6Sfdy          csBundle(0).fpu.wflags := false.B
190d91483a6Sfdy          csBundle(0).fpu.fpWen := true.B
191d91483a6Sfdy          csBundle(0).fpu.div := false.B
192d91483a6Sfdy          csBundle(0).fpu.sqrt := false.B
193d91483a6Sfdy          csBundle(0).fpu.fcvt := false.B
194d91483a6Sfdy          csBundle(0).flushPipe := false.B
195d91483a6Sfdy          csBundle(1).fuType := FuType.vsetfwf.U
196d91483a6Sfdy          csBundle(1).srcType(0) := SrcType.vp
197d91483a6Sfdy          csBundle(1).lsrc(0) := VECTOR_VCONFIG.U
198d91483a6Sfdy          csBundle(1).srcType(1) := SrcType.fp
199d91483a6Sfdy          csBundle(1).lsrc(1) := FP_TMP_REG_MV.U
200d91483a6Sfdy          csBundle(1).ldest := VECTOR_VCONFIG.U
201d91483a6Sfdy        }
202d91483a6Sfdy      }
203d91483a6Sfdy    }
204d91483a6Sfdy    is(UopDivType.VEC_VVV) {
205d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
206d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
207d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
208d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
209d91483a6Sfdy        csBundle(i).ldest := dest + i.U
210d91483a6Sfdy        csBundle(i).uopIdx := i.U
211d91483a6Sfdy      }
212d91483a6Sfdy    }
213d91483a6Sfdy    is(UopDivType.VEC_EXT2) {
214d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
215d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
216d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
217d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
218d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
219d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
220d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
221d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
222d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
223d91483a6Sfdy      }
224d91483a6Sfdy    }
225d91483a6Sfdy    is(UopDivType.VEC_EXT4) {
226d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 4) {
227d91483a6Sfdy        csBundle(4 * i).lsrc(1) := src2 + i.U
228d91483a6Sfdy        csBundle(4 * i).lsrc(2) := dest + (4 * i).U
229d91483a6Sfdy        csBundle(4 * i).ldest := dest + (4 * i).U
230d91483a6Sfdy        csBundle(4 * i).uopIdx := (4 * i).U
231d91483a6Sfdy        csBundle(4 * i + 1).lsrc(1) := src2 + i.U
232d91483a6Sfdy        csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U
233d91483a6Sfdy        csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U
234d91483a6Sfdy        csBundle(4 * i + 1).uopIdx := (4 * i + 1).U
235d91483a6Sfdy        csBundle(4 * i + 2).lsrc(1) := src2 + i.U
236d91483a6Sfdy        csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U
237d91483a6Sfdy        csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U
238d91483a6Sfdy        csBundle(4 * i + 2).uopIdx := (4 * i + 2).U
239d91483a6Sfdy        csBundle(4 * i + 3).lsrc(1) := src2 + i.U
240d91483a6Sfdy        csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U
241d91483a6Sfdy        csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U
242d91483a6Sfdy        csBundle(4 * i + 3).uopIdx := (4 * i + 3).U
243d91483a6Sfdy      }
244d91483a6Sfdy    }
245d91483a6Sfdy    is(UopDivType.VEC_EXT8) {
246d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
247d91483a6Sfdy        csBundle(i).lsrc(1) := src2
248d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
249d91483a6Sfdy        csBundle(i).ldest := dest + i.U
250d91483a6Sfdy        csBundle(i).uopIdx := i.U
251d91483a6Sfdy      }
252d91483a6Sfdy    }
253d91483a6Sfdy    is(UopDivType.VEC_0XV) {
254d91483a6Sfdy      /*
255d91483a6Sfdy      FMV.D.X
256d91483a6Sfdy       */
257d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
258d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
259d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
260d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
261d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
262d91483a6Sfdy      csBundle(0).rfWen := false.B
263d91483a6Sfdy      csBundle(0).fpWen := true.B
264d91483a6Sfdy      csBundle(0).vecWen := false.B
265d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
266d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
267d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
268d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
269d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
270d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
271d91483a6Sfdy      csBundle(0).fpu.div := false.B
272d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
273d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
274d91483a6Sfdy      /*
275d91483a6Sfdy      vfmv.s.f
276d91483a6Sfdy       */
277d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
278d91483a6Sfdy      csBundle(1).srcType(1) := SrcType.vp
279d91483a6Sfdy      csBundle(1).srcType(2) := SrcType.vp
280d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
281d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
282d91483a6Sfdy      csBundle(1).lsrc(2) := dest
283d91483a6Sfdy      csBundle(1).ldest := dest
284d91483a6Sfdy      csBundle(1).fuType := FuType.vppu.U
285d91483a6Sfdy      csBundle(1).fuOpType := VpermType.vfmv_s_f
286d91483a6Sfdy      csBundle(1).rfWen := false.B
287d91483a6Sfdy      csBundle(1).fpWen := false.B
288d91483a6Sfdy      csBundle(1).vecWen := true.B
289d91483a6Sfdy    }
290d91483a6Sfdy    is(UopDivType.VEC_VXV) {
291d91483a6Sfdy      /*
292d91483a6Sfdy      FMV.D.X
293d91483a6Sfdy       */
294d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
295d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
296d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
297d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
298d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
299d91483a6Sfdy      csBundle(0).rfWen := false.B
300d91483a6Sfdy      csBundle(0).fpWen := true.B
301d91483a6Sfdy      csBundle(0).vecWen := false.B
302d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
303d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
304d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
305d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
306d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
307d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
308d91483a6Sfdy      csBundle(0).fpu.div := false.B
309d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
310d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
311d91483a6Sfdy      /*
312d91483a6Sfdy      LMUL
313d91483a6Sfdy       */
314d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
315d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.fp
316d91483a6Sfdy        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
317d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
318d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
319d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
320d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
321d91483a6Sfdy      }
322d91483a6Sfdy    }
323d91483a6Sfdy    is(UopDivType.VEC_VVW) {
324d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
325d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
326d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
327d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
328d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
329d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
330d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
331d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
332d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
333d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
334d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
335d91483a6Sfdy      }
336d91483a6Sfdy    }
337d91483a6Sfdy    is(UopDivType.VEC_WVW) {
338d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
339d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
340d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
341d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
342d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
343d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
344d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
345d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
346d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
347d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
348d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
349d91483a6Sfdy      }
350d91483a6Sfdy    }
351d91483a6Sfdy    is(UopDivType.VEC_VXW) {
352d91483a6Sfdy      /*
353d91483a6Sfdy      FMV.D.X
354d91483a6Sfdy       */
355d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
356d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
357d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
358d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
359d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
360d91483a6Sfdy      csBundle(0).rfWen := false.B
361d91483a6Sfdy      csBundle(0).fpWen := true.B
362d91483a6Sfdy      csBundle(0).vecWen := false.B
363d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
364d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
365d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
366d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
367d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
368d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
369d91483a6Sfdy      csBundle(0).fpu.div := false.B
370d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
371d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
372d91483a6Sfdy
373d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
374d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
375d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U
376d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
377d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
378d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
379d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
380d91483a6Sfdy        csBundle(2 * i + 2).srcType(0) := SrcType.fp
381d91483a6Sfdy        csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
382d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
383d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
384d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
385d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
386d91483a6Sfdy      }
387d91483a6Sfdy    }
388d91483a6Sfdy    is(UopDivType.VEC_WXW) {
389d91483a6Sfdy      /*
390d91483a6Sfdy      FMV.D.X
391d91483a6Sfdy       */
392d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
393d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
394d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
395d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
396d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
397d91483a6Sfdy      csBundle(0).rfWen := false.B
398d91483a6Sfdy      csBundle(0).fpWen := true.B
399d91483a6Sfdy      csBundle(0).vecWen := false.B
400d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
401d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
402d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
403d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
404d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
405d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
406d91483a6Sfdy      csBundle(0).fpu.div := false.B
407d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
408d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
409d91483a6Sfdy
410d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
411d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
412d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U
413d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
414d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
415d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
416d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
417d91483a6Sfdy        csBundle(2 * i + 2).srcType(0) := SrcType.fp
418d91483a6Sfdy        csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
419d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
420d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
421d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
422d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
423d91483a6Sfdy      }
424d91483a6Sfdy    }
425d91483a6Sfdy    is(UopDivType.VEC_WVV) {
426d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
427d91483a6Sfdy
428d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
429d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
430d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
431d91483a6Sfdy        csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U
432d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
433d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
434d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
435d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U
436d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
437d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
438d91483a6Sfdy      }
439d91483a6Sfdy    }
440d91483a6Sfdy    is(UopDivType.VEC_WXV) {
441d91483a6Sfdy      /*
442d91483a6Sfdy      FMV.D.X
443d91483a6Sfdy       */
444d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
445d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
446d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
447d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
448d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
449d91483a6Sfdy      csBundle(0).rfWen := false.B
450d91483a6Sfdy      csBundle(0).fpWen := true.B
451d91483a6Sfdy      csBundle(0).vecWen := false.B
452d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
453d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
454d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
455d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
456d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
457d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
458d91483a6Sfdy      csBundle(0).fpu.div := false.B
459d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
460d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
461d91483a6Sfdy
462d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
463d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
464d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U
465d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
466d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
467d91483a6Sfdy        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U
468d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
469d91483a6Sfdy        csBundle(2 * i + 2).srcType(0) := SrcType.fp
470d91483a6Sfdy        csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
471d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
472d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U
473d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + i.U
474d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
475d91483a6Sfdy      }
476d91483a6Sfdy    }
477d91483a6Sfdy    is(UopDivType.VEC_VVM) {
478d91483a6Sfdy      csBundle(0).lsrc(2) := dest
479d91483a6Sfdy      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
480d91483a6Sfdy      csBundle(0).uopIdx := 0.U
481d91483a6Sfdy      for(i <- 1 until MAX_VLMUL) {
482d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
483d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
484d91483a6Sfdy        csBundle(i).lsrc(2) := VECTOR_TMP_REG_LMUL.U
485d91483a6Sfdy        csBundle(i).ldest := VECTOR_TMP_REG_LMUL.U
486d91483a6Sfdy        csBundle(i).uopIdx := i.U
487d91483a6Sfdy      }
488d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
489d91483a6Sfdy    }
490d91483a6Sfdy    is(UopDivType.VEC_VXM) {
491d91483a6Sfdy      /*
492d91483a6Sfdy      FMV.D.X
493d91483a6Sfdy       */
494d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
495d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
496d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
497d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
498d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
499d91483a6Sfdy      csBundle(0).rfWen := false.B
500d91483a6Sfdy      csBundle(0).fpWen := true.B
501d91483a6Sfdy      csBundle(0).vecWen := false.B
502d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
503d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
504d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
505d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
506d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
507d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
508d91483a6Sfdy      csBundle(0).fpu.div := false.B
509d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
510d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
511d91483a6Sfdy      //LMUL
512d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
513d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
514d91483a6Sfdy      csBundle(1).lsrc(2) := dest
515d91483a6Sfdy      csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U
516d91483a6Sfdy      csBundle(1).uopIdx := 0.U
517d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
518d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.fp
519d91483a6Sfdy        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
520d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
521d91483a6Sfdy        csBundle(i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U
522d91483a6Sfdy        csBundle(i + 1).ldest := VECTOR_TMP_REG_LMUL.U
523d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
524d91483a6Sfdy      }
525d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
526d91483a6Sfdy    }
527d91483a6Sfdy    is(UopDivType.VEC_SLIDE1UP) {
528d91483a6Sfdy      /*
529d91483a6Sfdy      FMV.D.X
530d91483a6Sfdy       */
531d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
532d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
533d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
534d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
535d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
536d91483a6Sfdy      csBundle(0).rfWen := false.B
537d91483a6Sfdy      csBundle(0).fpWen := true.B
538d91483a6Sfdy      csBundle(0).vecWen := false.B
539d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
540d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
541d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
542d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
543d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
544d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
545d91483a6Sfdy      csBundle(0).fpu.div := false.B
546d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
547d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
548d91483a6Sfdy      //LMUL
549d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
550d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
551d91483a6Sfdy      csBundle(1).lsrc(2) := dest
552d91483a6Sfdy      csBundle(1).ldest := dest
553d91483a6Sfdy      csBundle(1).uopIdx := 0.U
554d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
555d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.vp
556d91483a6Sfdy        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
557d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
558d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
559d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
560d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
561d91483a6Sfdy      }
562d91483a6Sfdy    }
563d91483a6Sfdy    is(UopDivType.VEC_FSLIDE1UP) {
564d91483a6Sfdy      //LMUL
565d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.fp
566d91483a6Sfdy      csBundle(0).lsrc(0) := src1
567d91483a6Sfdy      csBundle(0).lsrc(1) := src2
568d91483a6Sfdy      csBundle(0).lsrc(2) := dest
569d91483a6Sfdy      csBundle(0).ldest := dest
570d91483a6Sfdy      csBundle(0).uopIdx := 0.U
571d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
572d91483a6Sfdy        csBundle(i).srcType(0) := SrcType.vp
573d91483a6Sfdy        csBundle(i).lsrc(0) := src2 + (i - 1).U
574d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
575d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
576d91483a6Sfdy        csBundle(i).ldest := dest + i.U
577d91483a6Sfdy        csBundle(i).uopIdx := i.U
578d91483a6Sfdy      }
579d91483a6Sfdy    }
580d91483a6Sfdy    is(UopDivType.VEC_SLIDE1DOWN) { // lmul+lmul = 16
581d91483a6Sfdy      /*
582d91483a6Sfdy      FMV.D.X
583d91483a6Sfdy       */
584d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
585d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
586d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
587d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
588d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
589d91483a6Sfdy      csBundle(0).rfWen := false.B
590d91483a6Sfdy      csBundle(0).fpWen := true.B
591d91483a6Sfdy      csBundle(0).vecWen := false.B
592d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
593d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
594d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
595d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
596d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
597d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
598d91483a6Sfdy      csBundle(0).fpu.div := false.B
599d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
600d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
601d91483a6Sfdy      //LMUL
602d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
603d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.vp
604d91483a6Sfdy        csBundle(2 * i + 1).srcType(1) := SrcType.vp
605d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src2 + (i+1).U
606d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
607d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
608d91483a6Sfdy        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U
609d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
610d91483a6Sfdy        if (2 * i + 2 < MAX_VLMUL * 2 ){
611d91483a6Sfdy          csBundle(2 * i + 2).srcType(0) := SrcType.fp
612d91483a6Sfdy          csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
613d91483a6Sfdy          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
614d91483a6Sfdy          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U
615d91483a6Sfdy          csBundle(2 * i + 2).ldest := dest + i.U
616d91483a6Sfdy          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
617d91483a6Sfdy        }
618d91483a6Sfdy      }
619d91483a6Sfdy      csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp
620d91483a6Sfdy      csBundle(numOfUop - 1.U).lsrc(0) := FP_TMP_REG_MV.U
621d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
622d91483a6Sfdy    }
623d91483a6Sfdy    is(UopDivType.VEC_FSLIDE1DOWN) {
624d91483a6Sfdy      //LMUL
625d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
626d91483a6Sfdy        csBundle(2 * i).srcType(0) := SrcType.vp
627d91483a6Sfdy        csBundle(2 * i).srcType(1) := SrcType.vp
628d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src2 + (i+1).U
629d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
630d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
631d91483a6Sfdy        csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U
632d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
633d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
634d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1
635d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U
636d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
637d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
638d91483a6Sfdy      }
639d91483a6Sfdy      csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp
640d91483a6Sfdy      csBundle(numOfUop - 1.U).lsrc(0) := src1
641d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
642d91483a6Sfdy    }
643d91483a6Sfdy    is(UopDivType.VEC_VRED) {
644d91483a6Sfdy      when(simple.io.enq.vtype.vlmul === "b001".U){
645d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
646d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
647d91483a6Sfdy        csBundle(0).lsrc(1) := src2
648d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
649d91483a6Sfdy        csBundle(0).uopIdx := 0.U
650d91483a6Sfdy      }
651d91483a6Sfdy      when(simple.io.enq.vtype.vlmul === "b010".U) {
652d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
653d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
654d91483a6Sfdy        csBundle(0).lsrc(1) := src2
655d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
656d91483a6Sfdy        csBundle(0).uopIdx := 0.U
657d91483a6Sfdy
658d91483a6Sfdy        csBundle(1).srcType(2) := SrcType.DC
659d91483a6Sfdy        csBundle(1).lsrc(0) := src2 + 3.U
660d91483a6Sfdy        csBundle(1).lsrc(1) := src2 + 2.U
661d91483a6Sfdy        csBundle(1).ldest := (VECTOR_TMP_REG_LMUL+1).U
662d91483a6Sfdy        csBundle(1).uopIdx := 1.U
663d91483a6Sfdy
664d91483a6Sfdy        csBundle(2).srcType(2) := SrcType.DC
665d91483a6Sfdy        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL+1).U
666d91483a6Sfdy        csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
667d91483a6Sfdy        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL+2).U
668d91483a6Sfdy        csBundle(2).uopIdx := 2.U
669d91483a6Sfdy      }
670d91483a6Sfdy      when(simple.io.enq.vtype.vlmul === "b011".U) {
671d91483a6Sfdy        for(i <- 0 until MAX_VLMUL){
672d91483a6Sfdy          if(i < MAX_VLMUL - MAX_VLMUL/2){
673d91483a6Sfdy            csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
674d91483a6Sfdy            csBundle(i).lsrc(1) := src2 + (i * 2).U
675d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
676d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL/4) {
677d91483a6Sfdy            csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL/2)*2 + 1).U
678d91483a6Sfdy            csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL/2)*2).U
679d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
680d91483a6Sfdy          }else if (i < MAX_VLMUL - MAX_VLMUL/8) {
681d91483a6Sfdy            csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
682d91483a6Sfdy            csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
683d91483a6Sfdy            csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
684d91483a6Sfdy          }
685d91483a6Sfdy          csBundle(i).srcType(2) := SrcType.DC
686d91483a6Sfdy          csBundle(i).uopIdx := i.U
687d91483a6Sfdy        }
688d91483a6Sfdy      }
689d91483a6Sfdy      when (simple.io.enq.vtype.vlmul.orR()){
690d91483a6Sfdy        csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp
691d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(0) := src1
692d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U
693d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(2) := dest
694d91483a6Sfdy        csBundle(numOfUop - 1.U).ldest := dest
695d91483a6Sfdy        csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U
696d91483a6Sfdy      }
697d91483a6Sfdy    }
698d91483a6Sfdy
699d91483a6Sfdy    is(UopDivType.VEC_SLIDEUP) {
700d91483a6Sfdy      // FMV.D.X
701d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
702d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
703d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
704d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
705d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
706d91483a6Sfdy      csBundle(0).rfWen := false.B
707d91483a6Sfdy      csBundle(0).fpWen := true.B
708d91483a6Sfdy      csBundle(0).vecWen := false.B
709d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
710d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
711d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
712d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
713d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
714d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
715d91483a6Sfdy      csBundle(0).fpu.div := false.B
716d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
717d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
718d91483a6Sfdy      // LMUL
719d91483a6Sfdy      for(i <- 0 until MAX_VLMUL)
720d91483a6Sfdy        for(j <- 0 to i){
721d91483a6Sfdy          val old_vd = if (j==0) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j-1).U
722d91483a6Sfdy          val vd = if (j==i) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j).U
723d91483a6Sfdy          csBundle(i*(i+1)/2+j+1).srcType(0) := SrcType.fp
724d91483a6Sfdy          csBundle(i*(i+1)/2+j+1).lsrc(0) := FP_TMP_REG_MV.U
725d91483a6Sfdy          csBundle(i*(i+1)/2+j+1).lsrc(1) := src2 + j.U
726d91483a6Sfdy          csBundle(i*(i+1)/2+j+1).lsrc(2) := old_vd
727d91483a6Sfdy          csBundle(i*(i+1)/2+j+1).ldest := vd
728d91483a6Sfdy          csBundle(i*(i+1)/2+j+1).uopIdx := (i*(i+1)/2+j).U
729d91483a6Sfdy        }
730d91483a6Sfdy    }
731d91483a6Sfdy
732d91483a6Sfdy    is(UopDivType.VEC_ISLIDEUP) {
733d91483a6Sfdy      // LMUL
734d91483a6Sfdy      for(i <- 0 until MAX_VLMUL)
735d91483a6Sfdy        for(j <- 0 to i){
736d91483a6Sfdy          val old_vd = if (j==0) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j-1).U
737d91483a6Sfdy          val vd = if (j==i) {dest + i.U} else (VECTOR_TMP_REG_LMUL+j).U
738d91483a6Sfdy          csBundle(i*(i+1)/2+j).lsrc(1) := src2 + j.U
739d91483a6Sfdy          csBundle(i*(i+1)/2+j).lsrc(2) := old_vd
740d91483a6Sfdy          csBundle(i*(i+1)/2+j).ldest := vd
741d91483a6Sfdy          csBundle(i*(i+1)/2+j).uopIdx := (i*(i+1)/2+j).U
742d91483a6Sfdy        }
743d91483a6Sfdy    }
744d91483a6Sfdy
745d91483a6Sfdy    is(UopDivType.VEC_SLIDEDOWN) {
746d91483a6Sfdy      // FMV.D.X
747d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
748d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
749d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
750d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
751d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
752d91483a6Sfdy      csBundle(0).rfWen := false.B
753d91483a6Sfdy      csBundle(0).fpWen := true.B
754d91483a6Sfdy      csBundle(0).vecWen := false.B
755d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
756d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
757d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
758d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
759d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
760d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
761d91483a6Sfdy      csBundle(0).fpu.div := false.B
762d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
763d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
764d91483a6Sfdy      // LMUL
765d91483a6Sfdy      for(i <- 0 until MAX_VLMUL)
766d91483a6Sfdy        for(j <- (0 to i).reverse){
767d91483a6Sfdy          when(i.U < lmul){
768d91483a6Sfdy            val old_vd = if (j==0) {dest + lmul -1.U - i.U} else (VECTOR_TMP_REG_LMUL+j-1).U
769d91483a6Sfdy            val vd = if (j==i) {dest + lmul - 1.U - i.U} else (VECTOR_TMP_REG_LMUL+j).U
770d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).srcType(0) := SrcType.fp
771d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(0) := FP_TMP_REG_MV.U
772d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(1) := src2 + lmul - 1.U - j.U
773d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(2) := old_vd
774d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).ldest := vd
775d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).uopIdx := numOfUop-(i*(i+1)/2+i-j+2).U
776d91483a6Sfdy          }
777d91483a6Sfdy        }
778d91483a6Sfdy    }
779d91483a6Sfdy
780d91483a6Sfdy    is(UopDivType.VEC_ISLIDEDOWN) {
781d91483a6Sfdy      // LMUL
782d91483a6Sfdy      for(i <- 0 until MAX_VLMUL)
783d91483a6Sfdy        for(j <- (0 to i).reverse){
784d91483a6Sfdy          when(i.U < lmul){
785d91483a6Sfdy            val old_vd = if (j==0) {dest + lmul -1.U - i.U} else (VECTOR_TMP_REG_LMUL+j-1).U
786d91483a6Sfdy            val vd = if (j==i) {dest + lmul - 1.U - i.U} else (VECTOR_TMP_REG_LMUL+j).U
787d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(1) := src2 + lmul - 1.U - j.U
788d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).lsrc(2) := old_vd
789d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).ldest := vd
790d91483a6Sfdy            csBundle(numOfUop-(i*(i+1)/2+i-j+1).U).uopIdx := numOfUop-(i*(i+1)/2+i-j+1).U
791d91483a6Sfdy          }
792d91483a6Sfdy        }
793d91483a6Sfdy    }
794d91483a6Sfdy
795d91483a6Sfdy    is(UopDivType.VEC_M0X) {
796d91483a6Sfdy      // LMUL
797d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
798d91483a6Sfdy        val srcType0 = if (i==0) SrcType.DC else SrcType.vp
799d91483a6Sfdy        val ldest = (VECTOR_TMP_REG_LMUL + i).U
800d91483a6Sfdy        csBundle(i).srcType(0) := srcType0
801d91483a6Sfdy        csBundle(i).srcType(1) := SrcType.vp
802d91483a6Sfdy        csBundle(i).rfWen := false.B
803d91483a6Sfdy        csBundle(i).vecWen := true.B
804d91483a6Sfdy        csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
805d91483a6Sfdy        csBundle(i).lsrc(1) := src2
806d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
807d91483a6Sfdy        csBundle(i).ldest := ldest
808d91483a6Sfdy        csBundle(i).uopIdx := i.U
809d91483a6Sfdy      }
810d91483a6Sfdy      csBundle(lmul-1.U).vecWen := false.B
811d91483a6Sfdy      csBundle(lmul-1.U).fpWen := true.B
812d91483a6Sfdy      csBundle(lmul-1.U).ldest := FP_TMP_REG_MV.U
813d91483a6Sfdy      // FMV_X_D
814d91483a6Sfdy      csBundle(lmul).srcType(0) := SrcType.fp
815d91483a6Sfdy      csBundle(lmul).srcType(1) := SrcType.imm
816d91483a6Sfdy      csBundle(lmul).lsrc(0) := FP_TMP_REG_MV.U
817d91483a6Sfdy      csBundle(lmul).lsrc(1) := 0.U
818d91483a6Sfdy      csBundle(lmul).ldest := dest
819d91483a6Sfdy      csBundle(lmul).fuType := FuType.fmisc.U
820d91483a6Sfdy      csBundle(lmul).rfWen := true.B
821d91483a6Sfdy      csBundle(lmul).fpWen := false.B
822d91483a6Sfdy      csBundle(lmul).vecWen := false.B
823d91483a6Sfdy      csBundle(lmul).fpu.isAddSub := false.B
824d91483a6Sfdy      csBundle(lmul).fpu.typeTagIn := FPU.D
825d91483a6Sfdy      csBundle(lmul).fpu.typeTagOut := FPU.D
826d91483a6Sfdy      csBundle(lmul).fpu.fromInt := false.B
827d91483a6Sfdy      csBundle(lmul).fpu.wflags := false.B
828d91483a6Sfdy      csBundle(lmul).fpu.fpWen := false.B
829d91483a6Sfdy      csBundle(lmul).fpu.div := false.B
830d91483a6Sfdy      csBundle(lmul).fpu.sqrt := false.B
831d91483a6Sfdy      csBundle(lmul).fpu.fcvt := false.B
832d91483a6Sfdy    }
833d91483a6Sfdy
834d91483a6Sfdy    is(UopDivType.VEC_MVV) {
835d91483a6Sfdy      // LMUL
836d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
837d91483a6Sfdy        val srcType0 = if (i==0) SrcType.DC else SrcType.vp
838d91483a6Sfdy        csBundle(i*2+0).srcType(0) := srcType0
839d91483a6Sfdy        csBundle(i*2+0).srcType(1) := SrcType.vp
840d91483a6Sfdy        csBundle(i*2+0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
841d91483a6Sfdy        csBundle(i*2+0).lsrc(1) := src2
842d91483a6Sfdy        csBundle(i*2+0).lsrc(2) := dest + i.U
843d91483a6Sfdy        csBundle(i*2+0).ldest := dest + i.U
844d91483a6Sfdy        csBundle(i*2+0).uopIdx := (i*2+0).U
845d91483a6Sfdy
846d91483a6Sfdy        csBundle(i*2+1).srcType(0) := srcType0
847d91483a6Sfdy        csBundle(i*2+1).srcType(1) := SrcType.vp
848d91483a6Sfdy        csBundle(i*2+1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
849d91483a6Sfdy        csBundle(i*2+1).lsrc(1) := src2
850d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
851d91483a6Sfdy        csBundle(i*2+1).ldest := (VECTOR_TMP_REG_LMUL + i).U
852d91483a6Sfdy        csBundle(i*2+1).uopIdx := (i*2+1).U
853d91483a6Sfdy      }
854d91483a6Sfdy    }
855d91483a6Sfdy
856d91483a6Sfdy    is(UopDivType.VEC_M0X_VFIRST) {
857d91483a6Sfdy      // LMUL
858d91483a6Sfdy      csBundle(0).rfWen := false.B
859d91483a6Sfdy      csBundle(0).fpWen := true.B
860d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
861d91483a6Sfdy      // FMV_X_D
862d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
863d91483a6Sfdy      csBundle(1).srcType(1) := SrcType.imm
864d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
865d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
866d91483a6Sfdy      csBundle(1).ldest := dest
867d91483a6Sfdy      csBundle(1).fuType := FuType.fmisc.U
868d91483a6Sfdy      csBundle(1).rfWen := true.B
869d91483a6Sfdy      csBundle(1).fpWen := false.B
870d91483a6Sfdy      csBundle(1).vecWen := false.B
871d91483a6Sfdy      csBundle(1).fpu.isAddSub := false.B
872d91483a6Sfdy      csBundle(1).fpu.typeTagIn := FPU.D
873d91483a6Sfdy      csBundle(1).fpu.typeTagOut := FPU.D
874d91483a6Sfdy      csBundle(1).fpu.fromInt := false.B
875d91483a6Sfdy      csBundle(1).fpu.wflags := false.B
876d91483a6Sfdy      csBundle(1).fpu.fpWen := false.B
877d91483a6Sfdy      csBundle(1).fpu.div := false.B
878d91483a6Sfdy      csBundle(1).fpu.sqrt := false.B
879d91483a6Sfdy      csBundle(1).fpu.fcvt := false.B
880d91483a6Sfdy    }
881d91483a6Sfdy  }
882d91483a6Sfdy
883d91483a6Sfdy  //uops dispatch
884d91483a6Sfdy  val normal :: ext :: Nil = Enum(2)
885d91483a6Sfdy  val stateReg = RegInit(normal)
886d91483a6Sfdy  val uopRes = RegInit(0.U)
887d91483a6Sfdy
888d91483a6Sfdy  //readyFromRename Counter
889d91483a6Sfdy  val readyCounter = PriorityMuxDefault(io.readyFromRename.map(x => !x).zip((0 to (RenameWidth - 1)).map(_.U)), RenameWidth.U)
890d91483a6Sfdy
891d91483a6Sfdy  switch(stateReg) {
892d91483a6Sfdy    is(normal) {
893d91483a6Sfdy      stateReg := Mux(io.validFromIBuf(0) && (numOfUop > readyCounter) && (readyCounter =/= 0.U), ext, normal)
894d91483a6Sfdy    }
895d91483a6Sfdy    is(ext) {
896d91483a6Sfdy      stateReg := Mux(io.validFromIBuf(0) && (uopRes > readyCounter), ext, normal)
897d91483a6Sfdy    }
898d91483a6Sfdy  }
899d91483a6Sfdy
900d91483a6Sfdy  val uopRes0 = Mux(stateReg === normal, numOfUop, uopRes)
901d91483a6Sfdy  val uopResJudge = Mux(stateReg === normal,
902d91483a6Sfdy    io.validFromIBuf(0) && (readyCounter =/= 0.U) && (uopRes0 > readyCounter),
903d91483a6Sfdy    io.validFromIBuf(0) && (uopRes0 > readyCounter))
904d91483a6Sfdy  uopRes := Mux(uopResJudge, uopRes0 - readyCounter, 0.U)
905d91483a6Sfdy
906d91483a6Sfdy  for(i <- 0 until RenameWidth) {
907d91483a6Sfdy    decodedInsts(i) := MuxCase(csBundle(i), Seq(
908d91483a6Sfdy      (stateReg === normal) -> csBundle(i),
909d91483a6Sfdy      (stateReg === ext) -> Mux((i.U + numOfUop -uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1))
910d91483a6Sfdy    ))
911d91483a6Sfdy  }
912d91483a6Sfdy
913d91483a6Sfdy
914d91483a6Sfdy  val validSimple = Wire(Vec(DecodeWidth - 1, Bool()))
915d91483a6Sfdy  validSimple.zip(io.validFromIBuf.drop(1).zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 }
916d91483a6Sfdy  val notInf = Wire(Vec(DecodeWidth - 1, Bool()))
917d91483a6Sfdy  notInf.zip(io.validFromIBuf.drop(1).zip(validSimple)).map{ case (dst, (src1, src2)) => dst := !src1 || src2 }
918d91483a6Sfdy  val notInfVec = Wire(Vec(DecodeWidth, Bool()))
919d91483a6Sfdy  notInfVec.drop(1).zip(0 until DecodeWidth - 1).map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR}
920d91483a6Sfdy  notInfVec(0) := true.B
921d91483a6Sfdy
922d91483a6Sfdy  complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR ,
923d91483a6Sfdy    Mux(uopRes0 > readyCounter, readyCounter, uopRes0),
924d91483a6Sfdy    1.U)
925d91483a6Sfdy  validToRename.zipWithIndex.foreach{
926d91483a6Sfdy    case(dst, i) =>
927d91483a6Sfdy      dst := MuxCase(false.B, Seq(
928d91483a6Sfdy        (io.validFromIBuf(0) && uopRes0 > readyCounter   ) -> Mux(readyCounter > i.U, true.B, false.B),
929d91483a6Sfdy        (io.validFromIBuf(0) && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validSimple(i.U - complexNum) && notInfVec(i.U - complexNum) && io.readyFromRename(i)),
930d91483a6Sfdy      ))
931d91483a6Sfdy  }
932d91483a6Sfdy
933d91483a6Sfdy  readyToIBuf.zipWithIndex.foreach {
934d91483a6Sfdy    case (dst, i) =>
935d91483a6Sfdy      dst := MuxCase(true.B, Seq(
936d91483a6Sfdy        (io.validFromIBuf(0) && uopRes0 > readyCounter) -> false.B,
937d91483a6Sfdy        (io.validFromIBuf(0) && !(uopRes0 > readyCounter)) -> (if (i==0) true.B else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i - 1) && validSimple(i - 1) && io.readyFromRename(i), false.B)),
938d91483a6Sfdy      ))
939d91483a6Sfdy  }
940d91483a6Sfdy
941d91483a6Sfdy  io.deq.decodedInsts := decodedInsts
942d91483a6Sfdy  io.deq.isVset := isVset_u
943d91483a6Sfdy  io.deq.complexNum := complexNum
944d91483a6Sfdy  io.deq.validToRename := validToRename
945d91483a6Sfdy  io.deq.readyToIBuf := readyToIBuf
946d91483a6Sfdy
947d91483a6Sfdy}
948d91483a6Sfdy
949