1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 3955f7bedaSZiyue Zhang val src = IO(Input(UInt(4.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 4255f7bedaSZiyue Zhang def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, uopIdx:Int): (Int, Int) ={ 4355f7bedaSZiyue Zhang // only consider non segment indexed load/store 44c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 45c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 46de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 4755f7bedaSZiyue Zhang if (uopIdx == i) { 4855f7bedaSZiyue Zhang return (i, i / offset) 49c4501a6fSZiyue-Zhang } 50c4501a6fSZiyue-Zhang } 51c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 52c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 53de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 5455f7bedaSZiyue Zhang if (uopIdx == i) { 5555f7bedaSZiyue Zhang return (i / offset, i) 56c4501a6fSZiyue-Zhang } 57c4501a6fSZiyue-Zhang } 58c4501a6fSZiyue-Zhang } 5955f7bedaSZiyue Zhang return (0, 0) 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang // strided load/store 6255f7bedaSZiyue Zhang var combVemulNf : Seq[(Int, Int, Int, Int)] = Seq() 63c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 64c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 6555f7bedaSZiyue Zhang var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, uopIdx) 66c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 67c4501a6fSZiyue-Zhang var offsetVd = offset._2 6855f7bedaSZiyue Zhang combVemulNf :+= (emul, lmul, offsetVs2, offsetVd) 69c4501a6fSZiyue-Zhang } 70c4501a6fSZiyue-Zhang } 710cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 7255f7bedaSZiyue Zhang case (emul, lmul, offsetVs2, offsetVd) => 7355f7bedaSZiyue Zhang (BitPat((emul << 2 | lmul).U(4.W)), BitPat((offsetVs2 << 3 | offsetVd).U(6.W))) 7455f7bedaSZiyue Zhang }, BitPat.N(6))) 75c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 76c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 77c4501a6fSZiyue-Zhang} 78d91483a6Sfdy 79d91483a6Sfdytrait VectorConstants { 80d91483a6Sfdy val MAX_VLMUL = 8 81189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 82e4e68f86Sxiaofeibao val VECTOR_COMPRESS = 1 // in v0 regfile 83c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 84d91483a6Sfdy} 85d91483a6Sfdy 86d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 87e25c13faSXuan Hu val redirect = Input(Bool()) 88d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 8996a12457Ssinsanction val vtypeBypass = Input(new VType) 90e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 91e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 92e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 93e25c13faSXuan Hu val uopInfo = new UopInfo 94e25c13faSXuan Hu })) 95e25c13faSXuan Hu val out = new Bundle { 96e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 97e25c13faSXuan Hu } 98e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 99d91483a6Sfdy} 10017ec87f2SXuan Hu 101d91483a6Sfdy/** 102d91483a6Sfdy * @author zly 103d91483a6Sfdy */ 104d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 105d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 106d91483a6Sfdy 107e25c13faSXuan Hu // alias 108e25c13faSXuan Hu private val inReady = io.in.ready 109e25c13faSXuan Hu private val inValid = io.in.valid 110e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 111229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 112e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 113e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 114e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 115e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 116e25c13faSXuan Hu private val outComplexNum = io.complexNum 117e25c13faSXuan Hu 118d91483a6Sfdy val maxUopSize = MaxUopSize 119229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 120229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 121229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 122229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 123229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 124229ab603SXuan Hu } 125229ab603SXuan Hu } 126229ab603SXuan Hu 127e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 128e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 129d91483a6Sfdy //input bits 130e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 131d91483a6Sfdy 132e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 133e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 134e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1357f9f0a79SzhanglyGit 136e25c13faSXuan Hu val nf = instFields.NF 137e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 138d91483a6Sfdy 139d91483a6Sfdy //output of DecodeUnit 140e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 141e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1427f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 143189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 144d91483a6Sfdy 14555f7bedaSZiyue Zhang val indexedLSRegOffset = Seq.tabulate(MAX_VLMUL)(i => Module(new indexedLSUopTable(i))) 146c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 147c4501a6fSZiyue-Zhang 148d91483a6Sfdy //pre decode 149e25c13faSXuan Hu lmul := latchedUopInfo.lmul 150e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 151e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 152e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 1535110577fSZiyue Zhang val vstartReg = latchedInst.vpu.vstart 154229ab603SXuan Hu 155d91483a6Sfdy //Type of uop Div 156e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 157e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 158d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 159395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 160d91483a6Sfdy 1617635b2a1SZiyue Zhang val isVstore = FuType.isVStore(latchedInst.fuType) 1627635b2a1SZiyue Zhang 163e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 164e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 165e25c13faSXuan Hu 166e25c13faSXuan Hu //uops dispatch 167e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 168e25c13faSXuan Hu val state = RegInit(s_idle) 169e25c13faSXuan Hu val stateNext = WireDefault(state) 170e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 171e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 172e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 173964d9a87SZiyue Zhang val e64 = 3.U(2.W) 1744aa00286SXuan Hu val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U) 1754aa00286SXuan Hu val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U 1764aa00286SXuan Hu val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U 1777f9f0a79SzhanglyGit 178d91483a6Sfdy //uop div up to maxUopSize 179d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 180e25c13faSXuan Hu csBundle.foreach { case dst => 181e25c13faSXuan Hu dst := latchedInst 182e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 183e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 184d91483a6Sfdy dst.firstUop := false.B 185d91483a6Sfdy dst.lastUop := false.B 18631c51290Szhanglinjuan dst.vlsInstr := false.B 187d91483a6Sfdy } 188d91483a6Sfdy 189d91483a6Sfdy csBundle(0).firstUop := true.B 190d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 191d91483a6Sfdy 1925110577fSZiyue Zhang // when vstart is not zero, the last uop will modify vstart to zero 1935110577fSZiyue Zhang // therefore, blockback and flush pipe 1945110577fSZiyue Zhang csBundle(numOfUop - 1.U).blockBackward := vstartReg =/= 0.U 195*93df46dcSZiyue Zhang csBundle(0.U).flushPipe := vstartReg =/= 0.U 1965110577fSZiyue Zhang 197189ec863SzhanglyGit switch(typeOfSplit) { 198e25c13faSXuan Hu is(UopSplitType.VSET) { 1994cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 200189ec863SzhanglyGit when(isVsetSimple) { 2014cdab2a9SXuan Hu // Default 2024cdab2a9SXuan Hu // uop0 set rd, never flushPipe 203d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 204*93df46dcSZiyue Zhang csBundle(0).flushPipe := Mux(VSETOpType.isVsetvl(latchedInst.fuOpType), true.B, vstartReg =/= 0.U) 2051436b764SZiyue Zhang csBundle(0).blockBackward := false.B 206d91483a6Sfdy csBundle(0).rfWen := true.B 2074cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 208430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 209e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 210e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 211136b9acdSZiyue Zhang // vsetvl flush pipe and block backward 212*93df46dcSZiyue Zhang csBundle(1).flushPipe := false.B 213*93df46dcSZiyue Zhang csBundle(1).blockBackward := Mux(VSETOpType.isVsetvl(latchedInst.fuOpType), true.B, vstartReg =/= 0.U) 2144cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 215d8ceb649SZiyue Zhang // write nothing, uop0 is a nop instruction 216d8ceb649SZiyue Zhang csBundle(0).rfWen := false.B 217d8ceb649SZiyue Zhang csBundle(0).fpWen := false.B 218d8ceb649SZiyue Zhang csBundle(0).vecWen := false.B 219e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2204cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 221b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 222b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 223b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 224b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 225b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2264cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2274cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2284cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2294cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 2300f423558SZiyue-Zhang csBundle(0).lsrc(0) := src2 231d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 232c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 233964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 234964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 235964d9a87SZiyue Zhang csBundle(0).rfWen := false.B 236c8cff56fSsinsanction csBundle(0).fpWen := false.B 237c8cff56fSsinsanction csBundle(0).vecWen := true.B 238e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2394cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 240d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2414cdab2a9SXuan Hu // vl 242b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 243b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 244b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 245b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 246b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2474cdab2a9SXuan Hu // vtype 248c8cff56fSsinsanction csBundle(1).srcType(1) := SrcType.vp 249c8cff56fSsinsanction csBundle(1).lsrc(1) := VECTOR_TMP_REG_LMUL.U 250e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 251e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 252430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 25317d9db4eSZiyue Zhang }.elsewhen(dest === 0.U) { 25417d9db4eSZiyue Zhang // write nothing, uop0 is a nop instruction 25517d9db4eSZiyue Zhang csBundle(0).rfWen := false.B 25617d9db4eSZiyue Zhang csBundle(0).fpWen := false.B 25717d9db4eSZiyue Zhang csBundle(0).vecWen := false.B 258e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 259e03e0c5bSZiyue Zhang }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType)) { 260e03e0c5bSZiyue Zhang // because vsetvl may modified src2 when src2 == rd, 261e03e0c5bSZiyue Zhang // we need to modify vd in second uop to avoid dependency 262e03e0c5bSZiyue Zhang // uop0 set vl 263e03e0c5bSZiyue Zhang csBundle(0).fuType := FuType.vsetiwf.U 264e03e0c5bSZiyue Zhang csBundle(0).ldest := Vl_IDX.U 265e03e0c5bSZiyue Zhang csBundle(0).rfWen := false.B 266e03e0c5bSZiyue Zhang csBundle(0).vlWen := true.B 267e03e0c5bSZiyue Zhang // uop1 set rd 268e03e0c5bSZiyue Zhang csBundle(1).fuType := FuType.vsetiwi.U 269e03e0c5bSZiyue Zhang csBundle(1).ldest := dest 270e03e0c5bSZiyue Zhang csBundle(1).rfWen := true.B 271e03e0c5bSZiyue Zhang csBundle(1).vlWen := false.B 272d91483a6Sfdy } 27396a12457Ssinsanction // use bypass vtype from vtypeGen 27496a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 27596a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 276d91483a6Sfdy } 277d91483a6Sfdy } 27817ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 279d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 280d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 281d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 282d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 283d91483a6Sfdy csBundle(i).ldest := dest + i.U 284d91483a6Sfdy csBundle(i).uopIdx := i.U 285d91483a6Sfdy } 286d91483a6Sfdy } 287684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 288395c8649SZiyue-Zhang /* 289b50f8edeSsinsanction f to vector move 290395c8649SZiyue-Zhang */ 291395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 292395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 293b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 294395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 295395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 296395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 297395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 298395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 299783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 300395c8649SZiyue-Zhang /* 301395c8649SZiyue-Zhang LMUL 302395c8649SZiyue-Zhang */ 303684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 304395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 305395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 306395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 307395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 308395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 309395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 310684d7aceSxiaofeibao-xjtu } 311684d7aceSxiaofeibao-xjtu } 31217ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 313d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 314d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 315d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 316d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 317d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 318d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 319d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 320d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 321d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 322d91483a6Sfdy } 323d91483a6Sfdy } 32417ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 325d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 326d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 327d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 328d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 329d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 330d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 331d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 332d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 333d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 334d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 335d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 336d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 337d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 338d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 339d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 340d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 341d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 342d91483a6Sfdy } 343d91483a6Sfdy } 34417ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 345d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 346d91483a6Sfdy csBundle(i).lsrc(1) := src2 347d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 348d91483a6Sfdy csBundle(i).ldest := dest + i.U 349d91483a6Sfdy csBundle(i).uopIdx := i.U 350d91483a6Sfdy } 351d91483a6Sfdy } 35217ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 353d91483a6Sfdy /* 354395c8649SZiyue-Zhang i/f to vector move 355d91483a6Sfdy */ 356395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 357d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 358b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 359d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3607c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 361395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 362395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 363d91483a6Sfdy csBundle(0).rfWen := false.B 3647c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3657c67deccSZiyue Zhang csBundle(0).vecWen := true.B 366d91483a6Sfdy /* 3677c67deccSZiyue Zhang vmv.s.x 368d91483a6Sfdy */ 3697c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3707c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 371d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3727c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 373d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 374d91483a6Sfdy csBundle(1).lsrc(2) := dest 375d91483a6Sfdy csBundle(1).ldest := dest 376d91483a6Sfdy csBundle(1).rfWen := false.B 377d91483a6Sfdy csBundle(1).fpWen := false.B 378d91483a6Sfdy csBundle(1).vecWen := true.B 3797c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 380d91483a6Sfdy } 38117ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 382d91483a6Sfdy /* 383d6059658SZiyue Zhang i to vector move 384d91483a6Sfdy */ 385e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 386d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 387b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 388d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 389fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 390fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 391b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 392fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 393783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 394fc85f18fSZiyue Zhang /* 395fc85f18fSZiyue Zhang LMUL 396fc85f18fSZiyue Zhang */ 397fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 398fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 399fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 400d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 401d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 402d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 403d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 404d91483a6Sfdy } 405d91483a6Sfdy } 40617ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 407d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 408d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 409d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 410d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 411d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 412d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 413d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 414d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 415d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 416d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 417d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 418d91483a6Sfdy } 419d91483a6Sfdy } 4203748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 421395c8649SZiyue-Zhang /* 422395c8649SZiyue-Zhang f to vector move 423395c8649SZiyue-Zhang */ 424395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 425395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 426b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 427395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 428395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 429395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 430395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 431395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 432395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 433395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 434395c8649SZiyue-Zhang 4353748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 436395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 437395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 4383748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 439395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 440395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 441395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 442395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 443395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 444395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 445395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 446395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 447395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4483748ec56Sxiaofeibao-xjtu } 4493748ec56Sxiaofeibao-xjtu } 45017ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 451d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 452d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 453d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 454d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 455d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 456d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 457d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 458d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 459d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 460d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 461d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 462d91483a6Sfdy } 463d91483a6Sfdy } 46417ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 465d91483a6Sfdy /* 466d6059658SZiyue Zhang i to vector move 467d91483a6Sfdy */ 4684c8a449fSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 469d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 470b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 471d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 472fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 473fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 4744c8a449fSZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 475fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 476d91483a6Sfdy 477d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 478fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 479fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 480d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 481d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 482d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 483d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 484fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 485fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 486d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 487d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 488d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 489d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 490d91483a6Sfdy } 491d91483a6Sfdy } 49217ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 493d91483a6Sfdy /* 494d6059658SZiyue Zhang i to vector move 495d91483a6Sfdy */ 496d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 497d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 498b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 499d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 500fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 501fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 502b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 503fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 504d91483a6Sfdy 505d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 506fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 507fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 508d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 509d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 510d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 511d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 512fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 513fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 514d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 515d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 516d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 517d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 518d91483a6Sfdy } 519d91483a6Sfdy } 52017ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 521d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 522d91483a6Sfdy 523d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 524d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 525d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 526d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 527d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 528d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 529d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 530d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 531d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 532d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 533d91483a6Sfdy } 534d91483a6Sfdy } 5353748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 536395c8649SZiyue-Zhang /* 537395c8649SZiyue-Zhang f to vector move 538395c8649SZiyue-Zhang */ 539395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 540395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 541b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 542395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 543395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 544395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 545395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 546395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 547395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 548395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 549395c8649SZiyue-Zhang 5503748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 551395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 552395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 553395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 554395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 555395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 556395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 557395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 558395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 559395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 560395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 561395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 562395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5633748ec56Sxiaofeibao-xjtu } 5643748ec56Sxiaofeibao-xjtu } 56517ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 566d91483a6Sfdy /* 567d6059658SZiyue Zhang i to vector move 568d91483a6Sfdy */ 569e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 570d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 571b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 572d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 573fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 574fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 575b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 576fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 577d91483a6Sfdy 578d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 579fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 580fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 581d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 582d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 583d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 584d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 585fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 586fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 587d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 588d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 589d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 590d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 591d91483a6Sfdy } 592d91483a6Sfdy } 59317ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 594d91483a6Sfdy csBundle(0).lsrc(2) := dest 595d6f9198fSXuan Hu csBundle(0).ldest := dest 596d91483a6Sfdy csBundle(0).uopIdx := 0.U 597d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 598d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 599d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 600d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 601d6f9198fSXuan Hu csBundle(i).ldest := dest 602d91483a6Sfdy csBundle(i).uopIdx := i.U 603d91483a6Sfdy } 604d91483a6Sfdy } 605f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 606395c8649SZiyue-Zhang /* 607395c8649SZiyue-Zhang f to vector move 608395c8649SZiyue-Zhang */ 609395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 610395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 611b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 612395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 613395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 614395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 615395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 616395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 617395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 618395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 619395c8649SZiyue-Zhang //LMUL 620395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 621395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 622395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 623395c8649SZiyue-Zhang csBundle(1).ldest := dest 624395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 625f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 626395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 627395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 628395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 629395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 630395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 631395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 632f06d6d60Sxiaofeibao-xjtu } 633f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 634f06d6d60Sxiaofeibao-xjtu } 63517ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 636d91483a6Sfdy /* 637d6059658SZiyue Zhang i to vector move 638d91483a6Sfdy */ 639e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 640d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 641b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 642d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 643fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 644fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 645b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 646fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 647d91483a6Sfdy //LMUL 648fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 649fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 650d91483a6Sfdy csBundle(1).lsrc(2) := dest 651d6f9198fSXuan Hu csBundle(1).ldest := dest 652d91483a6Sfdy csBundle(1).uopIdx := 0.U 653d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 654fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 655fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 656d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 657d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 658d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 659d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 660d91483a6Sfdy } 661d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 662d91483a6Sfdy } 66317ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 664d91483a6Sfdy /* 665d6059658SZiyue Zhang i to vector move 666d91483a6Sfdy */ 667d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 668d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 669b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 670d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 671fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 672fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 673b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 674fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 675d91483a6Sfdy //LMUL 676fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 677fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 678d91483a6Sfdy csBundle(1).lsrc(2) := dest 679d91483a6Sfdy csBundle(1).ldest := dest 680d91483a6Sfdy csBundle(1).uopIdx := 0.U 681d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 682d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 683d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 684d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 685d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 686d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 687d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 688d91483a6Sfdy } 689d91483a6Sfdy } 69017ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 691395c8649SZiyue-Zhang /* 692b50f8edeSsinsanction f to vector move 693395c8649SZiyue-Zhang */ 694d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 695395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 696b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 697395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 698395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 699395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 700395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 701395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 702395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 703395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 704395c8649SZiyue-Zhang //LMUL 705395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 706395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 707395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 708395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 709395c8649SZiyue-Zhang csBundle(1).ldest := dest 710395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 711d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 712395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 713395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 714395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 715395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 716395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 717395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 718d91483a6Sfdy } 719d91483a6Sfdy } 72017ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 721d91483a6Sfdy /* 722d6059658SZiyue Zhang i to vector move 723d91483a6Sfdy */ 724d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 725d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 726b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 727d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 728fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 729fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 730b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 731fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 732d91483a6Sfdy //LMUL 733d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 734d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 735d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 736d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 737d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 738d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 739fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 740d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 741d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 742fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 743fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 744d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 745fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 746d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 747d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 748d91483a6Sfdy } 749d91483a6Sfdy } 7508cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 7518cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 752d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 753d91483a6Sfdy } 75417ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 755395c8649SZiyue-Zhang /* 756b50f8edeSsinsanction f to vector move 757395c8649SZiyue-Zhang */ 758395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 759395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 760b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 761395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 762395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 763395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 764395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 765395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 766395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 767395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 768d91483a6Sfdy //LMUL 769d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 770395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 771395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 772395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 773395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 774395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 775395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 776395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 777395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 778395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 779395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 780395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 781395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 782395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 783395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 784d91483a6Sfdy } 785395c8649SZiyue-Zhang } 786395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 787395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 788d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 789d91483a6Sfdy } 79017ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 791aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 792d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 793d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 794d91483a6Sfdy csBundle(0).lsrc(1) := src2 795d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 796d91483a6Sfdy csBundle(0).uopIdx := 0.U 797d91483a6Sfdy } 798aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 799d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 800d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 801d91483a6Sfdy csBundle(0).lsrc(1) := src2 802d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 803d91483a6Sfdy csBundle(0).uopIdx := 0.U 804d91483a6Sfdy 805d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 806d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 807d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 808d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 809d91483a6Sfdy csBundle(1).uopIdx := 1.U 810d91483a6Sfdy 811d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 812d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 813d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 814d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 815d91483a6Sfdy csBundle(2).uopIdx := 2.U 816d91483a6Sfdy } 817aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 818d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 819d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 820d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 821d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 822d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 823d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 824d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 825d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 826d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 827d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 828d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 829d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 830d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 831d91483a6Sfdy } 832d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 833d91483a6Sfdy csBundle(i).uopIdx := i.U 834d91483a6Sfdy } 835d91483a6Sfdy } 836caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 837caa15984SZiyue Zhang /* 838caa15984SZiyue Zhang * 2 <= vlmul <= 8 839caa15984SZiyue Zhang */ 840d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 841d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 842d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 843d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 844d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 845d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 846d91483a6Sfdy } 847d91483a6Sfdy } 848582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 849aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 850aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 851582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 852582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 853582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 854582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 855582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 856582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 857582849ffSxiaofeibao-xjtu } 858582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 859582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 860582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 861582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 862582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 863582849ffSxiaofeibao-xjtu } 864582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 865582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 866582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 867582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 868582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 869582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 870582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 871582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 872582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 873582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 874582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 875582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 876582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 877582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 878582849ffSxiaofeibao-xjtu } 879582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 880582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 881582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 882582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 883582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 884582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 885582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 886582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 887582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 888582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 889582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 890582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 891582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 892582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 893582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 894582849ffSxiaofeibao-xjtu } 895582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 896582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 897582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 898582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 899582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 900582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 901582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 902582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 903582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 904582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 905582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 906582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 907582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 908582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 909582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 910582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 911582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 912582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 913582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 914582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 915582849ffSxiaofeibao-xjtu } 916582849ffSxiaofeibao-xjtu } 917582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 918582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 919582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 920582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 921582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 922582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 923582849ffSxiaofeibao-xjtu } 924582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 925582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 926582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 927582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 928582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 929582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 930582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 931582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 932582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 933582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 934582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 935582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 936582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 937582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 938582849ffSxiaofeibao-xjtu } 939582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 940582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 941582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 942582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 943582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 944582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 945582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 946582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 947582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 948582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 949582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 950582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 951582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 952582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 953582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 954582849ffSxiaofeibao-xjtu } 955582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 956582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 957582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 958582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 959582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 960582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 961582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 962582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 963582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 964582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 965582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 966582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 967582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 968582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 969582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 970582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 971582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 972582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 973582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 974582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 975582849ffSxiaofeibao-xjtu } 976582849ffSxiaofeibao-xjtu } 977582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 978582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 979582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 980582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 981582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 982582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 983582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 984582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 985582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 986582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 987582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 988582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 989582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 990582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 991582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 992582849ffSxiaofeibao-xjtu } 993582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 994582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 995582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 996582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 997582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 998582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 999582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1000582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1001582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1002582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 1003582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1004582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1005582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1006582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1007582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1008582849ffSxiaofeibao-xjtu } 1009582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1010582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1011582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1012582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1013582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 1014582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1015582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1016582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1017582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1018582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 1019582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1020582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 1021582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1022582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 1023582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 1024582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1025582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 1026582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 1027582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 1028582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 1029582849ffSxiaofeibao-xjtu } 1030582849ffSxiaofeibao-xjtu } 1031582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1032582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 1033582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1034582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1035582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1036582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1037582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1038582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1039582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1040582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1041582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1042582849ffSxiaofeibao-xjtu } 1043582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1044582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1045582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1046582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1047582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1048582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1049582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1050582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1051582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1052582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1053582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1054582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1055582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1056582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1057582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1058582849ffSxiaofeibao-xjtu } 1059582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1060582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1061582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1062582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1063582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1064582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1065582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1066582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1067582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1068582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1069582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1070582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1071582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1072582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1073582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1074582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1075582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1076582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1077582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1078582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1079582849ffSxiaofeibao-xjtu } 1080582849ffSxiaofeibao-xjtu } 1081582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1082582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1083582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1084582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1085582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1086582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1087582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1088582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1089582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1090582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1091582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1092582849ffSxiaofeibao-xjtu } 1093582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1094582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1095582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1096582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1097582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1098582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1099582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1100582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1101582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1102582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1103582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1104582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1105582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1106582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1107582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1108582849ffSxiaofeibao-xjtu } 1109582849ffSxiaofeibao-xjtu } 1110582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1111582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1112582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1113582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1114582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1115582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1116582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1117582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1118582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1119582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1120582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1121582849ffSxiaofeibao-xjtu } 1122582849ffSxiaofeibao-xjtu } 1123582849ffSxiaofeibao-xjtu } 1124d91483a6Sfdy 1125b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1126b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1127aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1128aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1129e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1130b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1131b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1132b94b1889Sxiaofeibao-xjtu val vlmax = 16 1133b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1134b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1135b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1136b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1137b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1138b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1139b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1140b94b1889Sxiaofeibao-xjtu } 1141b94b1889Sxiaofeibao-xjtu } 1142b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1143b94b1889Sxiaofeibao-xjtu val vlmax = 32 1144b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1145b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1146b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1147b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1148b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1149b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1150b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1151b94b1889Sxiaofeibao-xjtu } 1152b94b1889Sxiaofeibao-xjtu } 1153b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1154b94b1889Sxiaofeibao-xjtu val vlmax = 64 1155b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1156b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1157b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1158b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1159b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1160b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1161b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1162b94b1889Sxiaofeibao-xjtu } 1163b94b1889Sxiaofeibao-xjtu } 1164b94b1889Sxiaofeibao-xjtu } 1165b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1166b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1167b94b1889Sxiaofeibao-xjtu val vlmax = 8 1168b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1169b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1170b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1171b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1172b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1173b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1174b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1175b94b1889Sxiaofeibao-xjtu } 1176b94b1889Sxiaofeibao-xjtu } 1177b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1178b94b1889Sxiaofeibao-xjtu val vlmax = 16 1179b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1180b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1181b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1182b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1183b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1184b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1185b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1186b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1187b94b1889Sxiaofeibao-xjtu } 1188b94b1889Sxiaofeibao-xjtu } 1189b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1190b94b1889Sxiaofeibao-xjtu val vlmax = 32 1191b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1192b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1193b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1194b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1195b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1196b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1197b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1198b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1199b94b1889Sxiaofeibao-xjtu } 1200b94b1889Sxiaofeibao-xjtu } 1201b94b1889Sxiaofeibao-xjtu } 1202b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1203b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1204b94b1889Sxiaofeibao-xjtu val vlmax = 4 1205b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1206b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1207b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1208b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1209b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1210b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1211b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1212b94b1889Sxiaofeibao-xjtu } 1213b94b1889Sxiaofeibao-xjtu } 1214b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1215b94b1889Sxiaofeibao-xjtu val vlmax = 8 1216b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1217b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1218b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1219b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1220b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1221b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1222b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1223b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1224b94b1889Sxiaofeibao-xjtu } 1225b94b1889Sxiaofeibao-xjtu } 1226b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1227b94b1889Sxiaofeibao-xjtu val vlmax = 16 1228b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1229b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1230b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1231b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1232b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1233b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1234b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1235b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1236b94b1889Sxiaofeibao-xjtu } 1237b94b1889Sxiaofeibao-xjtu } 1238b94b1889Sxiaofeibao-xjtu } 1239b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1240b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1241b94b1889Sxiaofeibao-xjtu val vlmax = 2 1242b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1243b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1244b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1245b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1246b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1247b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1248b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1249b94b1889Sxiaofeibao-xjtu } 1250b94b1889Sxiaofeibao-xjtu } 1251b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1252b94b1889Sxiaofeibao-xjtu val vlmax = 4 1253b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1254b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1255b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1256b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1257b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1258b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1259b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1260b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1261b94b1889Sxiaofeibao-xjtu } 1262b94b1889Sxiaofeibao-xjtu } 1263b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1264b94b1889Sxiaofeibao-xjtu val vlmax = 8 1265b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1266b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1267b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1268b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1269b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1270b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1271b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1272b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1273b94b1889Sxiaofeibao-xjtu } 1274b94b1889Sxiaofeibao-xjtu } 1275b94b1889Sxiaofeibao-xjtu } 1276b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1277b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1278b94b1889Sxiaofeibao-xjtu val vlmax = 2 1279b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1280b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1281b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1282b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1283b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1284b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1285b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1286b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1287b94b1889Sxiaofeibao-xjtu } 1288b94b1889Sxiaofeibao-xjtu } 1289b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1290b94b1889Sxiaofeibao-xjtu val vlmax = 4 1291b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1292b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1293b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1294b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1295b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1296b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1297b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1298b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1299b94b1889Sxiaofeibao-xjtu } 1300b94b1889Sxiaofeibao-xjtu } 1301b94b1889Sxiaofeibao-xjtu } 1302b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1303b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1304b94b1889Sxiaofeibao-xjtu val vlmax = 2 1305b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1306b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1307b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1308b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1309b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1310b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1311b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1312b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1313b94b1889Sxiaofeibao-xjtu } 1314b94b1889Sxiaofeibao-xjtu } 1315b94b1889Sxiaofeibao-xjtu } 1316b94b1889Sxiaofeibao-xjtu } 1317d6059658SZiyue Zhang 131817ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1319d6059658SZiyue Zhang // i to vector move 1320e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1321d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1322b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1323d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1324fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1325fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1326b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1327fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1328d91483a6Sfdy // LMUL 1329d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1330d91483a6Sfdy for (j <- 0 to i) { 13314ee69032SzhanglyGit val old_vd = if (j == 0) { 13324ee69032SzhanglyGit dest + i.U 1333fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13344ee69032SzhanglyGit val vd = if (j == i) { 13354ee69032SzhanglyGit dest + i.U 1336fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1337fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1338fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1339d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1340d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1341d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1342d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1343d91483a6Sfdy } 1344d91483a6Sfdy } 1345d91483a6Sfdy 134617ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1347d6059658SZiyue Zhang // i to vector move 1348e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1349d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1350b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1351d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1352fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1353fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1354b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1355fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1356d91483a6Sfdy // LMUL 1357d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1358d91483a6Sfdy for (j <- (0 to i).reverse) { 1359d91483a6Sfdy when(i.U < lmul) { 13604ee69032SzhanglyGit val old_vd = if (j == 0) { 13614ee69032SzhanglyGit dest + lmul - 1.U - i.U 1362fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13634ee69032SzhanglyGit val vd = if (j == i) { 13644ee69032SzhanglyGit dest + lmul - 1.U - i.U 1365fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1366fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1367fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1368d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1369d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1370d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1371d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1372d91483a6Sfdy } 1373d91483a6Sfdy } 1374d91483a6Sfdy } 1375d91483a6Sfdy 137617ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1377d91483a6Sfdy // LMUL 1378d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1379d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1380d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1381d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1382d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1383d91483a6Sfdy csBundle(i).rfWen := false.B 1384cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1385d91483a6Sfdy csBundle(i).vecWen := true.B 1386d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1387d91483a6Sfdy csBundle(i).lsrc(1) := src2 1388d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1389d91483a6Sfdy csBundle(i).ldest := ldest 1390d91483a6Sfdy csBundle(i).uopIdx := i.U 1391d91483a6Sfdy } 1392762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).rfWen := Mux(dest === 0.U, false.B, true.B) 1393762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).fpWen := false.B 1394762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).vecWen := false.B 1395762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).ldest := dest 1396d91483a6Sfdy } 1397d91483a6Sfdy 139817ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1399d91483a6Sfdy // LMUL 1400d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1401d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1402d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1403d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1404d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1405d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1406d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1407d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1408d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1409d91483a6Sfdy 1410d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1411d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1412d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1413d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1414d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1415d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1416d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1417d91483a6Sfdy } 1418d91483a6Sfdy } 1419189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1420189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1421189ec863SzhanglyGit when(i.U < lmul){ 1422189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1423189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1424189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1425189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1426189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1427189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1428189ec863SzhanglyGit } otherwise { 1429189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1430189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1431189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1432189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1433189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1434189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1435189ec863SzhanglyGit } 1436189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1437189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1438189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1439189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1440189ec863SzhanglyGit } 1441189ec863SzhanglyGit } 1442189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1443189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1444189ec863SzhanglyGit for (i <- 0 until len) 1445189ec863SzhanglyGit for (j <- 0 until len) { 1446189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1447189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1448189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1449189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1450189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1451189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1452189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1453189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1454189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1455189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1456189ec863SzhanglyGit } 1457189ec863SzhanglyGit } 1458aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1459189ec863SzhanglyGit is("b001".U ){ 1460189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1461189ec863SzhanglyGit } 1462189ec863SzhanglyGit is("b010".U ){ 1463189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1464189ec863SzhanglyGit } 1465189ec863SzhanglyGit is("b011".U ){ 1466189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1467189ec863SzhanglyGit } 1468189ec863SzhanglyGit } 1469189ec863SzhanglyGit } 1470189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1471189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1472189ec863SzhanglyGit for (i <- 0 until len) 1473189ec863SzhanglyGit for (j <- 0 until len) { 1474fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1475189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1476189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1477fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1478189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1479fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1480189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1481fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1482189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1483189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1484189ec863SzhanglyGit } 1485189ec863SzhanglyGit } 1486d6059658SZiyue Zhang // i to vector move 1487e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1488189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1489b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1490189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1491fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1492fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1493b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 149493a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 149593a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1496fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1497189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1498783e318eSsinceforYy switch(vlmulReg) { 1499189ec863SzhanglyGit is("b001".U ){ 1500189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1501189ec863SzhanglyGit } 1502189ec863SzhanglyGit is("b010".U ){ 1503189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1504189ec863SzhanglyGit } 1505189ec863SzhanglyGit is("b011".U ){ 1506189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1507189ec863SzhanglyGit } 1508189ec863SzhanglyGit } 1509189ec863SzhanglyGit } 1510189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1511189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1512189ec863SzhanglyGit for (i <- 0 until len) 1513189ec863SzhanglyGit for (j <- 0 until len) { 1514189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1515189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1516189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1517189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1518189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1519189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1520189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1521189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1522189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1523189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1524189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1525189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1526189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1527189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1528189ec863SzhanglyGit } 1529189ec863SzhanglyGit } 1530189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1531189ec863SzhanglyGit for (i <- 0 until len) 1532189ec863SzhanglyGit for (j <- 0 until len) { 1533189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1534189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1535189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1536189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1537189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1538189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1539189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1540189ec863SzhanglyGit } 1541189ec863SzhanglyGit } 154293a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 154393a5bfb8SZiyue Zhang for (i <- 0 until len) 154493a5bfb8SZiyue Zhang for (j <- 0 until len) { 154593a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 154693a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 154793a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 154893a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 154993a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 155093a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 155193a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 155293a5bfb8SZiyue Zhang } 155393a5bfb8SZiyue Zhang } 155493a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 155593a5bfb8SZiyue Zhang for (i <- 0 until len) 155693a5bfb8SZiyue Zhang for (j <- 0 until len) { 155793a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 155893a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 155993a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 156093a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 156193a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 156293a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 156393a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 156493a5bfb8SZiyue Zhang } 156593a5bfb8SZiyue Zhang } 1566aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1567189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 156893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 156993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 157093a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 157193a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1572189ec863SzhanglyGit }.otherwise{ 1573189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1574189ec863SzhanglyGit } 157593a5bfb8SZiyue Zhang switch(vlmulReg) { 1576189ec863SzhanglyGit is("b001".U) { 1577aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1578189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 157993a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 158093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 158193a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 158293a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1583189ec863SzhanglyGit }.otherwise{ 1584189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1585189ec863SzhanglyGit } 1586189ec863SzhanglyGit } 1587189ec863SzhanglyGit is("b010".U) { 1588aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1589189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 159093a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 159193a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 159293a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 159393a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1594189ec863SzhanglyGit }.otherwise{ 1595189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1596189ec863SzhanglyGit } 1597189ec863SzhanglyGit } 1598189ec863SzhanglyGit is("b011".U) { 159993a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 160093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 160193a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 160293a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 160393a5bfb8SZiyue Zhang }.otherwise{ 1604189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1605189ec863SzhanglyGit } 1606189ec863SzhanglyGit } 1607189ec863SzhanglyGit } 160893a5bfb8SZiyue Zhang } 1609189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1610189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1611189ec863SzhanglyGit for (i <- 0 until len) { 1612189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1613189ec863SzhanglyGit for (j <- 0 until jlen) { 1614189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1615189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 16163bec463eSlewislzh if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1617189ec863SzhanglyGit } 16183bec463eSlewislzh csBundle(i*(i+3)/2 + j).vecWen := true.B 16193bec463eSlewislzh csBundle(i*(i+3)/2 + j).v0Wen := false.B 16205da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 16215da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 16225da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 16235da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 16243bec463eSlewislzh if (i == 0) { 1625189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 16263bec463eSlewislzh } else { 16273bec463eSlewislzh csBundle(i*(i+3)/2 + j).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16283bec463eSlewislzh } 1629189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1630189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 1631189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1632189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1633189ec863SzhanglyGit } 1634189ec863SzhanglyGit } 1635189ec863SzhanglyGit } 1636aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1637189ec863SzhanglyGit is("b001".U ){ 1638189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1639189ec863SzhanglyGit } 1640189ec863SzhanglyGit is("b010".U ){ 1641189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1642189ec863SzhanglyGit } 1643189ec863SzhanglyGit is("b011".U ){ 1644189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1645189ec863SzhanglyGit } 1646189ec863SzhanglyGit } 1647189ec863SzhanglyGit } 16480a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 16490a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16500a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 16510a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 16520a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 16530a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16540a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16550a34fc22SZiyue Zhang } 16560a34fc22SZiyue Zhang } 1657c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16584ee69032SzhanglyGit /* 16594ee69032SzhanglyGit FMV.D.X 16604ee69032SzhanglyGit */ 16614ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16624ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16634ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 1664c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1665964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1666964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 16674ee69032SzhanglyGit csBundle(0).rfWen := false.B 1668c8cff56fSsinsanction csBundle(0).fpWen := false.B 1669c8cff56fSsinsanction csBundle(0).vecWen := true.B 167031c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16714ee69032SzhanglyGit //LMUL 16724ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 1673c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1674c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16754dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16764ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16774ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 167831c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16794ee69032SzhanglyGit } 16804aa00286SXuan Hu csBundle.head.waitForward := isUsSegment 16814aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isUsSegment 16824ee69032SzhanglyGit } 1683c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1684c4501a6fSZiyue-Zhang /* 1685c4501a6fSZiyue-Zhang FMV.D.X 1686c4501a6fSZiyue-Zhang */ 1687c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1688c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1689c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1690c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1691964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1692964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1693c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1694c8cff56fSsinsanction csBundle(0).fpWen := false.B 1695c8cff56fSsinsanction csBundle(0).vecWen := true.B 169631c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1697c4501a6fSZiyue-Zhang 16986a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16996a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1700e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 17016a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1702c8cff56fSsinsanction csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1703964d9a87SZiyue Zhang csBundle(1).fuType := FuType.i2v.U 1704964d9a87SZiyue Zhang csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1705c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1706c8cff56fSsinsanction csBundle(1).fpWen := false.B 1707c8cff56fSsinsanction csBundle(1).vecWen := true.B 170831c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1709c4501a6fSZiyue-Zhang 1710c4501a6fSZiyue-Zhang //LMUL 1711c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1712c8cff56fSsinsanction csBundle(i + 2).srcType(0) := SrcType.vp 1713c8cff56fSsinsanction csBundle(i + 2).srcType(1) := SrcType.vp 1714c8cff56fSsinsanction csBundle(i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1715c8cff56fSsinsanction csBundle(i + 2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 17164dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1717c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1718c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 171931c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1720c4501a6fSZiyue-Zhang } 17214aa00286SXuan Hu csBundle.head.waitForward := isSdSegment 17224aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isSdSegment 1723c4501a6fSZiyue-Zhang } 1724c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 17252de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE(lmul:Int, nf:Int): Unit ={ 172655f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17272de01baaSZiyue Zhang val vecWen = if (i < lmul * nf) true.B else false.B 17282de01baaSZiyue Zhang val src2Type = if (i < lmul * nf) SrcType.vp else SrcType.no 1729c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1730c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 17312de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := SrcType.no 173255f7bedaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17332de01baaSZiyue Zhang csBundle(i + 1).srcType(2) := src2Type 17342de01baaSZiyue Zhang csBundle(i + 1).lsrc(2) := dest + i.U 173555f7bedaSZiyue Zhang csBundle(i + 1).ldest := dest + i.U 17362de01baaSZiyue Zhang csBundle(i + 1).rfWen := false.B 17372de01baaSZiyue Zhang csBundle(i + 1).fpWen := false.B 17382de01baaSZiyue Zhang csBundle(i + 1).vecWen := vecWen 173955f7bedaSZiyue Zhang csBundle(i + 1).uopIdx := i.U 174055f7bedaSZiyue Zhang csBundle(i + 1).vlsInstr := true.B 174155f7bedaSZiyue Zhang } 174255f7bedaSZiyue Zhang } 17432de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(emul:Int): Unit ={ 17442de01baaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17452de01baaSZiyue Zhang val src1Type = if (i < emul) SrcType.vp else SrcType.no 17462de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := src1Type 17472de01baaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17482de01baaSZiyue Zhang } 17492de01baaSZiyue Zhang } 175055f7bedaSZiyue Zhang 17510cd00663SzhanglyGit val vlmul = vlmulReg 17520cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 17530cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1754c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 175519d66d7fSXuan Hu val simple_lmul = MuxLookup(vlmul, 0.U(2.W))(Array( 1756c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1757c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1758c4501a6fSZiyue-Zhang "b011".U -> 3.U 1759c4501a6fSZiyue-Zhang )) 176019d66d7fSXuan Hu val simple_emul = MuxLookup(vemul, 0.U(2.W))(Array( 1761c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1762c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1763c4501a6fSZiyue-Zhang "b011".U -> 3.U 1764c4501a6fSZiyue-Zhang )) 1765c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1766c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1767c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1768c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1769964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1770964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1771c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1772c8cff56fSsinsanction csBundle(0).fpWen := false.B 1773c8cff56fSsinsanction csBundle(0).vecWen := true.B 177431c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1775c4501a6fSZiyue-Zhang 1776c4501a6fSZiyue-Zhang //LMUL 177755f7bedaSZiyue Zhang when(nf === 0.U) { 177855f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 177955f7bedaSZiyue Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul) 1780c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1781c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1782c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1783c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1784c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1785792b1339SAnzooooo csBundle(i + 1).srcType(2) := SrcType.vp 178655f7bedaSZiyue Zhang // lsrc2 is old vd 1787792b1339SAnzooooo csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1788c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1789c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 179031c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1791c4501a6fSZiyue-Zhang } 179255f7bedaSZiyue Zhang }.otherwise{ 179355f7bedaSZiyue Zhang // nf > 1, is segment indexed load/store 17942de01baaSZiyue Zhang // gen src0, vd 17952de01baaSZiyue Zhang switch(simple_lmul) { 17962de01baaSZiyue Zhang is(0.U) { 17972de01baaSZiyue Zhang switch(nf) { 17982de01baaSZiyue Zhang is(1.U) { 17992de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 2) 180055f7bedaSZiyue Zhang } 18012de01baaSZiyue Zhang is(2.U) { 18022de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 3) 180355f7bedaSZiyue Zhang } 18042de01baaSZiyue Zhang is(3.U) { 18052de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 4) 18062de01baaSZiyue Zhang } 18072de01baaSZiyue Zhang is(4.U) { 18082de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 5) 18092de01baaSZiyue Zhang } 18102de01baaSZiyue Zhang is(5.U) { 18112de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 6) 18122de01baaSZiyue Zhang } 18132de01baaSZiyue Zhang is(6.U) { 18142de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 7) 18152de01baaSZiyue Zhang } 18162de01baaSZiyue Zhang is(7.U) { 18172de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 8) 18182de01baaSZiyue Zhang } 18192de01baaSZiyue Zhang } 18202de01baaSZiyue Zhang } 18212de01baaSZiyue Zhang is(1.U) { 18222de01baaSZiyue Zhang switch(nf) { 18232de01baaSZiyue Zhang is(1.U) { 18242de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 2) 18252de01baaSZiyue Zhang } 18262de01baaSZiyue Zhang is(2.U) { 18272de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 3) 18282de01baaSZiyue Zhang } 18292de01baaSZiyue Zhang is(3.U) { 18302de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 4) 18312de01baaSZiyue Zhang } 18322de01baaSZiyue Zhang } 18332de01baaSZiyue Zhang } 18342de01baaSZiyue Zhang is(2.U) { 18352de01baaSZiyue Zhang switch(nf) { 18362de01baaSZiyue Zhang is(1.U) { 18372de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(4, 2) 18382de01baaSZiyue Zhang } 18392de01baaSZiyue Zhang } 18402de01baaSZiyue Zhang } 18412de01baaSZiyue Zhang } 18422de01baaSZiyue Zhang 18432de01baaSZiyue Zhang // gen src1 18442de01baaSZiyue Zhang switch(simple_emul) { 18452de01baaSZiyue Zhang is(0.U) { 18462de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(1) 18472de01baaSZiyue Zhang } 18482de01baaSZiyue Zhang is(1.U) { 18492de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(2) 18502de01baaSZiyue Zhang } 18512de01baaSZiyue Zhang is(2.U) { 18522de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(4) 18532de01baaSZiyue Zhang } 18542de01baaSZiyue Zhang is(3.U) { 18552de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(8) 185655f7bedaSZiyue Zhang } 185755f7bedaSZiyue Zhang } 18587635b2a1SZiyue Zhang 18597635b2a1SZiyue Zhang // when is vstore instructions, not set vecwen 18607635b2a1SZiyue Zhang when(isVstore) { 18617635b2a1SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 18627635b2a1SZiyue Zhang csBundle(i + 1).vecWen := false.B 18637635b2a1SZiyue Zhang } 18647635b2a1SZiyue Zhang } 186555f7bedaSZiyue Zhang } 18664aa00286SXuan Hu csBundle.head.waitForward := isIxSegment 18674aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isIxSegment 1868c4501a6fSZiyue-Zhang } 1869d91483a6Sfdy } 1870d91483a6Sfdy 1871d91483a6Sfdy //readyFromRename Counter 1872e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1873e25c13faSXuan Hu 1874e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1875e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1876d91483a6Sfdy 1877189ec863SzhanglyGit switch(state) { 1878e25c13faSXuan Hu is(s_idle) { 1879e25c13faSXuan Hu when (inValid) { 1880e25c13faSXuan Hu stateNext := s_active 1881e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1882d91483a6Sfdy } 1883e25c13faSXuan Hu } 1884e25c13faSXuan Hu is(s_active) { 1885e25c13faSXuan Hu when (thisAllOut) { 1886e25c13faSXuan Hu when (inValid) { 1887e25c13faSXuan Hu stateNext := s_active 1888e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1889e25c13faSXuan Hu }.otherwise { 1890e25c13faSXuan Hu stateNext := s_idle 1891e25c13faSXuan Hu uopResNext := 0.U 1892e25c13faSXuan Hu } 1893e25c13faSXuan Hu }.otherwise { 1894e25c13faSXuan Hu stateNext := s_active 1895e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1896e25c13faSXuan Hu } 1897d91483a6Sfdy } 1898d91483a6Sfdy } 1899d91483a6Sfdy 1900e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1901e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1902189ec863SzhanglyGit 1903e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1904d91483a6Sfdy 1905d91483a6Sfdy for(i <- 0 until RenameWidth) { 1906e25c13faSXuan Hu outValids(i) := complexNum > i.U 1907e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1908d91483a6Sfdy } 1909d91483a6Sfdy 1910e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1911e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1912d91483a6Sfdy 1913e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1914e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1915e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1916e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1917e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1918e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1919e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1920e25c13faSXuan Hu// 1921e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1922e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1923e25c13faSXuan Hu// 0.U) 1924e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1925e25c13faSXuan Hu// case(dst, i) => 1926e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1927e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1928e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1929e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1930e25c13faSXuan Hu// ).toSeq) 1931e25c13faSXuan Hu// } 1932e25c13faSXuan Hu// 1933e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1934e25c13faSXuan Hu// case (dst, i) => 1935e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1936e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1937e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1938e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1939e25c13faSXuan Hu// ).toSeq) 1940e25c13faSXuan Hu// } 1941e25c13faSXuan Hu// 1942e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1943e25c13faSXuan Hu// io.deq.complexNum := complexNum 1944e25c13faSXuan Hu// io.deq.validToRename := validToRename 1945e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1946d91483a6Sfdy} 1947