xref: /XiangShan/src/main/scala/xiangshan/backend/decode/DecodeUnitComp.scala (revision 87dd4e0d9a1c96d00544e31509aa5136a48908bb)
1d91483a6Sfdy/***************************************************************************************
2d91483a6Sfdy  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d91483a6Sfdy  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4d91483a6Sfdy  *
5d91483a6Sfdy  * XiangShan is licensed under Mulan PSL v2.
6d91483a6Sfdy  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7d91483a6Sfdy  * You may obtain a copy of Mulan PSL v2 at:
8d91483a6Sfdy  *          http://license.coscl.org.cn/MulanPSL2
9d91483a6Sfdy  *
10d91483a6Sfdy  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d91483a6Sfdy  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d91483a6Sfdy  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d91483a6Sfdy  *
14d91483a6Sfdy  * See the Mulan PSL v2 for more details.
15d91483a6Sfdy  ***************************************************************************************/
16d91483a6Sfdy
17d91483a6Sfdypackage xiangshan.backend.decode
18d91483a6Sfdy
19d91483a6Sfdyimport chipsalliance.rocketchip.config.Parameters
20d91483a6Sfdyimport chisel3._
21d91483a6Sfdyimport chisel3.util._
22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions
23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat
24d91483a6Sfdyimport utils._
25d91483a6Sfdyimport utility._
26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr
27d91483a6Sfdyimport xiangshan._
28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU
29d91483a6Sfdyimport xiangshan.backend.fu.FuType
30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._
31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst}
3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields
33b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
34d91483a6Sfdyimport yunsuan.VpermType
35d91483a6Sfdy
36d91483a6Sfdyimport scala.collection.Seq
37d91483a6Sfdy
38d91483a6Sfdytrait VectorConstants {
39d91483a6Sfdy  val MAX_VLMUL = 8
40d91483a6Sfdy  val FP_TMP_REG_MV = 32
41189ec863SzhanglyGit  val VECTOR_TMP_REG_LMUL = 33 // 33~47  ->  15
42d91483a6Sfdy}
43d91483a6Sfdy
44d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle {
45d91483a6Sfdy  val enq = new Bundle { val staticInst = Input(new StaticInst) }
46d91483a6Sfdy  val vtype = Input(new VType)
47d91483a6Sfdy  val isComplex = Input(Vec(DecodeWidth - 1, Bool()))
48d91483a6Sfdy  val validFromIBuf = Input(Vec(DecodeWidth, Bool()))
49d91483a6Sfdy  val readyFromRename = Input(Vec(RenameWidth, Bool()))
50d91483a6Sfdy  val deq = new Bundle {
51d91483a6Sfdy    val decodedInsts = Output(Vec(RenameWidth, new DecodedInst))
52d91483a6Sfdy    val isVset = Output(Bool())
53d91483a6Sfdy    val readyToIBuf = Output(Vec(DecodeWidth, Bool()))
54d91483a6Sfdy    val validToRename = Output(Vec(RenameWidth, Bool()))
55d91483a6Sfdy    val complexNum = Output(UInt(3.W))
56d91483a6Sfdy  }
57d91483a6Sfdy  val csrCtrl = Input(new CustomCSRCtrlIO)
58d91483a6Sfdy}
5917ec87f2SXuan Hu
60d91483a6Sfdy/**
61d91483a6Sfdy  * @author zly
62d91483a6Sfdy  */
63d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants {
64d91483a6Sfdy  val io = IO(new DecodeUnitCompIO)
65d91483a6Sfdy
66d91483a6Sfdy  val maxUopSize = MaxUopSize
67d91483a6Sfdy  //input bits
68d91483a6Sfdy  val staticInst = Wire(new StaticInst)
69*87dd4e0dSzhanglyGit
70d91483a6Sfdy
71d91483a6Sfdy  staticInst := io.enq.staticInst
72*87dd4e0dSzhanglyGit  private val inst: XSInstBitFields = staticInst.instr.asTypeOf(new XSInstBitFields)
73d91483a6Sfdy
7498cfe81bSxgkiri  val src1 = Cat(0.U(1.W), inst.RS1)
7598cfe81bSxgkiri  val src2 = Cat(0.U(1.W), inst.RS2)
7698cfe81bSxgkiri  val dest = Cat(0.U(1.W), inst.RD)
777f9f0a79SzhanglyGit
78d91483a6Sfdy
79d91483a6Sfdy  //output bits
80d91483a6Sfdy  val decodedInsts = Wire(Vec(RenameWidth, new DecodedInst))
81d91483a6Sfdy  val validToRename = Wire(Vec(RenameWidth, Bool()))
82d91483a6Sfdy  val readyToIBuf = Wire(Vec(DecodeWidth, Bool()))
83d91483a6Sfdy  val complexNum = Wire(UInt(3.W))
84d91483a6Sfdy
85d91483a6Sfdy  //output of DecodeUnit
86189ec863SzhanglyGit  val decodedInstsSimple = Wire(new DecodedInst)
877f9f0a79SzhanglyGit  val numOfUop = Wire(UInt(log2Up(maxUopSize+1).W))
887f9f0a79SzhanglyGit  val lmul = Wire(UInt(4.W))
89189ec863SzhanglyGit  val isVsetSimple = Wire(Bool())
90d91483a6Sfdy
91d91483a6Sfdy  //pre decode
92d91483a6Sfdy  val simple = Module(new DecodeUnit)
93d91483a6Sfdy  simple.io.enq.ctrlFlow := staticInst
94d91483a6Sfdy  simple.io.enq.vtype := io.vtype
95d91483a6Sfdy  simple.io.csrCtrl := io.csrCtrl
96189ec863SzhanglyGit  decodedInstsSimple := simple.io.deq.decodedInst
977f9f0a79SzhanglyGit  lmul := simple.io.deq.uopInfo.lmul
98189ec863SzhanglyGit  isVsetSimple := simple.io.deq.decodedInst.isVset
99189ec863SzhanglyGit  when(isVsetSimple) {
100d91483a6Sfdy    when(dest === 0.U && src1 === 0.U) {
101189ec863SzhanglyGit      decodedInstsSimple.fuOpType := VSETOpType.keepVl(simple.io.deq.decodedInst.fuOpType)
102d91483a6Sfdy    }.elsewhen(src1 === 0.U) {
103189ec863SzhanglyGit      decodedInstsSimple.fuOpType := VSETOpType.setVlmax(simple.io.deq.decodedInst.fuOpType)
104a8db15d8Sfdy    }
105a8db15d8Sfdy    when(io.vtype.illegal){
106189ec863SzhanglyGit      decodedInstsSimple.flushPipe := true.B
107d91483a6Sfdy    }
108d91483a6Sfdy  }
109d91483a6Sfdy  //Type of uop Div
110189ec863SzhanglyGit  val typeOfSplit = decodedInstsSimple.uopSplitType
111d91483a6Sfdy
1127f9f0a79SzhanglyGit  when(typeOfSplit === UopSplitType.DIR) {
1137f9f0a79SzhanglyGit    numOfUop := Mux(dest =/= 0.U, 2.U,
114d91483a6Sfdy      Mux(src1 =/= 0.U, 1.U,
1157f9f0a79SzhanglyGit        Mux(VSETOpType.isVsetvl(decodedInstsSimple.fuOpType), 2.U, 1.U)))
1167f9f0a79SzhanglyGit  } .otherwise {
1177f9f0a79SzhanglyGit    numOfUop := simple.io.deq.uopInfo.numOfUop
1187f9f0a79SzhanglyGit  }
1197f9f0a79SzhanglyGit
120d91483a6Sfdy
121d91483a6Sfdy  //uop div up to maxUopSize
122d91483a6Sfdy  val csBundle = Wire(Vec(maxUopSize, new DecodedInst))
123d91483a6Sfdy  csBundle.map { case dst =>
124189ec863SzhanglyGit    dst := decodedInstsSimple
125d91483a6Sfdy    dst.firstUop := false.B
126d91483a6Sfdy    dst.lastUop := false.B
127d91483a6Sfdy  }
128d91483a6Sfdy
129f1e8fcb2SXuan Hu  csBundle(0).numUops := numOfUop
130d91483a6Sfdy  csBundle(0).firstUop := true.B
131d91483a6Sfdy  csBundle(numOfUop - 1.U).lastUop := true.B
132d91483a6Sfdy
133189ec863SzhanglyGit  switch(typeOfSplit) {
13417ec87f2SXuan Hu    is(UopSplitType.DIR) {
135189ec863SzhanglyGit      when(isVsetSimple) {
136d91483a6Sfdy        when(dest =/= 0.U) {
137d91483a6Sfdy          csBundle(0).fuType := FuType.vsetiwi.U
138189ec863SzhanglyGit          csBundle(0).fuOpType := VSETOpType.switchDest(decodedInstsSimple.fuOpType)
139d91483a6Sfdy          csBundle(0).flushPipe := false.B
140d91483a6Sfdy          csBundle(0).rfWen := true.B
141d91483a6Sfdy          csBundle(0).vecWen := false.B
142cb10a55bSXuan Hu          csBundle(1).ldest := VCONFIG_IDX.U
143fe60541bSXuan Hu          csBundle(1).rfWen := false.B
144fe60541bSXuan Hu          csBundle(1).vecWen := true.B
145d91483a6Sfdy        }.elsewhen(src1 =/= 0.U) {
146cb10a55bSXuan Hu          csBundle(0).ldest := VCONFIG_IDX.U
147189ec863SzhanglyGit        }.elsewhen(VSETOpType.isVsetvli(decodedInstsSimple.fuOpType)) {
148d91483a6Sfdy          csBundle(0).fuType := FuType.vsetfwf.U
149d91483a6Sfdy          csBundle(0).srcType(0) := SrcType.vp
150cb10a55bSXuan Hu          csBundle(0).lsrc(0) := VCONFIG_IDX.U
151189ec863SzhanglyGit        }.elsewhen(VSETOpType.isVsetvl(decodedInstsSimple.fuOpType)) {
152d91483a6Sfdy          csBundle(0).srcType(0) := SrcType.reg
153d91483a6Sfdy          csBundle(0).srcType(1) := SrcType.imm
154d91483a6Sfdy          csBundle(0).lsrc(1) := 0.U
155d91483a6Sfdy          csBundle(0).ldest := FP_TMP_REG_MV.U
156d91483a6Sfdy          csBundle(0).fuType := FuType.i2f.U
157d91483a6Sfdy          csBundle(0).rfWen := false.B
158d91483a6Sfdy          csBundle(0).fpWen := true.B
159d91483a6Sfdy          csBundle(0).vecWen := false.B
160d91483a6Sfdy          csBundle(0).fpu.isAddSub := false.B
161d91483a6Sfdy          csBundle(0).fpu.typeTagIn := FPU.D
162d91483a6Sfdy          csBundle(0).fpu.typeTagOut := FPU.D
163d91483a6Sfdy          csBundle(0).fpu.fromInt := true.B
164d91483a6Sfdy          csBundle(0).fpu.wflags := false.B
165d91483a6Sfdy          csBundle(0).fpu.fpWen := true.B
166d91483a6Sfdy          csBundle(0).fpu.div := false.B
167d91483a6Sfdy          csBundle(0).fpu.sqrt := false.B
168d91483a6Sfdy          csBundle(0).fpu.fcvt := false.B
169d91483a6Sfdy          csBundle(0).flushPipe := false.B
170d91483a6Sfdy          csBundle(1).fuType := FuType.vsetfwf.U
171d91483a6Sfdy          csBundle(1).srcType(0) := SrcType.vp
172cb10a55bSXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
173d91483a6Sfdy          csBundle(1).srcType(1) := SrcType.fp
174d91483a6Sfdy          csBundle(1).lsrc(1) := FP_TMP_REG_MV.U
175cb10a55bSXuan Hu          csBundle(1).ldest := VCONFIG_IDX.U
176d91483a6Sfdy        }
177d91483a6Sfdy      }
178d91483a6Sfdy    }
17917ec87f2SXuan Hu    is(UopSplitType.VEC_VVV) {
180d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
181d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
182d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
183d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
184d91483a6Sfdy        csBundle(i).ldest := dest + i.U
185d91483a6Sfdy        csBundle(i).uopIdx := i.U
186d91483a6Sfdy      }
187d91483a6Sfdy    }
18817ec87f2SXuan Hu    is(UopSplitType.VEC_EXT2) {
189d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
190d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
191d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
192d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
193d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
194d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
195d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
196d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
197d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
198d91483a6Sfdy      }
199d91483a6Sfdy    }
20017ec87f2SXuan Hu    is(UopSplitType.VEC_EXT4) {
201d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 4) {
202d91483a6Sfdy        csBundle(4 * i).lsrc(1) := src2 + i.U
203d91483a6Sfdy        csBundle(4 * i).lsrc(2) := dest + (4 * i).U
204d91483a6Sfdy        csBundle(4 * i).ldest := dest + (4 * i).U
205d91483a6Sfdy        csBundle(4 * i).uopIdx := (4 * i).U
206d91483a6Sfdy        csBundle(4 * i + 1).lsrc(1) := src2 + i.U
207d91483a6Sfdy        csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U
208d91483a6Sfdy        csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U
209d91483a6Sfdy        csBundle(4 * i + 1).uopIdx := (4 * i + 1).U
210d91483a6Sfdy        csBundle(4 * i + 2).lsrc(1) := src2 + i.U
211d91483a6Sfdy        csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U
212d91483a6Sfdy        csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U
213d91483a6Sfdy        csBundle(4 * i + 2).uopIdx := (4 * i + 2).U
214d91483a6Sfdy        csBundle(4 * i + 3).lsrc(1) := src2 + i.U
215d91483a6Sfdy        csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U
216d91483a6Sfdy        csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U
217d91483a6Sfdy        csBundle(4 * i + 3).uopIdx := (4 * i + 3).U
218d91483a6Sfdy      }
219d91483a6Sfdy    }
22017ec87f2SXuan Hu    is(UopSplitType.VEC_EXT8) {
221d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
222d91483a6Sfdy        csBundle(i).lsrc(1) := src2
223d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
224d91483a6Sfdy        csBundle(i).ldest := dest + i.U
225d91483a6Sfdy        csBundle(i).uopIdx := i.U
226d91483a6Sfdy      }
227d91483a6Sfdy    }
22817ec87f2SXuan Hu    is(UopSplitType.VEC_0XV) {
229d91483a6Sfdy      /*
230d91483a6Sfdy      FMV.D.X
231d91483a6Sfdy       */
232d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
233d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
234d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
235d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
236d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
237d91483a6Sfdy      csBundle(0).rfWen := false.B
238d91483a6Sfdy      csBundle(0).fpWen := true.B
239d91483a6Sfdy      csBundle(0).vecWen := false.B
240d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
241d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
242d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
243d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
244d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
245d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
246d91483a6Sfdy      csBundle(0).fpu.div := false.B
247d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
248d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
249d91483a6Sfdy      /*
250d91483a6Sfdy      vfmv.s.f
251d91483a6Sfdy       */
252d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
253d91483a6Sfdy      csBundle(1).srcType(1) := SrcType.vp
254d91483a6Sfdy      csBundle(1).srcType(2) := SrcType.vp
255d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
256d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
257d91483a6Sfdy      csBundle(1).lsrc(2) := dest
258d91483a6Sfdy      csBundle(1).ldest := dest
259d91483a6Sfdy      csBundle(1).fuType := FuType.vppu.U
26017ec87f2SXuan Hu      csBundle(1).fuOpType := VpermType.dummy
261d91483a6Sfdy      csBundle(1).rfWen := false.B
262d91483a6Sfdy      csBundle(1).fpWen := false.B
263d91483a6Sfdy      csBundle(1).vecWen := true.B
264d91483a6Sfdy    }
26517ec87f2SXuan Hu    is(UopSplitType.VEC_VXV) {
266d91483a6Sfdy      /*
267d91483a6Sfdy      FMV.D.X
268d91483a6Sfdy       */
269d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
270d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
271d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
272d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
273d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
274d91483a6Sfdy      csBundle(0).rfWen := false.B
275d91483a6Sfdy      csBundle(0).fpWen := true.B
276d91483a6Sfdy      csBundle(0).vecWen := false.B
277d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
278d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
279d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
280d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
281d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
282d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
283d91483a6Sfdy      csBundle(0).fpu.div := false.B
284d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
285d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
286d91483a6Sfdy      /*
287d91483a6Sfdy      LMUL
288d91483a6Sfdy       */
289d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
290d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.fp
291d91483a6Sfdy        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
292d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
293d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
294d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
295d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
296d91483a6Sfdy      }
297d91483a6Sfdy    }
29817ec87f2SXuan Hu    is(UopSplitType.VEC_VVW) {
299d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
300d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
301d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
302d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
303d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
304d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
305d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
306d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
307d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
308d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
309d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
310d91483a6Sfdy      }
311d91483a6Sfdy    }
31217ec87f2SXuan Hu    is(UopSplitType.VEC_WVW) {
313d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
314d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
315d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
316d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
317d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
318d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
319d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
320d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
321d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
322d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
323d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
324d91483a6Sfdy      }
325d91483a6Sfdy    }
32617ec87f2SXuan Hu    is(UopSplitType.VEC_VXW) {
327d91483a6Sfdy      /*
328d91483a6Sfdy      FMV.D.X
329d91483a6Sfdy       */
330d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
331d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
332d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
333d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
334d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
335d91483a6Sfdy      csBundle(0).rfWen := false.B
336d91483a6Sfdy      csBundle(0).fpWen := true.B
337d91483a6Sfdy      csBundle(0).vecWen := false.B
338d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
339d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
340d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
341d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
342d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
343d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
344d91483a6Sfdy      csBundle(0).fpu.div := false.B
345d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
346d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
347d91483a6Sfdy
348d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
349d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
350d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U
351d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
352d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
353d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
354d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
355d91483a6Sfdy        csBundle(2 * i + 2).srcType(0) := SrcType.fp
356d91483a6Sfdy        csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
357d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
358d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
359d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
360d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
361d91483a6Sfdy      }
362d91483a6Sfdy    }
36317ec87f2SXuan Hu    is(UopSplitType.VEC_WXW) {
364d91483a6Sfdy      /*
365d91483a6Sfdy      FMV.D.X
366d91483a6Sfdy       */
367d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
368d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
369d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
370d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
371d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
372d91483a6Sfdy      csBundle(0).rfWen := false.B
373d91483a6Sfdy      csBundle(0).fpWen := true.B
374d91483a6Sfdy      csBundle(0).vecWen := false.B
375d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
376d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
377d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
378d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
379d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
380d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
381d91483a6Sfdy      csBundle(0).fpu.div := false.B
382d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
383d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
384d91483a6Sfdy
385d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
386d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
387d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U
388d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
389d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
390d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
391d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
392d91483a6Sfdy        csBundle(2 * i + 2).srcType(0) := SrcType.fp
393d91483a6Sfdy        csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
394d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
395d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
396d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
397d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
398d91483a6Sfdy      }
399d91483a6Sfdy    }
40017ec87f2SXuan Hu    is(UopSplitType.VEC_WVV) {
401d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
402d91483a6Sfdy
403d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
404d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
405d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
406d6f9198fSXuan Hu        csBundle(2 * i).ldest := dest + i.U
407d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
408d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
409d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
410d6f9198fSXuan Hu        csBundle(2 * i + 1).lsrc(2) := dest + i.U
411d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
412d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
413d91483a6Sfdy      }
414d91483a6Sfdy    }
41517ec87f2SXuan Hu    is(UopSplitType.VEC_WXV) {
416d91483a6Sfdy      /*
417d91483a6Sfdy      FMV.D.X
418d91483a6Sfdy       */
419d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
420d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
421d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
422d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
423d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
424d91483a6Sfdy      csBundle(0).rfWen := false.B
425d91483a6Sfdy      csBundle(0).fpWen := true.B
426d91483a6Sfdy      csBundle(0).vecWen := false.B
427d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
428d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
429d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
430d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
431d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
432d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
433d91483a6Sfdy      csBundle(0).fpu.div := false.B
434d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
435d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
436d91483a6Sfdy
437d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
438d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
439d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := FP_TMP_REG_MV.U
440d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
441d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
442d6f9198fSXuan Hu        csBundle(2 * i + 1).ldest := dest + i.U
443d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
444d91483a6Sfdy        csBundle(2 * i + 2).srcType(0) := SrcType.fp
445d91483a6Sfdy        csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
446d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
447d6f9198fSXuan Hu        csBundle(2 * i + 2).lsrc(2) := dest + i.U
448d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + i.U
449d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
450d91483a6Sfdy      }
451d91483a6Sfdy    }
45217ec87f2SXuan Hu    is(UopSplitType.VEC_VVM) {
453d91483a6Sfdy      csBundle(0).lsrc(2) := dest
454d6f9198fSXuan Hu      csBundle(0).ldest := dest
455d91483a6Sfdy      csBundle(0).uopIdx := 0.U
456d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
457d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
458d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
459d6f9198fSXuan Hu        csBundle(i).lsrc(2) := dest
460d6f9198fSXuan Hu        csBundle(i).ldest := dest
461d91483a6Sfdy        csBundle(i).uopIdx := i.U
462d91483a6Sfdy      }
463d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
464d91483a6Sfdy    }
46517ec87f2SXuan Hu    is(UopSplitType.VEC_VXM) {
466d91483a6Sfdy      /*
467d91483a6Sfdy      FMV.D.X
468d91483a6Sfdy       */
469d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
470d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
471d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
472d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
473d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
474d91483a6Sfdy      csBundle(0).rfWen := false.B
475d91483a6Sfdy      csBundle(0).fpWen := true.B
476d91483a6Sfdy      csBundle(0).vecWen := false.B
477d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
478d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
479d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
480d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
481d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
482d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
483d91483a6Sfdy      csBundle(0).fpu.div := false.B
484d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
485d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
486d91483a6Sfdy      //LMUL
487d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
488d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
489d91483a6Sfdy      csBundle(1).lsrc(2) := dest
490d6f9198fSXuan Hu      csBundle(1).ldest := dest
491d91483a6Sfdy      csBundle(1).uopIdx := 0.U
492d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
493d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.fp
494d91483a6Sfdy        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
495d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
496d6f9198fSXuan Hu        csBundle(i + 1).lsrc(2) := dest
497d6f9198fSXuan Hu        csBundle(i + 1).ldest := dest
498d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
499d91483a6Sfdy      }
500d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
501d91483a6Sfdy    }
50217ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1UP) {
503d91483a6Sfdy      /*
504d91483a6Sfdy      FMV.D.X
505d91483a6Sfdy       */
506d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
507d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
508d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
509d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
510d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
511d91483a6Sfdy      csBundle(0).rfWen := false.B
512d91483a6Sfdy      csBundle(0).fpWen := true.B
513d91483a6Sfdy      csBundle(0).vecWen := false.B
514d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
515d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
516d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
517d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
518d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
519d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
520d91483a6Sfdy      csBundle(0).fpu.div := false.B
521d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
522d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
523d91483a6Sfdy      //LMUL
524d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
525d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
526d91483a6Sfdy      csBundle(1).lsrc(2) := dest
527d91483a6Sfdy      csBundle(1).ldest := dest
528d91483a6Sfdy      csBundle(1).uopIdx := 0.U
529d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
530d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.vp
531d91483a6Sfdy        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
532d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
533d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
534d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
535d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
536d91483a6Sfdy      }
537d91483a6Sfdy    }
53817ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1UP) {
539d91483a6Sfdy      //LMUL
540d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.fp
541d91483a6Sfdy      csBundle(0).lsrc(0) := src1
542d91483a6Sfdy      csBundle(0).lsrc(1) := src2
543d91483a6Sfdy      csBundle(0).lsrc(2) := dest
544d91483a6Sfdy      csBundle(0).ldest := dest
545d91483a6Sfdy      csBundle(0).uopIdx := 0.U
546d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
547d91483a6Sfdy        csBundle(i).srcType(0) := SrcType.vp
548d91483a6Sfdy        csBundle(i).lsrc(0) := src2 + (i - 1).U
549d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
550d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
551d91483a6Sfdy        csBundle(i).ldest := dest + i.U
552d91483a6Sfdy        csBundle(i).uopIdx := i.U
553d91483a6Sfdy      }
554d91483a6Sfdy    }
55517ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16
556d91483a6Sfdy      /*
557d91483a6Sfdy      FMV.D.X
558d91483a6Sfdy       */
559d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
560d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
561d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
562d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
563d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
564d91483a6Sfdy      csBundle(0).rfWen := false.B
565d91483a6Sfdy      csBundle(0).fpWen := true.B
566d91483a6Sfdy      csBundle(0).vecWen := false.B
567d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
568d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
569d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
570d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
571d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
572d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
573d91483a6Sfdy      csBundle(0).fpu.div := false.B
574d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
575d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
576d91483a6Sfdy      //LMUL
577d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
578d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.vp
579d91483a6Sfdy        csBundle(2 * i + 1).srcType(1) := SrcType.vp
580d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U
581d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
582d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
583d91483a6Sfdy        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U
584d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
585d91483a6Sfdy        if (2 * i + 2 < MAX_VLMUL * 2) {
586d91483a6Sfdy          csBundle(2 * i + 2).srcType(0) := SrcType.fp
587d91483a6Sfdy          csBundle(2 * i + 2).lsrc(0) := FP_TMP_REG_MV.U
588d91483a6Sfdy          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
589d91483a6Sfdy          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U
590d91483a6Sfdy          csBundle(2 * i + 2).ldest := dest + i.U
591d91483a6Sfdy          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
592d91483a6Sfdy        }
593d91483a6Sfdy      }
594d91483a6Sfdy      csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp
595d91483a6Sfdy      csBundle(numOfUop - 1.U).lsrc(0) := FP_TMP_REG_MV.U
596d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
597d91483a6Sfdy    }
59817ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1DOWN) {
599d91483a6Sfdy      //LMUL
600d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
601d91483a6Sfdy        csBundle(2 * i).srcType(0) := SrcType.vp
602d91483a6Sfdy        csBundle(2 * i).srcType(1) := SrcType.vp
603d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src2 + (i + 1).U
604d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
605d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
606d91483a6Sfdy        csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U
607d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
608d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.fp
609d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1
610d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U
611d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
612d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
613d91483a6Sfdy      }
614d91483a6Sfdy      csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp
615d91483a6Sfdy      csBundle(numOfUop - 1.U).lsrc(0) := src1
616d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
617d91483a6Sfdy    }
61817ec87f2SXuan Hu    is(UopSplitType.VEC_VRED) {
619d91483a6Sfdy      when(simple.io.enq.vtype.vlmul === "b001".U) {
620d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
621d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
622d91483a6Sfdy        csBundle(0).lsrc(1) := src2
623d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
624d91483a6Sfdy        csBundle(0).uopIdx := 0.U
625d91483a6Sfdy      }
626d91483a6Sfdy      when(simple.io.enq.vtype.vlmul === "b010".U) {
627d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
628d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
629d91483a6Sfdy        csBundle(0).lsrc(1) := src2
630d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
631d91483a6Sfdy        csBundle(0).uopIdx := 0.U
632d91483a6Sfdy
633d91483a6Sfdy        csBundle(1).srcType(2) := SrcType.DC
634d91483a6Sfdy        csBundle(1).lsrc(0) := src2 + 3.U
635d91483a6Sfdy        csBundle(1).lsrc(1) := src2 + 2.U
636d91483a6Sfdy        csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
637d91483a6Sfdy        csBundle(1).uopIdx := 1.U
638d91483a6Sfdy
639d91483a6Sfdy        csBundle(2).srcType(2) := SrcType.DC
640d91483a6Sfdy        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
641d91483a6Sfdy        csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
642d91483a6Sfdy        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
643d91483a6Sfdy        csBundle(2).uopIdx := 2.U
644d91483a6Sfdy      }
645d91483a6Sfdy      when(simple.io.enq.vtype.vlmul === "b011".U) {
646d91483a6Sfdy        for (i <- 0 until MAX_VLMUL) {
647d91483a6Sfdy          if (i < MAX_VLMUL - MAX_VLMUL / 2) {
648d91483a6Sfdy            csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
649d91483a6Sfdy            csBundle(i).lsrc(1) := src2 + (i * 2).U
650d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
651d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 4) {
652d91483a6Sfdy            csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U
653d91483a6Sfdy            csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U
654d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
655d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 8) {
656d91483a6Sfdy            csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
657d91483a6Sfdy            csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
658d91483a6Sfdy            csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
659d91483a6Sfdy          }
660d91483a6Sfdy          csBundle(i).srcType(2) := SrcType.DC
661d91483a6Sfdy          csBundle(i).uopIdx := i.U
662d91483a6Sfdy        }
663d91483a6Sfdy      }
664d91483a6Sfdy      when(simple.io.enq.vtype.vlmul.orR()) {
665d91483a6Sfdy        csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp
666d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(0) := src1
667d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U
668d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(2) := dest
669d91483a6Sfdy        csBundle(numOfUop - 1.U).ldest := dest
670d91483a6Sfdy        csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U
671d91483a6Sfdy      }
672d91483a6Sfdy    }
673d91483a6Sfdy
67417ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEUP) {
675d91483a6Sfdy      // FMV.D.X
676d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
677d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
678d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
679d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
680d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
681d91483a6Sfdy      csBundle(0).rfWen := false.B
682d91483a6Sfdy      csBundle(0).fpWen := true.B
683d91483a6Sfdy      csBundle(0).vecWen := false.B
684d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
685d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
686d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
687d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
688d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
689d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
690d91483a6Sfdy      csBundle(0).fpu.div := false.B
691d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
692d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
693d91483a6Sfdy      // LMUL
694d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
695d91483a6Sfdy        for (j <- 0 to i) {
6964ee69032SzhanglyGit          val old_vd = if (j == 0) {
6974ee69032SzhanglyGit            dest + i.U
6984ee69032SzhanglyGit          } else (VECTOR_TMP_REG_LMUL + j - 1).U
6994ee69032SzhanglyGit          val vd = if (j == i) {
7004ee69032SzhanglyGit            dest + i.U
7014ee69032SzhanglyGit          } else (VECTOR_TMP_REG_LMUL + j).U
702d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.fp
703d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := FP_TMP_REG_MV.U
704d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U
705d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd
706d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).ldest := vd
707d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U
708d91483a6Sfdy        }
709d91483a6Sfdy    }
710d91483a6Sfdy
71117ec87f2SXuan Hu    is(UopSplitType.VEC_ISLIDEUP) {
712d91483a6Sfdy      // LMUL
713d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
714d91483a6Sfdy        for (j <- 0 to i) {
7154ee69032SzhanglyGit          val old_vd = if (j == 0) {
7164ee69032SzhanglyGit            dest + i.U
7174ee69032SzhanglyGit          } else (VECTOR_TMP_REG_LMUL + j - 1).U
7184ee69032SzhanglyGit          val vd = if (j == i) {
7194ee69032SzhanglyGit            dest + i.U
7204ee69032SzhanglyGit          } else (VECTOR_TMP_REG_LMUL + j).U
721d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j).lsrc(1) := src2 + j.U
722d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j).lsrc(2) := old_vd
723d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j).ldest := vd
724d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j).uopIdx := (i * (i + 1) / 2 + j).U
725d91483a6Sfdy        }
726d91483a6Sfdy    }
727d91483a6Sfdy
72817ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEDOWN) {
729d91483a6Sfdy      // FMV.D.X
730d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
731d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
732d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
733d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
734d91483a6Sfdy      csBundle(0).fuType := FuType.i2f.U
735d91483a6Sfdy      csBundle(0).rfWen := false.B
736d91483a6Sfdy      csBundle(0).fpWen := true.B
737d91483a6Sfdy      csBundle(0).vecWen := false.B
738d91483a6Sfdy      csBundle(0).fpu.isAddSub := false.B
739d91483a6Sfdy      csBundle(0).fpu.typeTagIn := FPU.D
740d91483a6Sfdy      csBundle(0).fpu.typeTagOut := FPU.D
741d91483a6Sfdy      csBundle(0).fpu.fromInt := true.B
742d91483a6Sfdy      csBundle(0).fpu.wflags := false.B
743d91483a6Sfdy      csBundle(0).fpu.fpWen := true.B
744d91483a6Sfdy      csBundle(0).fpu.div := false.B
745d91483a6Sfdy      csBundle(0).fpu.sqrt := false.B
746d91483a6Sfdy      csBundle(0).fpu.fcvt := false.B
747d91483a6Sfdy      // LMUL
748d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
749d91483a6Sfdy        for (j <- (0 to i).reverse) {
750d91483a6Sfdy          when(i.U < lmul) {
7514ee69032SzhanglyGit            val old_vd = if (j == 0) {
7524ee69032SzhanglyGit              dest + lmul - 1.U - i.U
7534ee69032SzhanglyGit            } else (VECTOR_TMP_REG_LMUL + j - 1).U
7544ee69032SzhanglyGit            val vd = if (j == i) {
7554ee69032SzhanglyGit              dest + lmul - 1.U - i.U
7564ee69032SzhanglyGit            } else (VECTOR_TMP_REG_LMUL + j).U
757d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.fp
758d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := FP_TMP_REG_MV.U
759d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U
760d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd
761d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd
762d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U
763d91483a6Sfdy          }
764d91483a6Sfdy        }
765d91483a6Sfdy    }
766d91483a6Sfdy
76717ec87f2SXuan Hu    is(UopSplitType.VEC_ISLIDEDOWN) {
768d91483a6Sfdy      // LMUL
769d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
770d91483a6Sfdy        for (j <- (0 to i).reverse) {
771d91483a6Sfdy          when(i.U < lmul) {
7724ee69032SzhanglyGit            val old_vd = if (j == 0) {
7734ee69032SzhanglyGit              dest + lmul - 1.U - i.U
7744ee69032SzhanglyGit            } else (VECTOR_TMP_REG_LMUL + j - 1).U
7754ee69032SzhanglyGit            val vd = if (j == i) {
7764ee69032SzhanglyGit              dest + lmul - 1.U - i.U
7774ee69032SzhanglyGit            } else (VECTOR_TMP_REG_LMUL + j).U
778d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U
779d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd
780d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd
781d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 1).U
782d91483a6Sfdy          }
783d91483a6Sfdy        }
784d91483a6Sfdy    }
785d91483a6Sfdy
78617ec87f2SXuan Hu    is(UopSplitType.VEC_M0X) {
787d91483a6Sfdy      // LMUL
788d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
789d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
790d91483a6Sfdy        val ldest = (VECTOR_TMP_REG_LMUL + i).U
791d91483a6Sfdy        csBundle(i).srcType(0) := srcType0
792d91483a6Sfdy        csBundle(i).srcType(1) := SrcType.vp
793d91483a6Sfdy        csBundle(i).rfWen := false.B
794d91483a6Sfdy        csBundle(i).vecWen := true.B
795d91483a6Sfdy        csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
796d91483a6Sfdy        csBundle(i).lsrc(1) := src2
797d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
798d91483a6Sfdy        csBundle(i).ldest := ldest
799d91483a6Sfdy        csBundle(i).uopIdx := i.U
800d91483a6Sfdy      }
801d91483a6Sfdy      csBundle(lmul - 1.U).vecWen := false.B
802d91483a6Sfdy      csBundle(lmul - 1.U).fpWen := true.B
803d91483a6Sfdy      csBundle(lmul - 1.U).ldest := FP_TMP_REG_MV.U
804d91483a6Sfdy      // FMV_X_D
805d91483a6Sfdy      csBundle(lmul).srcType(0) := SrcType.fp
806d91483a6Sfdy      csBundle(lmul).srcType(1) := SrcType.imm
807d91483a6Sfdy      csBundle(lmul).lsrc(0) := FP_TMP_REG_MV.U
808d91483a6Sfdy      csBundle(lmul).lsrc(1) := 0.U
809d91483a6Sfdy      csBundle(lmul).ldest := dest
810d91483a6Sfdy      csBundle(lmul).fuType := FuType.fmisc.U
811d91483a6Sfdy      csBundle(lmul).rfWen := true.B
812d91483a6Sfdy      csBundle(lmul).fpWen := false.B
813d91483a6Sfdy      csBundle(lmul).vecWen := false.B
814d91483a6Sfdy      csBundle(lmul).fpu.isAddSub := false.B
815d91483a6Sfdy      csBundle(lmul).fpu.typeTagIn := FPU.D
816d91483a6Sfdy      csBundle(lmul).fpu.typeTagOut := FPU.D
817d91483a6Sfdy      csBundle(lmul).fpu.fromInt := false.B
818d91483a6Sfdy      csBundle(lmul).fpu.wflags := false.B
819d91483a6Sfdy      csBundle(lmul).fpu.fpWen := false.B
820d91483a6Sfdy      csBundle(lmul).fpu.div := false.B
821d91483a6Sfdy      csBundle(lmul).fpu.sqrt := false.B
822d91483a6Sfdy      csBundle(lmul).fpu.fcvt := false.B
823d91483a6Sfdy    }
824d91483a6Sfdy
82517ec87f2SXuan Hu    is(UopSplitType.VEC_MVV) {
826d91483a6Sfdy      // LMUL
827d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
828d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
829d91483a6Sfdy        csBundle(i * 2 + 0).srcType(0) := srcType0
830d91483a6Sfdy        csBundle(i * 2 + 0).srcType(1) := SrcType.vp
831d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
832d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(1) := src2
833d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(2) := dest + i.U
834d91483a6Sfdy        csBundle(i * 2 + 0).ldest := dest + i.U
835d91483a6Sfdy        csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U
836d91483a6Sfdy
837d91483a6Sfdy        csBundle(i * 2 + 1).srcType(0) := srcType0
838d91483a6Sfdy        csBundle(i * 2 + 1).srcType(1) := SrcType.vp
839d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
840d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(1) := src2
841d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
842d91483a6Sfdy        csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U
843d91483a6Sfdy        csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U
844d91483a6Sfdy      }
845d91483a6Sfdy    }
846d91483a6Sfdy
84717ec87f2SXuan Hu    is(UopSplitType.VEC_M0X_VFIRST) {
848d91483a6Sfdy      // LMUL
849d91483a6Sfdy      csBundle(0).rfWen := false.B
850d91483a6Sfdy      csBundle(0).fpWen := true.B
851d91483a6Sfdy      csBundle(0).ldest := FP_TMP_REG_MV.U
852d91483a6Sfdy      // FMV_X_D
853d91483a6Sfdy      csBundle(1).srcType(0) := SrcType.fp
854d91483a6Sfdy      csBundle(1).srcType(1) := SrcType.imm
855d91483a6Sfdy      csBundle(1).lsrc(0) := FP_TMP_REG_MV.U
856d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
857d91483a6Sfdy      csBundle(1).ldest := dest
858d91483a6Sfdy      csBundle(1).fuType := FuType.fmisc.U
859d91483a6Sfdy      csBundle(1).rfWen := true.B
860d91483a6Sfdy      csBundle(1).fpWen := false.B
861d91483a6Sfdy      csBundle(1).vecWen := false.B
862d91483a6Sfdy      csBundle(1).fpu.isAddSub := false.B
863d91483a6Sfdy      csBundle(1).fpu.typeTagIn := FPU.D
864d91483a6Sfdy      csBundle(1).fpu.typeTagOut := FPU.D
865d91483a6Sfdy      csBundle(1).fpu.fromInt := false.B
866d91483a6Sfdy      csBundle(1).fpu.wflags := false.B
867d91483a6Sfdy      csBundle(1).fpu.fpWen := false.B
868d91483a6Sfdy      csBundle(1).fpu.div := false.B
869d91483a6Sfdy      csBundle(1).fpu.sqrt := false.B
870d91483a6Sfdy      csBundle(1).fpu.fcvt := false.B
871d91483a6Sfdy    }
872189ec863SzhanglyGit    is(UopSplitType.VEC_VWW) {
873189ec863SzhanglyGit      for (i <- 0 until MAX_VLMUL*2) {
874189ec863SzhanglyGit        when(i.U < lmul){
875189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
876189ec863SzhanglyGit          csBundle(i).lsrc(0) := src2 + i.U
877189ec863SzhanglyGit          csBundle(i).lsrc(1) := src2 + i.U
878189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
879189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
880189ec863SzhanglyGit          csBundle(i).uopIdx :=  i.U
881189ec863SzhanglyGit        } otherwise {
882189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
883189ec863SzhanglyGit          csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U
884189ec863SzhanglyGit          csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W))
885189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
886189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
887189ec863SzhanglyGit          csBundle(i).uopIdx := i.U
888189ec863SzhanglyGit        }
889189ec863SzhanglyGit        csBundle(numOfUop-1.U).srcType(2) := SrcType.vp
890189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(0) := src1
891189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(2) := dest
892189ec863SzhanglyGit        csBundle(numOfUop-1.U).ldest := dest
893189ec863SzhanglyGit      }
894189ec863SzhanglyGit    }
895189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER) {
896189ec863SzhanglyGit      def genCsBundle_VEC_RGATHER(len:Int): Unit ={
897189ec863SzhanglyGit        for (i <- 0 until len)
898189ec863SzhanglyGit          for (j <- 0 until len) {
899189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
900189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
901189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
902189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
903189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
904189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U
905189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
906189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
907189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
908189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
909189ec863SzhanglyGit          }
910189ec863SzhanglyGit      }
911189ec863SzhanglyGit      switch(simple.io.enq.vtype.vlmul) {
912189ec863SzhanglyGit        is("b001".U ){
913189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(2)
914189ec863SzhanglyGit        }
915189ec863SzhanglyGit        is("b010".U ){
916189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(4)
917189ec863SzhanglyGit        }
918189ec863SzhanglyGit        is("b011".U ){
919189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(8)
920189ec863SzhanglyGit        }
921189ec863SzhanglyGit      }
922189ec863SzhanglyGit    }
923189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER_VX) {
924189ec863SzhanglyGit      def genCsBundle_RGATHER_VX(len:Int): Unit ={
925189ec863SzhanglyGit        for (i <- 0 until len)
926189ec863SzhanglyGit          for (j <- 0 until len) {
927189ec863SzhanglyGit            csBundle(i * len + j + 1).srcType(0) := SrcType.fp
928189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(1) := SrcType.vp
929189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(2) := SrcType.vp
930189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(0) := FP_TMP_REG_MV.U
931189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(1) := src2 + j.U
932189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U
933189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(2) := vd_old
934189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
935189ec863SzhanglyGit            csBundle(i * len + j + 1).ldest := vd
936189ec863SzhanglyGit            csBundle(i * len + j + 1).uopIdx := (i * len + j).U
937189ec863SzhanglyGit          }
938189ec863SzhanglyGit      }
939189ec863SzhanglyGit      // FMV.D.X
940189ec863SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
941189ec863SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
942189ec863SzhanglyGit      csBundle(0).lsrc(1) := 0.U
943189ec863SzhanglyGit      csBundle(0).ldest := FP_TMP_REG_MV.U
944189ec863SzhanglyGit      csBundle(0).fuType := FuType.i2f.U
945189ec863SzhanglyGit      csBundle(0).rfWen := false.B
946189ec863SzhanglyGit      csBundle(0).fpWen := true.B
947189ec863SzhanglyGit      csBundle(0).vecWen := false.B
948189ec863SzhanglyGit      csBundle(0).fpu.isAddSub := false.B
949189ec863SzhanglyGit      csBundle(0).fpu.typeTagIn := FPU.D
950189ec863SzhanglyGit      csBundle(0).fpu.typeTagOut := FPU.D
951189ec863SzhanglyGit      csBundle(0).fpu.fromInt := true.B
952189ec863SzhanglyGit      csBundle(0).fpu.wflags := false.B
953189ec863SzhanglyGit      csBundle(0).fpu.fpWen := true.B
954189ec863SzhanglyGit      csBundle(0).fpu.div := false.B
955189ec863SzhanglyGit      csBundle(0).fpu.sqrt := false.B
956189ec863SzhanglyGit      csBundle(0).fpu.fcvt := false.B
957189ec863SzhanglyGit      switch(simple.io.enq.vtype.vlmul) {
958189ec863SzhanglyGit        is("b000".U ){
959189ec863SzhanglyGit          genCsBundle_RGATHER_VX(1)
960189ec863SzhanglyGit        }
961189ec863SzhanglyGit        is("b001".U ){
962189ec863SzhanglyGit          genCsBundle_RGATHER_VX(2)
963189ec863SzhanglyGit        }
964189ec863SzhanglyGit        is("b010".U ){
965189ec863SzhanglyGit          genCsBundle_RGATHER_VX(4)
966189ec863SzhanglyGit        }
967189ec863SzhanglyGit        is("b011".U ){
968189ec863SzhanglyGit          genCsBundle_RGATHER_VX(8)
969189ec863SzhanglyGit        }
970189ec863SzhanglyGit      }
971189ec863SzhanglyGit    }
972189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHEREI16) {
973189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={
974189ec863SzhanglyGit        for (i <- 0 until len)
975189ec863SzhanglyGit          for (j <- 0 until len) {
976189ec863SzhanglyGit            val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U
977189ec863SzhanglyGit            val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U
978189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
979189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
980189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
981189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U
982189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U
983189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(2) := vd_old0
984189ec863SzhanglyGit            csBundle((i * len + j)*2+0).ldest := vd0
985189ec863SzhanglyGit            csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U
986189ec863SzhanglyGit            val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U
987189ec863SzhanglyGit            val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U
988189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U
989189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U
990189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(2) := vd_old1
991189ec863SzhanglyGit            csBundle((i * len + j)*2+1).ldest := vd1
992189ec863SzhanglyGit            csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U
993189ec863SzhanglyGit          }
994189ec863SzhanglyGit      }
995189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={
996189ec863SzhanglyGit        for (i <- 0 until len)
997189ec863SzhanglyGit          for (j <- 0 until len) {
998189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
999189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1000189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
1001189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
1002189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
1003189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1004189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1005189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1006189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1007189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1008189ec863SzhanglyGit          }
1009189ec863SzhanglyGit      }
1010189ec863SzhanglyGit      switch(simple.io.enq.vtype.vlmul) {
1011189ec863SzhanglyGit        is("b000".U ){
1012189ec863SzhanglyGit          when(!simple.io.enq.vtype.vsew.orR){
1013189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(1)
1014189ec863SzhanglyGit          } .otherwise{
1015189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(1)
1016189ec863SzhanglyGit          }
1017189ec863SzhanglyGit        }
1018189ec863SzhanglyGit        is("b001".U) {
1019189ec863SzhanglyGit          when(!simple.io.enq.vtype.vsew.orR) {
1020189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(2)
1021189ec863SzhanglyGit          }.otherwise {
1022189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(2)
1023189ec863SzhanglyGit          }
1024189ec863SzhanglyGit        }
1025189ec863SzhanglyGit        is("b010".U) {
1026189ec863SzhanglyGit          when(!simple.io.enq.vtype.vsew.orR) {
1027189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(4)
1028189ec863SzhanglyGit          }.otherwise {
1029189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(4)
1030189ec863SzhanglyGit          }
1031189ec863SzhanglyGit        }
1032189ec863SzhanglyGit        is("b011".U) {
1033189ec863SzhanglyGit          genCsBundle_VEC_RGATHEREI16(8)
1034189ec863SzhanglyGit        }
1035189ec863SzhanglyGit      }
1036189ec863SzhanglyGit    }
1037189ec863SzhanglyGit    is(UopSplitType.VEC_COMPRESS) {
1038189ec863SzhanglyGit      def genCsBundle_VEC_COMPRESS(len:Int): Unit ={
1039189ec863SzhanglyGit        for (i <- 0 until len){
1040189ec863SzhanglyGit          val jlen = if (i == len-1) i+1 else i+2
1041189ec863SzhanglyGit          for (j <- 0 until jlen) {
1042189ec863SzhanglyGit            val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1043189ec863SzhanglyGit            val vd = if(i==len-1) (dest + j.U) else{
1044189ec863SzhanglyGit              if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U
1045189ec863SzhanglyGit            }
1046189ec863SzhanglyGit            val src23Type = if (j == i+1) DontCare else SrcType.vp
1047189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).srcType(0) := SrcType.vp
1048189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).srcType(1) := src23Type
1049189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).srcType(2) := src23Type
1050189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(0) := src1
1051189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U
1052189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old
1053189ec863SzhanglyGit            // csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U
1054189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).ldest := vd
1055189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U
1056189ec863SzhanglyGit          }
1057189ec863SzhanglyGit        }
1058189ec863SzhanglyGit      }
1059189ec863SzhanglyGit      switch(simple.io.enq.vtype.vlmul) {
1060189ec863SzhanglyGit        is("b001".U ){
1061189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(2)
1062189ec863SzhanglyGit        }
1063189ec863SzhanglyGit        is("b010".U ){
1064189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(4)
1065189ec863SzhanglyGit        }
1066189ec863SzhanglyGit        is("b011".U ){
1067189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(8)
1068189ec863SzhanglyGit        }
1069189ec863SzhanglyGit      }
1070189ec863SzhanglyGit    }
10714ee69032SzhanglyGit    is(UopSplitType.VEC_US_LD) {
10724ee69032SzhanglyGit      /*
10734ee69032SzhanglyGit      FMV.D.X
10744ee69032SzhanglyGit       */
10754ee69032SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
10764ee69032SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
10774ee69032SzhanglyGit      csBundle(0).lsrc(1) := 0.U
10784ee69032SzhanglyGit      csBundle(0).ldest := FP_TMP_REG_MV.U
10794ee69032SzhanglyGit      csBundle(0).fuType := FuType.i2f.U
10804ee69032SzhanglyGit      csBundle(0).rfWen := false.B
10814ee69032SzhanglyGit      csBundle(0).fpWen := true.B
10824ee69032SzhanglyGit      csBundle(0).vecWen := false.B
10834ee69032SzhanglyGit      csBundle(0).fpu.isAddSub := false.B
10844ee69032SzhanglyGit      csBundle(0).fpu.typeTagIn := FPU.D
10854ee69032SzhanglyGit      csBundle(0).fpu.typeTagOut := FPU.D
10864ee69032SzhanglyGit      csBundle(0).fpu.fromInt := true.B
10874ee69032SzhanglyGit      csBundle(0).fpu.wflags := false.B
10884ee69032SzhanglyGit      csBundle(0).fpu.fpWen := true.B
10894ee69032SzhanglyGit      csBundle(0).fpu.div := false.B
10904ee69032SzhanglyGit      csBundle(0).fpu.sqrt := false.B
10914ee69032SzhanglyGit      csBundle(0).fpu.fcvt := false.B
10924ee69032SzhanglyGit      //LMUL
10934ee69032SzhanglyGit      for (i <- 0 until MAX_VLMUL) {
10944ee69032SzhanglyGit        csBundle(i + 1).srcType(0) := SrcType.fp
10954ee69032SzhanglyGit        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
10964ee69032SzhanglyGit        csBundle(i + 1).ldest := dest + i.U
10974ee69032SzhanglyGit        csBundle(i + 1).uopIdx := i.U
10984ee69032SzhanglyGit      }
10994ee69032SzhanglyGit    }
1100d91483a6Sfdy  }
1101d91483a6Sfdy
1102d91483a6Sfdy  //uops dispatch
1103189ec863SzhanglyGit  val s_normal :: s_ext :: Nil = Enum(2)
1104189ec863SzhanglyGit  val state = RegInit(s_normal)
1105189ec863SzhanglyGit  val state_next = WireDefault(state)
1106d91483a6Sfdy  val uopRes = RegInit(0.U)
1107d91483a6Sfdy
1108d91483a6Sfdy  //readyFromRename Counter
1109d91483a6Sfdy  val readyCounter = PriorityMuxDefault(io.readyFromRename.map(x => !x).zip((0 to (RenameWidth - 1)).map(_.U)), RenameWidth.U)
1110d91483a6Sfdy
1111189ec863SzhanglyGit  switch(state) {
1112189ec863SzhanglyGit    is(s_normal) {
1113189ec863SzhanglyGit      state_next := Mux(io.validFromIBuf(0) && (numOfUop > readyCounter) && (readyCounter =/= 0.U), s_ext, s_normal)
1114d91483a6Sfdy    }
1115189ec863SzhanglyGit    is(s_ext) {
1116189ec863SzhanglyGit      state_next := Mux(io.validFromIBuf(0) && (uopRes > readyCounter), s_ext, s_normal)
1117d91483a6Sfdy    }
1118d91483a6Sfdy  }
1119d91483a6Sfdy
1120189ec863SzhanglyGit  state := state_next
1121189ec863SzhanglyGit
1122189ec863SzhanglyGit  val uopRes0 = Mux(state === s_normal, numOfUop, uopRes)
1123189ec863SzhanglyGit  val uopResJudge = Mux(state === s_normal,
1124d91483a6Sfdy    io.validFromIBuf(0) && (readyCounter =/= 0.U) && (uopRes0 > readyCounter),
1125d91483a6Sfdy    io.validFromIBuf(0) && (uopRes0 > readyCounter))
1126d91483a6Sfdy  uopRes := Mux(uopResJudge, uopRes0 - readyCounter, 0.U)
1127d91483a6Sfdy
1128d91483a6Sfdy  for(i <- 0 until RenameWidth) {
1129d91483a6Sfdy    decodedInsts(i) := MuxCase(csBundle(i), Seq(
1130189ec863SzhanglyGit      (state === s_normal) -> csBundle(i),
1131189ec863SzhanglyGit      (state === s_ext) -> Mux((i.U + numOfUop -uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1))
1132d91483a6Sfdy    ))
1133d91483a6Sfdy  }
1134d91483a6Sfdy
1135d91483a6Sfdy
1136d91483a6Sfdy  val validSimple = Wire(Vec(DecodeWidth - 1, Bool()))
1137d91483a6Sfdy  validSimple.zip(io.validFromIBuf.drop(1).zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 }
1138d91483a6Sfdy  val notInf = Wire(Vec(DecodeWidth - 1, Bool()))
1139d91483a6Sfdy  notInf.zip(io.validFromIBuf.drop(1).zip(validSimple)).map{ case (dst, (src1, src2)) => dst := !src1 || src2 }
1140d91483a6Sfdy  val notInfVec = Wire(Vec(DecodeWidth, Bool()))
1141d91483a6Sfdy  notInfVec.drop(1).zip(0 until DecodeWidth - 1).map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR}
1142d91483a6Sfdy  notInfVec(0) := true.B
1143d91483a6Sfdy
1144d91483a6Sfdy  complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR ,
1145d91483a6Sfdy    Mux(uopRes0 > readyCounter, readyCounter, uopRes0),
1146d91483a6Sfdy    1.U)
1147d91483a6Sfdy  validToRename.zipWithIndex.foreach{
1148d91483a6Sfdy    case(dst, i) =>
1149d91483a6Sfdy      dst := MuxCase(false.B, Seq(
1150d91483a6Sfdy        (io.validFromIBuf(0) && uopRes0 > readyCounter   ) -> Mux(readyCounter > i.U, true.B, false.B),
1151d91483a6Sfdy        (io.validFromIBuf(0) && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validSimple(i.U - complexNum) && notInfVec(i.U - complexNum) && io.readyFromRename(i)),
1152d91483a6Sfdy      ))
1153d91483a6Sfdy  }
1154d91483a6Sfdy
1155d91483a6Sfdy  readyToIBuf.zipWithIndex.foreach {
1156d91483a6Sfdy    case (dst, i) =>
1157d91483a6Sfdy      dst := MuxCase(true.B, Seq(
1158d91483a6Sfdy        (io.validFromIBuf(0) && uopRes0 > readyCounter) -> false.B,
1159d91483a6Sfdy        (io.validFromIBuf(0) && !(uopRes0 > readyCounter)) -> (if (i==0) true.B else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i - 1) && validSimple(i - 1) && io.readyFromRename(i), false.B)),
1160d91483a6Sfdy      ))
1161d91483a6Sfdy  }
1162d91483a6Sfdy
1163d91483a6Sfdy  io.deq.decodedInsts := decodedInsts
1164189ec863SzhanglyGit  io.deq.isVset := isVsetSimple
1165d91483a6Sfdy  io.deq.complexNum := complexNum
1166d91483a6Sfdy  io.deq.validToRename := validToRename
1167d91483a6Sfdy  io.deq.readyToIBuf := readyToIBuf
1168d91483a6Sfdy
1169d91483a6Sfdy}
1170