1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 39c4501a6fSZiyue-Zhang val src = IO(Input(UInt(7.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 42*7e0af973Szhanglinjuan val outIsFirstUopInVd = IO(Output(Bool())) 43*7e0af973Szhanglinjuan def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, nfields:Int, uopIdx:Int): (Int, Int, Int) ={ 44c4501a6fSZiyue-Zhang if (lmul * nfields <= 8) { 45c4501a6fSZiyue-Zhang for (k <-0 until nfields) { 46c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 47c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 48de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 49de785770Szhanglinjuan if (uopIdx == k * (1 << emul) + i) { 50*7e0af973Szhanglinjuan return (i, i / offset + k * (1 << lmul), if (i % offset == 0) 1 else 0) 51c4501a6fSZiyue-Zhang } 52c4501a6fSZiyue-Zhang } 53c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 54c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 55de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 56de785770Szhanglinjuan if (uopIdx == k * (1 << lmul) + i) { 57*7e0af973Szhanglinjuan return (i / offset, i + k * (1 << lmul), 1) 58c4501a6fSZiyue-Zhang } 59c4501a6fSZiyue-Zhang } 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang } 62c4501a6fSZiyue-Zhang } 63*7e0af973Szhanglinjuan return (0, 0, 1) 64c4501a6fSZiyue-Zhang } 65c4501a6fSZiyue-Zhang // strided load/store 66*7e0af973Szhanglinjuan var combVemulNf : Seq[(Int, Int, Int, Int, Int, Int)] = Seq() 67c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 68c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 69c4501a6fSZiyue-Zhang for (nf <- 0 until 8) { 703cb76c96Szhanglinjuan var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, nf+1, uopIdx) 71c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 72c4501a6fSZiyue-Zhang var offsetVd = offset._2 73*7e0af973Szhanglinjuan var isFirstUopInVd = offset._3 74*7e0af973Szhanglinjuan combVemulNf :+= (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) 75c4501a6fSZiyue-Zhang } 76c4501a6fSZiyue-Zhang } 77c4501a6fSZiyue-Zhang } 78c4501a6fSZiyue-Zhang val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 79*7e0af973Szhanglinjuan case (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) => 80*7e0af973Szhanglinjuan (BitPat((emul << 5 | lmul << 3 | nf).U(7.W)), BitPat((isFirstUopInVd << 6 | offsetVs2 << 3 | offsetVd).U(7.W))) 81*7e0af973Szhanglinjuan }, BitPat.N(7))) 82c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 83c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 84*7e0af973Szhanglinjuan outIsFirstUopInVd := out(6).asBool 85c4501a6fSZiyue-Zhang} 86d91483a6Sfdy 87d91483a6Sfdytrait VectorConstants { 88d91483a6Sfdy val MAX_VLMUL = 8 89d91483a6Sfdy val FP_TMP_REG_MV = 32 90189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 91c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 92d91483a6Sfdy} 93d91483a6Sfdy 94d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 95aaa08c5aSxiaofeibao-xjtu val simple = new Bundle { 96aaa08c5aSxiaofeibao-xjtu val decodedInst = Input(new DecodedInst) 97aaa08c5aSxiaofeibao-xjtu val isComplex = Input(Bool()) 98aaa08c5aSxiaofeibao-xjtu val uopInfo = Input(new UopInfo) 99aaa08c5aSxiaofeibao-xjtu } 100d91483a6Sfdy val vtype = Input(new VType) 101aaa08c5aSxiaofeibao-xjtu val in0pc = Input(UInt(VAddrBits.W)) 102aaa08c5aSxiaofeibao-xjtu val isComplex = Input(Vec(DecodeWidth, Bool())) 103d91483a6Sfdy val validFromIBuf = Input(Vec(DecodeWidth, Bool())) 104d91483a6Sfdy val readyFromRename = Input(Vec(RenameWidth, Bool())) 105d91483a6Sfdy val deq = new Bundle { 106d91483a6Sfdy val decodedInsts = Output(Vec(RenameWidth, new DecodedInst)) 107d91483a6Sfdy val isVset = Output(Bool()) 108d91483a6Sfdy val readyToIBuf = Output(Vec(DecodeWidth, Bool())) 109d91483a6Sfdy val validToRename = Output(Vec(RenameWidth, Bool())) 110d91483a6Sfdy val complexNum = Output(UInt(3.W)) 111d91483a6Sfdy } 112d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 113d91483a6Sfdy} 11417ec87f2SXuan Hu 115d91483a6Sfdy/** 116d91483a6Sfdy * @author zly 117d91483a6Sfdy */ 118d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 119d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 120d91483a6Sfdy 121d91483a6Sfdy val maxUopSize = MaxUopSize 122d91483a6Sfdy //input bits 123aaa08c5aSxiaofeibao-xjtu private val inst: XSInstBitFields = io.simple.decodedInst.instr.asTypeOf(new XSInstBitFields) 124d91483a6Sfdy 12598cfe81bSxgkiri val src1 = Cat(0.U(1.W), inst.RS1) 12698cfe81bSxgkiri val src2 = Cat(0.U(1.W), inst.RS2) 12798cfe81bSxgkiri val dest = Cat(0.U(1.W), inst.RD) 1287f9f0a79SzhanglyGit 129c4501a6fSZiyue-Zhang val nf = inst.NF 130c4501a6fSZiyue-Zhang val width = inst.WIDTH(1, 0) 131d91483a6Sfdy 132d91483a6Sfdy //output bits 133d91483a6Sfdy val decodedInsts = Wire(Vec(RenameWidth, new DecodedInst)) 134d91483a6Sfdy val validToRename = Wire(Vec(RenameWidth, Bool())) 135d91483a6Sfdy val readyToIBuf = Wire(Vec(DecodeWidth, Bool())) 136d91483a6Sfdy val complexNum = Wire(UInt(3.W)) 137d91483a6Sfdy 138d91483a6Sfdy //output of DecodeUnit 139189ec863SzhanglyGit val decodedInstsSimple = Wire(new DecodedInst) 1407f9f0a79SzhanglyGit val numOfUop = Wire(UInt(log2Up(maxUopSize+1).W)) 1417f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 142189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 143d91483a6Sfdy 144c4501a6fSZiyue-Zhang val indexedLSRegOffset = Seq.tabulate(MAX_INDEXED_LS_UOPNUM)(i => Module(new indexedLSUopTable(i))) 145c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 146c4501a6fSZiyue-Zhang 147d91483a6Sfdy //pre decode 148aaa08c5aSxiaofeibao-xjtu decodedInstsSimple := io.simple.decodedInst 149aaa08c5aSxiaofeibao-xjtu lmul := io.simple.uopInfo.lmul 150aaa08c5aSxiaofeibao-xjtu isVsetSimple := io.simple.decodedInst.isVset 151aaa08c5aSxiaofeibao-xjtu val vlmulReg = io.simple.decodedInst.vpu.vlmul 152aaa08c5aSxiaofeibao-xjtu val vsewReg = io.simple.decodedInst.vpu.vsew 153189ec863SzhanglyGit when(isVsetSimple) { 154d91483a6Sfdy when(dest === 0.U && src1 === 0.U) { 155aaa08c5aSxiaofeibao-xjtu decodedInstsSimple.fuOpType := VSETOpType.keepVl(io.simple.decodedInst.fuOpType) 156d91483a6Sfdy }.elsewhen(src1 === 0.U) { 157aaa08c5aSxiaofeibao-xjtu decodedInstsSimple.fuOpType := VSETOpType.setVlmax(io.simple.decodedInst.fuOpType) 158a8db15d8Sfdy } 159a8db15d8Sfdy when(io.vtype.illegal){ 160189ec863SzhanglyGit decodedInstsSimple.flushPipe := true.B 161d91483a6Sfdy } 162d91483a6Sfdy } 163d91483a6Sfdy //Type of uop Div 164189ec863SzhanglyGit val typeOfSplit = decodedInstsSimple.uopSplitType 165d6059658SZiyue Zhang val src1Type = decodedInstsSimple.srcType(0) 166d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 167d91483a6Sfdy 1687f9f0a79SzhanglyGit when(typeOfSplit === UopSplitType.DIR) { 1697f9f0a79SzhanglyGit numOfUop := Mux(dest =/= 0.U, 2.U, 170d91483a6Sfdy Mux(src1 =/= 0.U, 1.U, 1717f9f0a79SzhanglyGit Mux(VSETOpType.isVsetvl(decodedInstsSimple.fuOpType), 2.U, 1.U))) 1727f9f0a79SzhanglyGit } .otherwise { 173aaa08c5aSxiaofeibao-xjtu numOfUop := io.simple.uopInfo.numOfUop 1747f9f0a79SzhanglyGit } 1757f9f0a79SzhanglyGit 176d91483a6Sfdy 177d91483a6Sfdy //uop div up to maxUopSize 178d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 179d91483a6Sfdy csBundle.map { case dst => 180189ec863SzhanglyGit dst := decodedInstsSimple 181d91483a6Sfdy dst.firstUop := false.B 182d91483a6Sfdy dst.lastUop := false.B 183d91483a6Sfdy } 184d91483a6Sfdy 185f1e8fcb2SXuan Hu csBundle(0).numUops := numOfUop 186d91483a6Sfdy csBundle(0).firstUop := true.B 187d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 188d91483a6Sfdy 189189ec863SzhanglyGit switch(typeOfSplit) { 19017ec87f2SXuan Hu is(UopSplitType.DIR) { 191189ec863SzhanglyGit when(isVsetSimple) { 192d91483a6Sfdy when(dest =/= 0.U) { 193d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 194189ec863SzhanglyGit csBundle(0).fuOpType := VSETOpType.switchDest(decodedInstsSimple.fuOpType) 195d91483a6Sfdy csBundle(0).flushPipe := false.B 196d91483a6Sfdy csBundle(0).rfWen := true.B 197d91483a6Sfdy csBundle(0).vecWen := false.B 198cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 199fe60541bSXuan Hu csBundle(1).rfWen := false.B 200fe60541bSXuan Hu csBundle(1).vecWen := true.B 201d91483a6Sfdy }.elsewhen(src1 =/= 0.U) { 202cb10a55bSXuan Hu csBundle(0).ldest := VCONFIG_IDX.U 203189ec863SzhanglyGit }.elsewhen(VSETOpType.isVsetvli(decodedInstsSimple.fuOpType)) { 204d91483a6Sfdy csBundle(0).fuType := FuType.vsetfwf.U 205d91483a6Sfdy csBundle(0).srcType(0) := SrcType.vp 206cb10a55bSXuan Hu csBundle(0).lsrc(0) := VCONFIG_IDX.U 207189ec863SzhanglyGit }.elsewhen(VSETOpType.isVsetvl(decodedInstsSimple.fuOpType)) { 208d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 209d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 210d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 211d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 212d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 213d91483a6Sfdy csBundle(0).rfWen := false.B 214d91483a6Sfdy csBundle(0).fpWen := true.B 215d91483a6Sfdy csBundle(0).vecWen := false.B 216d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 217d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 218d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 219d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 220d91483a6Sfdy csBundle(0).fpu.wflags := false.B 221d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 222d91483a6Sfdy csBundle(0).fpu.div := false.B 223d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 224d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 225d91483a6Sfdy csBundle(0).flushPipe := false.B 226d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 227d91483a6Sfdy csBundle(1).srcType(0) := SrcType.vp 228cb10a55bSXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 229d91483a6Sfdy csBundle(1).srcType(1) := SrcType.fp 230d91483a6Sfdy csBundle(1).lsrc(1) := FP_TMP_REG_MV.U 231cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 232d91483a6Sfdy } 233d91483a6Sfdy } 234d91483a6Sfdy } 23517ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 236d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 237d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 238d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 239d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 240d91483a6Sfdy csBundle(i).ldest := dest + i.U 241d91483a6Sfdy csBundle(i).uopIdx := i.U 242d91483a6Sfdy } 243d91483a6Sfdy } 244684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 245684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 246684d7aceSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + i.U 247684d7aceSxiaofeibao-xjtu csBundle(i).lsrc(2) := dest + i.U 248684d7aceSxiaofeibao-xjtu csBundle(i).ldest := dest + i.U 249684d7aceSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 250684d7aceSxiaofeibao-xjtu } 251684d7aceSxiaofeibao-xjtu } 25217ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 253d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 254d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 255d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 256d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 257d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 258d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 259d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 260d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 261d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 262d91483a6Sfdy } 263d91483a6Sfdy } 26417ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 265d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 266d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 267d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 268d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 269d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 270d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 271d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 272d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 273d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 274d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 275d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 276d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 277d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 278d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 279d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 280d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 281d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 282d91483a6Sfdy } 283d91483a6Sfdy } 28417ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 285d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 286d91483a6Sfdy csBundle(i).lsrc(1) := src2 287d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 288d91483a6Sfdy csBundle(i).ldest := dest + i.U 289d91483a6Sfdy csBundle(i).uopIdx := i.U 290d91483a6Sfdy } 291d91483a6Sfdy } 29217ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 293d91483a6Sfdy /* 294d91483a6Sfdy FMV.D.X 295d91483a6Sfdy */ 296d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 297d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 298d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 299d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 300d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 301d91483a6Sfdy csBundle(0).rfWen := false.B 302d91483a6Sfdy csBundle(0).fpWen := true.B 303d91483a6Sfdy csBundle(0).vecWen := false.B 304d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 305d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 306d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 307d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 308d91483a6Sfdy csBundle(0).fpu.wflags := false.B 309d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 310d91483a6Sfdy csBundle(0).fpu.div := false.B 311d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 312d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 313d91483a6Sfdy /* 314d91483a6Sfdy vfmv.s.f 315d91483a6Sfdy */ 316d91483a6Sfdy csBundle(1).srcType(0) := SrcType.fp 317d91483a6Sfdy csBundle(1).srcType(1) := SrcType.vp 318d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 319d91483a6Sfdy csBundle(1).lsrc(0) := FP_TMP_REG_MV.U 320d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 321d91483a6Sfdy csBundle(1).lsrc(2) := dest 322d91483a6Sfdy csBundle(1).ldest := dest 323d91483a6Sfdy csBundle(1).fuType := FuType.vppu.U 32417ec87f2SXuan Hu csBundle(1).fuOpType := VpermType.dummy 325d91483a6Sfdy csBundle(1).rfWen := false.B 326d91483a6Sfdy csBundle(1).fpWen := false.B 327d91483a6Sfdy csBundle(1).vecWen := true.B 328d91483a6Sfdy } 32917ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 330d91483a6Sfdy /* 331d6059658SZiyue Zhang i to vector move 332d91483a6Sfdy */ 333d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 334d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 335d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 336fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 337fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 338d6059658SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2vector(2, 0), IF2VectorType.i2vector(2, 0)), vsewReg) 339fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 340fc85f18fSZiyue Zhang /* 341fc85f18fSZiyue Zhang LMUL 342fc85f18fSZiyue Zhang */ 343fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 344fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 345fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 346d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 347d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 348d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 349d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 350d91483a6Sfdy } 351d91483a6Sfdy } 35217ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 353d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 354d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 355d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 356d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 357d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 358d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 359d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 360d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 361d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 362d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 363d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 364d91483a6Sfdy } 365d91483a6Sfdy } 3663748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 3673748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 3683748ec56Sxiaofeibao-xjtu csBundle(2 * i).lsrc(0) := src1 3693748ec56Sxiaofeibao-xjtu csBundle(2 * i).lsrc(1) := src2 + i.U 3703748ec56Sxiaofeibao-xjtu csBundle(2 * i).lsrc(2) := dest + (2 * i).U 3713748ec56Sxiaofeibao-xjtu csBundle(2 * i).ldest := dest + (2 * i).U 3723748ec56Sxiaofeibao-xjtu csBundle(2 * i).uopIdx := (2 * i).U 3733748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(0) := src1 3743748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 3753748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 3763748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 3773748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 3783748ec56Sxiaofeibao-xjtu } 3793748ec56Sxiaofeibao-xjtu } 38017ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 381d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 382d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 383d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 384d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 385d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 386d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 387d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 388d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 389d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 390d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 391d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 392d91483a6Sfdy } 393d91483a6Sfdy } 39417ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 395d91483a6Sfdy /* 396d6059658SZiyue Zhang i to vector move 397d91483a6Sfdy */ 398d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 399d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 400d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 401fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 402fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 403fc85f18fSZiyue Zhang csBundle(0).fuOpType := vsewReg 404fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 405d91483a6Sfdy 406d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 407fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 408fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 409d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 410d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 411d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 412d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 413fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 414fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 415d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 416d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 417d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 418d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 419d91483a6Sfdy } 420d91483a6Sfdy } 42117ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 422d91483a6Sfdy /* 423d6059658SZiyue Zhang i to vector move 424d91483a6Sfdy */ 425d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 426d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 427d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 428fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 429fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 430fc85f18fSZiyue Zhang csBundle(0).fuOpType := vsewReg 431fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 432d91483a6Sfdy 433d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 434fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 435fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 436d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 437d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 438d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 439d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 440fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 441fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 442d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 443d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 444d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 445d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 446d91483a6Sfdy } 447d91483a6Sfdy } 44817ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 449d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 450d91483a6Sfdy 451d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 452d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 453d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 454d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 455d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 456d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 457d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 458d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 459d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 460d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 461d91483a6Sfdy } 462d91483a6Sfdy } 4633748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 4643748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 4653748ec56Sxiaofeibao-xjtu csBundle(2 * i).lsrc(0) := src1 4663748ec56Sxiaofeibao-xjtu csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 4673748ec56Sxiaofeibao-xjtu csBundle(2 * i).lsrc(2) := dest + (2 * i).U 4683748ec56Sxiaofeibao-xjtu csBundle(2 * i).ldest := dest + (2 * i).U 4693748ec56Sxiaofeibao-xjtu csBundle(2 * i).uopIdx := (2 * i).U 4703748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(0) := src1 4713748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 4723748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 4733748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 4743748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 4753748ec56Sxiaofeibao-xjtu } 4763748ec56Sxiaofeibao-xjtu } 47717ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 478d91483a6Sfdy /* 479d6059658SZiyue Zhang i to vector move 480d91483a6Sfdy */ 481d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 482d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 483d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 484fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 485fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 486d6059658SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2vector(2, 0), IF2VectorType.i2vector(2, 0)), vsewReg) 487fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 488d91483a6Sfdy 489d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 490fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 491fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 492d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 493d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 494d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 495d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 496fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 497fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 498d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 499d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 500d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 501d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 502d91483a6Sfdy } 503d91483a6Sfdy } 50417ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 505d91483a6Sfdy csBundle(0).lsrc(2) := dest 506d6f9198fSXuan Hu csBundle(0).ldest := dest 507d91483a6Sfdy csBundle(0).uopIdx := 0.U 508d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 509d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 510d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 511d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 512d6f9198fSXuan Hu csBundle(i).ldest := dest 513d91483a6Sfdy csBundle(i).uopIdx := i.U 514d91483a6Sfdy } 515d91483a6Sfdy } 516f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 517f06d6d60Sxiaofeibao-xjtu csBundle(0).lsrc(2) := dest 518f06d6d60Sxiaofeibao-xjtu csBundle(0).ldest := dest 519f06d6d60Sxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 520f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 521f06d6d60Sxiaofeibao-xjtu csBundle(i).lsrc(0) := src1 522f06d6d60Sxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + i.U 523f06d6d60Sxiaofeibao-xjtu csBundle(i).lsrc(2) := dest 524f06d6d60Sxiaofeibao-xjtu csBundle(i).ldest := dest 525f06d6d60Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 526f06d6d60Sxiaofeibao-xjtu } 527f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 528f06d6d60Sxiaofeibao-xjtu } 52917ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 530d91483a6Sfdy /* 531d6059658SZiyue Zhang i to vector move 532d91483a6Sfdy */ 533d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 534d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 535d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 536fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 537fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 538d6059658SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2vector(2, 0), IF2VectorType.i2vector(2, 0)), vsewReg) 539fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 540d91483a6Sfdy //LMUL 541fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 542fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 543d91483a6Sfdy csBundle(1).lsrc(2) := dest 544d6f9198fSXuan Hu csBundle(1).ldest := dest 545d91483a6Sfdy csBundle(1).uopIdx := 0.U 546d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 547fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 548fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 549d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 550d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 551d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 552d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 553d91483a6Sfdy } 554d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 555d91483a6Sfdy } 55617ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 557d91483a6Sfdy /* 558d6059658SZiyue Zhang i to vector move 559d91483a6Sfdy */ 560d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 561d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 562d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 563fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 564fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 565fc85f18fSZiyue Zhang csBundle(0).fuOpType := vsewReg 566fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 567d91483a6Sfdy //LMUL 568fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 569fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 570d91483a6Sfdy csBundle(1).lsrc(2) := dest 571d91483a6Sfdy csBundle(1).ldest := dest 572d91483a6Sfdy csBundle(1).uopIdx := 0.U 573d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 574d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 575d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 576d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 577d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 578d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 579d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 580d91483a6Sfdy } 581d91483a6Sfdy } 58217ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 583d91483a6Sfdy //LMUL 584d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 585d91483a6Sfdy csBundle(0).lsrc(0) := src1 586d91483a6Sfdy csBundle(0).lsrc(1) := src2 587d91483a6Sfdy csBundle(0).lsrc(2) := dest 588d91483a6Sfdy csBundle(0).ldest := dest 589d91483a6Sfdy csBundle(0).uopIdx := 0.U 590d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 591d91483a6Sfdy csBundle(i).srcType(0) := SrcType.vp 592d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i - 1).U 593d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 594d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 595d91483a6Sfdy csBundle(i).ldest := dest + i.U 596d91483a6Sfdy csBundle(i).uopIdx := i.U 597d91483a6Sfdy } 598d91483a6Sfdy } 59917ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 600d91483a6Sfdy /* 601d6059658SZiyue Zhang i to vector move 602d91483a6Sfdy */ 603d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 604d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 605d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 606fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 607fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 608fc85f18fSZiyue Zhang csBundle(0).fuOpType := vsewReg 609fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 610d91483a6Sfdy //LMUL 611d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 612d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 613d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 614d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 615d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 616d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 617fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 618d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 619d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 620fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 621fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 622d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 623fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 624d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 625d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 626d91483a6Sfdy } 627d91483a6Sfdy } 6288cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 6298cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 630d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 631d91483a6Sfdy } 63217ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 633d91483a6Sfdy //LMUL 634d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 635d91483a6Sfdy csBundle(2 * i).srcType(0) := SrcType.vp 636d91483a6Sfdy csBundle(2 * i).srcType(1) := SrcType.vp 637d91483a6Sfdy csBundle(2 * i).lsrc(0) := src2 + (i + 1).U 638d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 639d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 640d91483a6Sfdy csBundle(2 * i).ldest := VECTOR_TMP_REG_LMUL.U 641d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 642d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.fp 643d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 644d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := VECTOR_TMP_REG_LMUL.U 645d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 646d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 647d91483a6Sfdy } 648d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(0) := SrcType.fp 649d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 650d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 651d91483a6Sfdy } 65217ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 653aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 654d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 655d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 656d91483a6Sfdy csBundle(0).lsrc(1) := src2 657d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 658d91483a6Sfdy csBundle(0).uopIdx := 0.U 659d91483a6Sfdy } 660aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 661d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 662d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 663d91483a6Sfdy csBundle(0).lsrc(1) := src2 664d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 665d91483a6Sfdy csBundle(0).uopIdx := 0.U 666d91483a6Sfdy 667d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 668d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 669d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 670d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 671d91483a6Sfdy csBundle(1).uopIdx := 1.U 672d91483a6Sfdy 673d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 674d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 675d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 676d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 677d91483a6Sfdy csBundle(2).uopIdx := 2.U 678d91483a6Sfdy } 679aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 680d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 681d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 682d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 683d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 684d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 685d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 686d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 687d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 688d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 689d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 690d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 691d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 692d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 693d91483a6Sfdy } 694d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 695d91483a6Sfdy csBundle(i).uopIdx := i.U 696d91483a6Sfdy } 697d91483a6Sfdy } 698aaa08c5aSxiaofeibao-xjtu when(vlmulReg.orR) { 699d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 700d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 701d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 702d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 703d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 704d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 705d91483a6Sfdy } 706d91483a6Sfdy } 707582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 708aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 709aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 710582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 711582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 712582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 713582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 714582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 715582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 716582849ffSxiaofeibao-xjtu } 717582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 718582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 719582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 720582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 721582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 722582849ffSxiaofeibao-xjtu } 723582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 724582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 725582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 726582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 727582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 728582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 729582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 730582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 731582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 732582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 733582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 734582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 735582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 736582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 737582849ffSxiaofeibao-xjtu } 738582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 739582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 740582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 741582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 742582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 743582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 744582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 745582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 746582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 747582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 748582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 749582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 750582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 751582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 752582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 753582849ffSxiaofeibao-xjtu } 754582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 755582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 756582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 757582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 758582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 759582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 760582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 761582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 762582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 763582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 764582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 765582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 766582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 767582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 768582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 769582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 770582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 771582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 772582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 773582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 774582849ffSxiaofeibao-xjtu } 775582849ffSxiaofeibao-xjtu } 776582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 777582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 778582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 779582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 780582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 781582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 782582849ffSxiaofeibao-xjtu } 783582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 784582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 785582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 786582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 787582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 788582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 789582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 790582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 791582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 792582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 793582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 794582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 795582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 796582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 797582849ffSxiaofeibao-xjtu } 798582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 799582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 800582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 801582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 802582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 803582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 804582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 805582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 806582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 807582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 808582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 809582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 810582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 811582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 812582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 813582849ffSxiaofeibao-xjtu } 814582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 815582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 816582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 817582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 818582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 819582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 820582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 821582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 822582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 823582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 824582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 825582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 826582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 827582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 828582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 829582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 830582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 831582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 832582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 833582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 834582849ffSxiaofeibao-xjtu } 835582849ffSxiaofeibao-xjtu } 836582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 837582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 838582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 839582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 840582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 841582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 842582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 843582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 844582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 845582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 846582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 847582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 848582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 849582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 850582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 851582849ffSxiaofeibao-xjtu } 852582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 853582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 854582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 855582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 856582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 857582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 858582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 859582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 860582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 861582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 862582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 863582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 864582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 865582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 866582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 867582849ffSxiaofeibao-xjtu } 868582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 869582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 870582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 871582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 872582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 873582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 874582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 875582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 876582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 877582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 878582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 879582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 880582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 881582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 882582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 883582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 884582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 885582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 886582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 887582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 888582849ffSxiaofeibao-xjtu } 889582849ffSxiaofeibao-xjtu } 890582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 891582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 892582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 893582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 894582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 895582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 896582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 897582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 898582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 899582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 900582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 901582849ffSxiaofeibao-xjtu } 902582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 903582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 904582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 905582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 906582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 907582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 908582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 909582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 910582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 911582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 912582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 913582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 914582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 915582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 916582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 917582849ffSxiaofeibao-xjtu } 918582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 919582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 920582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 921582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 922582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 923582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 924582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 925582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 926582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 927582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 928582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 929582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 930582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 931582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 932582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 933582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 934582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 935582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 936582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 937582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 938582849ffSxiaofeibao-xjtu } 939582849ffSxiaofeibao-xjtu } 940582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 941582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 942582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 943582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 944582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 945582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 946582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 947582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 948582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 949582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 950582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 951582849ffSxiaofeibao-xjtu } 952582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 953582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 954582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 955582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 956582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 957582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 958582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 959582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 960582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 961582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 962582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 963582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 964582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 965582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 966582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 967582849ffSxiaofeibao-xjtu } 968582849ffSxiaofeibao-xjtu } 969582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 970582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 971582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 972582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 973582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 974582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 975582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 976582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 977582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 978582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 979582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 980582849ffSxiaofeibao-xjtu } 981582849ffSxiaofeibao-xjtu } 982582849ffSxiaofeibao-xjtu } 983d91483a6Sfdy 984b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 985b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 986aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 987aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 988b94b1889Sxiaofeibao-xjtu val isWiden = decodedInstsSimple.fuOpType === VfaluType.vfwredosum 989b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 990b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 991b94b1889Sxiaofeibao-xjtu val vlmax = 16 992b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 993b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 994b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 995b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 996b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 997b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 998b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 999b94b1889Sxiaofeibao-xjtu } 1000b94b1889Sxiaofeibao-xjtu } 1001b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1002b94b1889Sxiaofeibao-xjtu val vlmax = 32 1003b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1004b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1005b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1006b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1007b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1008b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1009b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1010b94b1889Sxiaofeibao-xjtu } 1011b94b1889Sxiaofeibao-xjtu } 1012b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1013b94b1889Sxiaofeibao-xjtu val vlmax = 64 1014b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1015b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1016b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1017b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1018b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1019b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1020b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1021b94b1889Sxiaofeibao-xjtu } 1022b94b1889Sxiaofeibao-xjtu } 1023b94b1889Sxiaofeibao-xjtu } 1024b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1025b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1026b94b1889Sxiaofeibao-xjtu val vlmax = 8 1027b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1028b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1029b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1030b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1031b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1032b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1033b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1034b94b1889Sxiaofeibao-xjtu } 1035b94b1889Sxiaofeibao-xjtu } 1036b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1037b94b1889Sxiaofeibao-xjtu val vlmax = 16 1038b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1039b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1040b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1041b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1042b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1043b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1044b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1045b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1046b94b1889Sxiaofeibao-xjtu } 1047b94b1889Sxiaofeibao-xjtu } 1048b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1049b94b1889Sxiaofeibao-xjtu val vlmax = 32 1050b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1051b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1052b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1053b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1054b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1055b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1056b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1057b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1058b94b1889Sxiaofeibao-xjtu } 1059b94b1889Sxiaofeibao-xjtu } 1060b94b1889Sxiaofeibao-xjtu } 1061b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1062b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1063b94b1889Sxiaofeibao-xjtu val vlmax = 4 1064b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1065b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1066b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1067b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1068b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1069b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1070b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1071b94b1889Sxiaofeibao-xjtu } 1072b94b1889Sxiaofeibao-xjtu } 1073b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1074b94b1889Sxiaofeibao-xjtu val vlmax = 8 1075b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1076b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1077b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1078b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1079b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1080b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1081b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1082b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1083b94b1889Sxiaofeibao-xjtu } 1084b94b1889Sxiaofeibao-xjtu } 1085b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1086b94b1889Sxiaofeibao-xjtu val vlmax = 16 1087b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1088b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1089b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1090b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1091b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1092b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1093b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1094b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1095b94b1889Sxiaofeibao-xjtu } 1096b94b1889Sxiaofeibao-xjtu } 1097b94b1889Sxiaofeibao-xjtu } 1098b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1099b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1100b94b1889Sxiaofeibao-xjtu val vlmax = 2 1101b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1102b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1103b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1104b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1105b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1106b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1107b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1108b94b1889Sxiaofeibao-xjtu } 1109b94b1889Sxiaofeibao-xjtu } 1110b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1111b94b1889Sxiaofeibao-xjtu val vlmax = 4 1112b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1113b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1114b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1115b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1116b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1117b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1118b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1119b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1120b94b1889Sxiaofeibao-xjtu } 1121b94b1889Sxiaofeibao-xjtu } 1122b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1123b94b1889Sxiaofeibao-xjtu val vlmax = 8 1124b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1125b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1126b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1127b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1128b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1129b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1130b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1131b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1132b94b1889Sxiaofeibao-xjtu } 1133b94b1889Sxiaofeibao-xjtu } 1134b94b1889Sxiaofeibao-xjtu } 1135b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1136b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1137b94b1889Sxiaofeibao-xjtu val vlmax = 2 1138b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1139b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1140b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1141b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1142b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1143b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1144b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1145b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1146b94b1889Sxiaofeibao-xjtu } 1147b94b1889Sxiaofeibao-xjtu } 1148b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1149b94b1889Sxiaofeibao-xjtu val vlmax = 4 1150b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1151b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1152b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1153b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1154b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1155b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1156b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1157b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1158b94b1889Sxiaofeibao-xjtu } 1159b94b1889Sxiaofeibao-xjtu } 1160b94b1889Sxiaofeibao-xjtu } 1161b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1162b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1163b94b1889Sxiaofeibao-xjtu val vlmax = 2 1164b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1165b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1166b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1167b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1168b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1169b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1170b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1171b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1172b94b1889Sxiaofeibao-xjtu } 1173b94b1889Sxiaofeibao-xjtu } 1174b94b1889Sxiaofeibao-xjtu } 1175b94b1889Sxiaofeibao-xjtu } 1176d6059658SZiyue Zhang 117717ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1178d6059658SZiyue Zhang // i to vector move 1179d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1180d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1181d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1182fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1183fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1184d6059658SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.permImm2vector(2, 0), IF2VectorType.i2vector(2, 0)), vsewReg) 1185fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1186d91483a6Sfdy // LMUL 1187d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1188d91483a6Sfdy for (j <- 0 to i) { 11894ee69032SzhanglyGit val old_vd = if (j == 0) { 11904ee69032SzhanglyGit dest + i.U 1191fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 11924ee69032SzhanglyGit val vd = if (j == i) { 11934ee69032SzhanglyGit dest + i.U 1194fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1195fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1196fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1197d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1198d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1199d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1200d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1201d91483a6Sfdy } 1202d91483a6Sfdy } 1203d91483a6Sfdy 120417ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1205d6059658SZiyue Zhang // i to vector move 1206d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1207d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1208d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1209fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1210fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1211d6059658SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.permImm2vector(2, 0), IF2VectorType.i2vector(2, 0)), vsewReg) 1212fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1213d91483a6Sfdy // LMUL 1214d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1215d91483a6Sfdy for (j <- (0 to i).reverse) { 1216d91483a6Sfdy when(i.U < lmul) { 12174ee69032SzhanglyGit val old_vd = if (j == 0) { 12184ee69032SzhanglyGit dest + lmul - 1.U - i.U 1219fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 12204ee69032SzhanglyGit val vd = if (j == i) { 12214ee69032SzhanglyGit dest + lmul - 1.U - i.U 1222fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1223fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1224fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1225d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1226d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1227d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1228d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1229d91483a6Sfdy } 1230d91483a6Sfdy } 1231d91483a6Sfdy } 1232d91483a6Sfdy 123317ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1234d91483a6Sfdy // LMUL 1235d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1236d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1237d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1238d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1239d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1240d91483a6Sfdy csBundle(i).rfWen := false.B 1241d91483a6Sfdy csBundle(i).vecWen := true.B 1242d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1243d91483a6Sfdy csBundle(i).lsrc(1) := src2 1244d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1245d91483a6Sfdy csBundle(i).ldest := ldest 1246d91483a6Sfdy csBundle(i).uopIdx := i.U 1247d91483a6Sfdy } 1248d91483a6Sfdy csBundle(lmul - 1.U).vecWen := false.B 1249d91483a6Sfdy csBundle(lmul - 1.U).fpWen := true.B 1250d91483a6Sfdy csBundle(lmul - 1.U).ldest := FP_TMP_REG_MV.U 1251d91483a6Sfdy // FMV_X_D 1252d91483a6Sfdy csBundle(lmul).srcType(0) := SrcType.fp 1253d91483a6Sfdy csBundle(lmul).srcType(1) := SrcType.imm 1254d91483a6Sfdy csBundle(lmul).lsrc(0) := FP_TMP_REG_MV.U 1255d91483a6Sfdy csBundle(lmul).lsrc(1) := 0.U 1256d91483a6Sfdy csBundle(lmul).ldest := dest 1257d91483a6Sfdy csBundle(lmul).fuType := FuType.fmisc.U 1258d91483a6Sfdy csBundle(lmul).rfWen := true.B 1259d91483a6Sfdy csBundle(lmul).fpWen := false.B 1260d91483a6Sfdy csBundle(lmul).vecWen := false.B 1261d91483a6Sfdy csBundle(lmul).fpu.isAddSub := false.B 1262d91483a6Sfdy csBundle(lmul).fpu.typeTagIn := FPU.D 1263d91483a6Sfdy csBundle(lmul).fpu.typeTagOut := FPU.D 1264d91483a6Sfdy csBundle(lmul).fpu.fromInt := false.B 1265d91483a6Sfdy csBundle(lmul).fpu.wflags := false.B 1266d91483a6Sfdy csBundle(lmul).fpu.fpWen := false.B 1267d91483a6Sfdy csBundle(lmul).fpu.div := false.B 1268d91483a6Sfdy csBundle(lmul).fpu.sqrt := false.B 1269d91483a6Sfdy csBundle(lmul).fpu.fcvt := false.B 1270d91483a6Sfdy } 1271d91483a6Sfdy 127217ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1273d91483a6Sfdy // LMUL 1274d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1275d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1276d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1277d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1278d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1279d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1280d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1281d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1282d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1283d91483a6Sfdy 1284d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1285d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1286d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1287d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1288d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1289d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1290d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1291d91483a6Sfdy } 1292d91483a6Sfdy } 1293d91483a6Sfdy 129417ec87f2SXuan Hu is(UopSplitType.VEC_M0X_VFIRST) { 1295d91483a6Sfdy // LMUL 1296d91483a6Sfdy csBundle(0).rfWen := false.B 1297d91483a6Sfdy csBundle(0).fpWen := true.B 1298d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 1299d91483a6Sfdy // FMV_X_D 1300d91483a6Sfdy csBundle(1).srcType(0) := SrcType.fp 1301d91483a6Sfdy csBundle(1).srcType(1) := SrcType.imm 1302d91483a6Sfdy csBundle(1).lsrc(0) := FP_TMP_REG_MV.U 1303d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 1304d91483a6Sfdy csBundle(1).ldest := dest 1305d91483a6Sfdy csBundle(1).fuType := FuType.fmisc.U 1306d91483a6Sfdy csBundle(1).rfWen := true.B 1307d91483a6Sfdy csBundle(1).fpWen := false.B 1308d91483a6Sfdy csBundle(1).vecWen := false.B 1309d91483a6Sfdy csBundle(1).fpu.isAddSub := false.B 1310d91483a6Sfdy csBundle(1).fpu.typeTagIn := FPU.D 1311d91483a6Sfdy csBundle(1).fpu.typeTagOut := FPU.D 1312d91483a6Sfdy csBundle(1).fpu.fromInt := false.B 1313d91483a6Sfdy csBundle(1).fpu.wflags := false.B 1314d91483a6Sfdy csBundle(1).fpu.fpWen := false.B 1315d91483a6Sfdy csBundle(1).fpu.div := false.B 1316d91483a6Sfdy csBundle(1).fpu.sqrt := false.B 1317d91483a6Sfdy csBundle(1).fpu.fcvt := false.B 1318d91483a6Sfdy } 1319189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1320189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1321189ec863SzhanglyGit when(i.U < lmul){ 1322189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1323189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1324189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1325189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1326189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1327189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1328189ec863SzhanglyGit } otherwise { 1329189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1330189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1331189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1332189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1333189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1334189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1335189ec863SzhanglyGit } 1336189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1337189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1338189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1339189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1340189ec863SzhanglyGit } 1341189ec863SzhanglyGit } 1342189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1343189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1344189ec863SzhanglyGit for (i <- 0 until len) 1345189ec863SzhanglyGit for (j <- 0 until len) { 1346189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1347189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1348189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1349189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1350189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1351189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1352189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1353189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1354189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1355189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1356189ec863SzhanglyGit } 1357189ec863SzhanglyGit } 1358aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1359189ec863SzhanglyGit is("b001".U ){ 1360189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1361189ec863SzhanglyGit } 1362189ec863SzhanglyGit is("b010".U ){ 1363189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1364189ec863SzhanglyGit } 1365189ec863SzhanglyGit is("b011".U ){ 1366189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1367189ec863SzhanglyGit } 1368189ec863SzhanglyGit } 1369189ec863SzhanglyGit } 1370189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1371189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1372189ec863SzhanglyGit for (i <- 0 until len) 1373189ec863SzhanglyGit for (j <- 0 until len) { 1374fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1375189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1376189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1377fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1378189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1379fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1380189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1381fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1382189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1383189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1384189ec863SzhanglyGit } 1385189ec863SzhanglyGit } 1386d6059658SZiyue Zhang // i to vector move 1387189ec863SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 1388189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1389189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1390fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1391fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1392d6059658SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.permImm2vector(2, 0), IF2VectorType.i2vector(2, 0)), vsewReg) 1393fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1394aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1395189ec863SzhanglyGit is("b000".U ){ 1396189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1397189ec863SzhanglyGit } 1398189ec863SzhanglyGit is("b001".U ){ 1399189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1400189ec863SzhanglyGit } 1401189ec863SzhanglyGit is("b010".U ){ 1402189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1403189ec863SzhanglyGit } 1404189ec863SzhanglyGit is("b011".U ){ 1405189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1406189ec863SzhanglyGit } 1407189ec863SzhanglyGit } 1408189ec863SzhanglyGit } 1409189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1410189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1411189ec863SzhanglyGit for (i <- 0 until len) 1412189ec863SzhanglyGit for (j <- 0 until len) { 1413189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1414189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1415189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1416189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1417189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1418189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1419189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1420189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1421189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1422189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1423189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1424189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1425189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1426189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1427189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1428189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1429189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1430189ec863SzhanglyGit } 1431189ec863SzhanglyGit } 1432189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1433189ec863SzhanglyGit for (i <- 0 until len) 1434189ec863SzhanglyGit for (j <- 0 until len) { 1435189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1436189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1437189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1438189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1439189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1440189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1441189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1442189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1443189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1444189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1445189ec863SzhanglyGit } 1446189ec863SzhanglyGit } 1447aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1448189ec863SzhanglyGit is("b000".U ){ 1449aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1450189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 1451189ec863SzhanglyGit } .otherwise{ 1452189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1453189ec863SzhanglyGit } 1454189ec863SzhanglyGit } 1455189ec863SzhanglyGit is("b001".U) { 1456aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1457189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 1458189ec863SzhanglyGit }.otherwise { 1459189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1460189ec863SzhanglyGit } 1461189ec863SzhanglyGit } 1462189ec863SzhanglyGit is("b010".U) { 1463aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1464189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 1465189ec863SzhanglyGit }.otherwise { 1466189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1467189ec863SzhanglyGit } 1468189ec863SzhanglyGit } 1469189ec863SzhanglyGit is("b011".U) { 1470189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1471189ec863SzhanglyGit } 1472189ec863SzhanglyGit } 1473189ec863SzhanglyGit } 1474189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1475189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit ={ 1476189ec863SzhanglyGit for (i <- 0 until len){ 1477189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1478189ec863SzhanglyGit for (j <- 0 until jlen) { 1479189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1480189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else{ 1481189ec863SzhanglyGit if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1482189ec863SzhanglyGit } 1483189ec863SzhanglyGit val src23Type = if (j == i+1) DontCare else SrcType.vp 1484189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).srcType(0) := SrcType.vp 1485189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).srcType(1) := src23Type 1486189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).srcType(2) := src23Type 1487189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 1488189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1489189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 1490189ec863SzhanglyGit // csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U 1491189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1492189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1493189ec863SzhanglyGit } 1494189ec863SzhanglyGit } 1495189ec863SzhanglyGit } 1496aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1497189ec863SzhanglyGit is("b001".U ){ 1498189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1499189ec863SzhanglyGit } 1500189ec863SzhanglyGit is("b010".U ){ 1501189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1502189ec863SzhanglyGit } 1503189ec863SzhanglyGit is("b011".U ){ 1504189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1505189ec863SzhanglyGit } 1506189ec863SzhanglyGit } 1507189ec863SzhanglyGit } 15080a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 15090a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 15100a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 15110a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 15120a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 15130a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 15140a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 15150a34fc22SZiyue Zhang } 15160a34fc22SZiyue Zhang } 1517c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 15184ee69032SzhanglyGit /* 15194ee69032SzhanglyGit FMV.D.X 15204ee69032SzhanglyGit */ 15214ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 15224ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 15234ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 15244ee69032SzhanglyGit csBundle(0).ldest := FP_TMP_REG_MV.U 15254ee69032SzhanglyGit csBundle(0).fuType := FuType.i2f.U 15264ee69032SzhanglyGit csBundle(0).rfWen := false.B 15274ee69032SzhanglyGit csBundle(0).fpWen := true.B 15284ee69032SzhanglyGit csBundle(0).vecWen := false.B 15294ee69032SzhanglyGit csBundle(0).fpu.isAddSub := false.B 15304ee69032SzhanglyGit csBundle(0).fpu.typeTagIn := FPU.D 15314ee69032SzhanglyGit csBundle(0).fpu.typeTagOut := FPU.D 15324ee69032SzhanglyGit csBundle(0).fpu.fromInt := true.B 15334ee69032SzhanglyGit csBundle(0).fpu.wflags := false.B 15344ee69032SzhanglyGit csBundle(0).fpu.fpWen := true.B 15354ee69032SzhanglyGit csBundle(0).fpu.div := false.B 15364ee69032SzhanglyGit csBundle(0).fpu.sqrt := false.B 15374ee69032SzhanglyGit csBundle(0).fpu.fcvt := false.B 15384ee69032SzhanglyGit //LMUL 15394ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 15404ee69032SzhanglyGit csBundle(i + 1).srcType(0) := SrcType.fp 15414ee69032SzhanglyGit csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 15424dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 15434ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 15444ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 15454ee69032SzhanglyGit } 15464ee69032SzhanglyGit } 1547c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1548c4501a6fSZiyue-Zhang /* 1549c4501a6fSZiyue-Zhang FMV.D.X 1550c4501a6fSZiyue-Zhang */ 1551c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1552c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1553c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1554c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1555c4501a6fSZiyue-Zhang csBundle(0).fuType := FuType.i2f.U 1556c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1557c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1558c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 1559c4501a6fSZiyue-Zhang csBundle(0).fpu.isAddSub := false.B 1560c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagIn := FPU.D 1561c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagOut := FPU.D 1562c4501a6fSZiyue-Zhang csBundle(0).fpu.fromInt := true.B 1563c4501a6fSZiyue-Zhang csBundle(0).fpu.wflags := false.B 1564c4501a6fSZiyue-Zhang csBundle(0).fpu.fpWen := true.B 1565c4501a6fSZiyue-Zhang csBundle(0).fpu.div := false.B 1566c4501a6fSZiyue-Zhang csBundle(0).fpu.sqrt := false.B 1567c4501a6fSZiyue-Zhang csBundle(0).fpu.fcvt := false.B 1568c4501a6fSZiyue-Zhang 15696a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 15706a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 15716a926cf7SXuan Hu csBundle(1).lsrc(0) := decodedInstsSimple.lsrc(1) 15726a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1573c4501a6fSZiyue-Zhang csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U 1574c4501a6fSZiyue-Zhang csBundle(1).fuType := FuType.i2f.U 1575c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1576c4501a6fSZiyue-Zhang csBundle(1).fpWen := true.B 1577c4501a6fSZiyue-Zhang csBundle(1).vecWen := false.B 1578c4501a6fSZiyue-Zhang csBundle(1).fpu.isAddSub := false.B 1579c4501a6fSZiyue-Zhang csBundle(1).fpu.typeTagIn := FPU.D 1580c4501a6fSZiyue-Zhang csBundle(1).fpu.typeTagOut := FPU.D 1581c4501a6fSZiyue-Zhang csBundle(1).fpu.fromInt := true.B 1582c4501a6fSZiyue-Zhang csBundle(1).fpu.wflags := false.B 1583c4501a6fSZiyue-Zhang csBundle(1).fpu.fpWen := true.B 1584c4501a6fSZiyue-Zhang csBundle(1).fpu.div := false.B 1585c4501a6fSZiyue-Zhang csBundle(1).fpu.sqrt := false.B 1586c4501a6fSZiyue-Zhang csBundle(1).fpu.fcvt := false.B 1587c4501a6fSZiyue-Zhang 1588c4501a6fSZiyue-Zhang //LMUL 1589c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1590c4501a6fSZiyue-Zhang csBundle(i + 2).srcType(0) := SrcType.fp 15916a926cf7SXuan Hu csBundle(i + 2).srcType(1) := SrcType.fp 1592c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U 1593c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 15944dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1595c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1596c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 1597c4501a6fSZiyue-Zhang } 1598c4501a6fSZiyue-Zhang } 1599c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 1600c4501a6fSZiyue-Zhang /* 1601c4501a6fSZiyue-Zhang FMV.D.X 1602c4501a6fSZiyue-Zhang */ 1603c4501a6fSZiyue-Zhang val vlmul = vlmulReg 16043cb76c96Szhanglinjuan val vsew = Cat(0.U(1.W), vsewReg) 1605c4501a6fSZiyue-Zhang val veew = Cat(0.U(1.W), width) 1606c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 1607c4501a6fSZiyue-Zhang val simple_lmul = MuxLookup(vlmul, 0.U(2.W), Array( 1608c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1609c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1610c4501a6fSZiyue-Zhang "b011".U -> 3.U 1611c4501a6fSZiyue-Zhang )) 1612c4501a6fSZiyue-Zhang val simple_emul = MuxLookup(vemul, 0.U(2.W), Array( 1613c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1614c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1615c4501a6fSZiyue-Zhang "b011".U -> 3.U 1616c4501a6fSZiyue-Zhang )) 1617c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1618c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1619c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1620c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1621c4501a6fSZiyue-Zhang csBundle(0).fuType := FuType.i2f.U 1622c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1623c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1624c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 1625c4501a6fSZiyue-Zhang csBundle(0).fpu.isAddSub := false.B 1626c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagIn := FPU.D 1627c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagOut := FPU.D 1628c4501a6fSZiyue-Zhang csBundle(0).fpu.fromInt := true.B 1629c4501a6fSZiyue-Zhang csBundle(0).fpu.wflags := false.B 1630c4501a6fSZiyue-Zhang csBundle(0).fpu.fpWen := true.B 1631c4501a6fSZiyue-Zhang csBundle(0).fpu.div := false.B 1632c4501a6fSZiyue-Zhang csBundle(0).fpu.sqrt := false.B 1633c4501a6fSZiyue-Zhang csBundle(0).fpu.fcvt := false.B 1634c4501a6fSZiyue-Zhang 1635c4501a6fSZiyue-Zhang //LMUL 1636c4501a6fSZiyue-Zhang for (i <- 0 until MAX_INDEXED_LS_UOPNUM) { 1637c4501a6fSZiyue-Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul, nf) 1638c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1639c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1640*7e0af973Szhanglinjuan val isFirstUopInVd = indexedLSRegOffset(i).outIsFirstUopInVd 1641c4501a6fSZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.fp 1642c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 1643c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1644*7e0af973Szhanglinjuan /** 1645*7e0af973Szhanglinjuan * For indexed instructions, VLSU will concatenate all the uops that write the same logic vd register and 1646*7e0af973Szhanglinjuan * writeback only once for all these uops. However, these uops share the same lsrc(2)/old vd and the same 1647*7e0af973Szhanglinjuan * ldest/vd that is equal to old vd, which leads to data dependence between the uops. Therefore there will be 1648*7e0af973Szhanglinjuan * deadlock for indexed instructions with emul > lmul. 1649*7e0af973Szhanglinjuan * 1650*7e0af973Szhanglinjuan * Assume N = emul/lmul. To break the deadlock, only the first uop will read old vd as lsrc(2), and the rest 1651*7e0af973Szhanglinjuan * N-1 uops will read temporary vector register. 1652*7e0af973Szhanglinjuan */ 1653*7e0af973Szhanglinjuan // csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1654*7e0af973Szhanglinjuan csBundle(i + 1).lsrc(2) := Mux( 1655*7e0af973Szhanglinjuan isFirstUopInVd, 1656*7e0af973Szhanglinjuan Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)), 1657*7e0af973Szhanglinjuan VECTOR_TMP_REG_LMUL.U 1658*7e0af973Szhanglinjuan ) 1659c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1660c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 1661c4501a6fSZiyue-Zhang } 1662c4501a6fSZiyue-Zhang } 1663d91483a6Sfdy } 1664d91483a6Sfdy 1665d91483a6Sfdy //uops dispatch 1666189ec863SzhanglyGit val s_normal :: s_ext :: Nil = Enum(2) 1667189ec863SzhanglyGit val state = RegInit(s_normal) 1668189ec863SzhanglyGit val state_next = WireDefault(state) 1669d91483a6Sfdy val uopRes = RegInit(0.U) 1670d91483a6Sfdy 1671d91483a6Sfdy //readyFromRename Counter 1672d91483a6Sfdy val readyCounter = PriorityMuxDefault(io.readyFromRename.map(x => !x).zip((0 to (RenameWidth - 1)).map(_.U)), RenameWidth.U) 1673d91483a6Sfdy 1674189ec863SzhanglyGit switch(state) { 1675189ec863SzhanglyGit is(s_normal) { 1676189ec863SzhanglyGit state_next := Mux(io.validFromIBuf(0) && (numOfUop > readyCounter) && (readyCounter =/= 0.U), s_ext, s_normal) 1677d91483a6Sfdy } 1678189ec863SzhanglyGit is(s_ext) { 1679189ec863SzhanglyGit state_next := Mux(io.validFromIBuf(0) && (uopRes > readyCounter), s_ext, s_normal) 1680d91483a6Sfdy } 1681d91483a6Sfdy } 1682d91483a6Sfdy 1683189ec863SzhanglyGit state := state_next 1684189ec863SzhanglyGit 1685189ec863SzhanglyGit val uopRes0 = Mux(state === s_normal, numOfUop, uopRes) 1686189ec863SzhanglyGit val uopResJudge = Mux(state === s_normal, 1687d91483a6Sfdy io.validFromIBuf(0) && (readyCounter =/= 0.U) && (uopRes0 > readyCounter), 1688d91483a6Sfdy io.validFromIBuf(0) && (uopRes0 > readyCounter)) 1689d91483a6Sfdy uopRes := Mux(uopResJudge, uopRes0 - readyCounter, 0.U) 1690d91483a6Sfdy 1691d91483a6Sfdy for(i <- 0 until RenameWidth) { 1692d91483a6Sfdy decodedInsts(i) := MuxCase(csBundle(i), Seq( 1693189ec863SzhanglyGit (state === s_normal) -> csBundle(i), 1694189ec863SzhanglyGit (state === s_ext) -> Mux((i.U + numOfUop -uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 169583ba63b3SXuan Hu ).toSeq) 1696d91483a6Sfdy } 1697d91483a6Sfdy 1698aaa08c5aSxiaofeibao-xjtu val validSimple = Wire(Vec(DecodeWidth, Bool())) 1699aaa08c5aSxiaofeibao-xjtu validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1700aaa08c5aSxiaofeibao-xjtu val notInf = Wire(Vec(DecodeWidth, Bool())) 1701aaa08c5aSxiaofeibao-xjtu notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1702aaa08c5aSxiaofeibao-xjtu notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1703d91483a6Sfdy val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1704aaa08c5aSxiaofeibao-xjtu notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1705d91483a6Sfdy 1706d91483a6Sfdy complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1707d91483a6Sfdy Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1708aaa08c5aSxiaofeibao-xjtu 0.U) 1709d91483a6Sfdy validToRename.zipWithIndex.foreach{ 1710d91483a6Sfdy case(dst, i) => 1711aaa08c5aSxiaofeibao-xjtu val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1712d91483a6Sfdy dst := MuxCase(false.B, Seq( 1713aaa08c5aSxiaofeibao-xjtu (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1714aaa08c5aSxiaofeibao-xjtu (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1715aaa08c5aSxiaofeibao-xjtu ).toSeq) 1716d91483a6Sfdy } 1717d91483a6Sfdy 1718d91483a6Sfdy readyToIBuf.zipWithIndex.foreach { 1719d91483a6Sfdy case (dst, i) => 1720aaa08c5aSxiaofeibao-xjtu val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1721d91483a6Sfdy dst := MuxCase(true.B, Seq( 1722aaa08c5aSxiaofeibao-xjtu (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1723aaa08c5aSxiaofeibao-xjtu (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1724aaa08c5aSxiaofeibao-xjtu ).toSeq) 1725d91483a6Sfdy } 1726d91483a6Sfdy 1727d91483a6Sfdy io.deq.decodedInsts := decodedInsts 1728189ec863SzhanglyGit io.deq.isVset := isVsetSimple 1729d91483a6Sfdy io.deq.complexNum := complexNum 1730d91483a6Sfdy io.deq.validToRename := validToRename 1731d91483a6Sfdy io.deq.readyToIBuf := readyToIBuf 1732d91483a6Sfdy 1733d91483a6Sfdy} 1734