xref: /XiangShan/src/main/scala/xiangshan/backend/decode/DecodeUnitComp.scala (revision 792b1339ec86fe393a6acde732d784d94a144755)
1d91483a6Sfdy/***************************************************************************************
2d91483a6Sfdy  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d91483a6Sfdy  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4d91483a6Sfdy  *
5d91483a6Sfdy  * XiangShan is licensed under Mulan PSL v2.
6d91483a6Sfdy  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7d91483a6Sfdy  * You may obtain a copy of Mulan PSL v2 at:
8d91483a6Sfdy  *          http://license.coscl.org.cn/MulanPSL2
9d91483a6Sfdy  *
10d91483a6Sfdy  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d91483a6Sfdy  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d91483a6Sfdy  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d91483a6Sfdy  *
14d91483a6Sfdy  * See the Mulan PSL v2 for more details.
15d91483a6Sfdy  ***************************************************************************************/
16d91483a6Sfdy
17d91483a6Sfdypackage xiangshan.backend.decode
18d91483a6Sfdy
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20d91483a6Sfdyimport chisel3._
21d91483a6Sfdyimport chisel3.util._
22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions
23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat
24d91483a6Sfdyimport utils._
25d91483a6Sfdyimport utility._
26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr
27d91483a6Sfdyimport xiangshan._
28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU
29d91483a6Sfdyimport xiangshan.backend.fu.FuType
30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._
31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst}
3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields
33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul}
34d91483a6Sfdyimport yunsuan.VpermType
35d91483a6Sfdyimport scala.collection.Seq
36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder}
37c4501a6fSZiyue-Zhang
38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module {
39c4501a6fSZiyue-Zhang  val src = IO(Input(UInt(7.W)))
40c4501a6fSZiyue-Zhang  val outOffsetVs2 = IO(Output(UInt(3.W)))
41c4501a6fSZiyue-Zhang  val outOffsetVd = IO(Output(UInt(3.W)))
427e0af973Szhanglinjuan  val outIsFirstUopInVd = IO(Output(Bool()))
437e0af973Szhanglinjuan  def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, nfields:Int, uopIdx:Int): (Int, Int, Int) ={
44c4501a6fSZiyue-Zhang    if (lmul * nfields <= 8) {
45c4501a6fSZiyue-Zhang      for (k <-0 until nfields) {
46c4501a6fSZiyue-Zhang        if (lmul < emul) {    // lmul < emul, uop num is depend on emul * nf
47c4501a6fSZiyue-Zhang          var offset = 1 << (emul - lmul)
48de785770Szhanglinjuan          for (i <- 0 until (1 << emul)) {
49de785770Szhanglinjuan            if (uopIdx == k * (1 << emul) + i) {
507e0af973Szhanglinjuan              return (i, i / offset + k * (1 << lmul), if (i % offset == 0) 1 else 0)
51c4501a6fSZiyue-Zhang            }
52c4501a6fSZiyue-Zhang          }
53c379dcbeSZiyue-Zhang        } else {              // lmul > emul, uop num is depend on lmul * nf
54c4501a6fSZiyue-Zhang          var offset = 1 << (lmul - emul)
55de785770Szhanglinjuan          for (i <- 0 until (1 << lmul)) {
56de785770Szhanglinjuan            if (uopIdx == k * (1 << lmul) + i) {
577e0af973Szhanglinjuan              return (i / offset, i + k * (1 << lmul), 1)
58c4501a6fSZiyue-Zhang            }
59c4501a6fSZiyue-Zhang          }
60c4501a6fSZiyue-Zhang        }
61c4501a6fSZiyue-Zhang      }
62c4501a6fSZiyue-Zhang    }
637e0af973Szhanglinjuan    return (0, 0, 1)
64c4501a6fSZiyue-Zhang  }
65c4501a6fSZiyue-Zhang  // strided load/store
667e0af973Szhanglinjuan  var combVemulNf : Seq[(Int, Int, Int, Int, Int, Int)] = Seq()
67c4501a6fSZiyue-Zhang  for (emul <- 0 until 4) {
68c4501a6fSZiyue-Zhang    for (lmul <- 0 until 4) {
69c4501a6fSZiyue-Zhang      for (nf <- 0 until 8) {
703cb76c96Szhanglinjuan        var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, nf+1, uopIdx)
71c4501a6fSZiyue-Zhang        var offsetVs2 = offset._1
72c4501a6fSZiyue-Zhang        var offsetVd = offset._2
737e0af973Szhanglinjuan        var isFirstUopInVd = offset._3
747e0af973Szhanglinjuan        combVemulNf :+= (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd)
75c4501a6fSZiyue-Zhang      }
76c4501a6fSZiyue-Zhang    }
77c4501a6fSZiyue-Zhang  }
780cd00663SzhanglyGit  val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map {
797e0af973Szhanglinjuan    case (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) =>
807e0af973Szhanglinjuan      (BitPat((emul << 5 | lmul << 3 | nf).U(7.W)), BitPat((isFirstUopInVd << 6 | offsetVs2 << 3 | offsetVd).U(7.W)))
810cd00663SzhanglyGit  }, BitPat.N(7)))
82c4501a6fSZiyue-Zhang  outOffsetVs2 := out(5, 3)
83c4501a6fSZiyue-Zhang  outOffsetVd := out(2, 0)
847e0af973Szhanglinjuan  outIsFirstUopInVd := out(6).asBool
85c4501a6fSZiyue-Zhang}
86d91483a6Sfdy
87d91483a6Sfdytrait VectorConstants {
88d91483a6Sfdy  val MAX_VLMUL = 8
89d91483a6Sfdy  val FP_TMP_REG_MV = 32
90189ec863SzhanglyGit  val VECTOR_TMP_REG_LMUL = 33 // 33~47  ->  15
91c4501a6fSZiyue-Zhang  val MAX_INDEXED_LS_UOPNUM = 64
92d91483a6Sfdy}
93d91483a6Sfdy
94d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle {
95e25c13faSXuan Hu  val redirect = Input(Bool())
96d91483a6Sfdy  val csrCtrl = Input(new CustomCSRCtrlIO)
9796a12457Ssinsanction  val vtypeBypass = Input(new VType)
98e25c13faSXuan Hu  // When the first inst in decode vector is complex inst, pass it in
99e25c13faSXuan Hu  val in = Flipped(DecoupledIO(new Bundle {
100e25c13faSXuan Hu    val simpleDecodedInst = new DecodedInst
101e25c13faSXuan Hu    val uopInfo = new UopInfo
102e25c13faSXuan Hu  }))
103e25c13faSXuan Hu  val out = new Bundle {
104e25c13faSXuan Hu    val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst))
105e25c13faSXuan Hu  }
106e25c13faSXuan Hu  val complexNum = Output(UInt(3.W))
107d91483a6Sfdy}
10817ec87f2SXuan Hu
109d91483a6Sfdy/**
110d91483a6Sfdy  * @author zly
111d91483a6Sfdy  */
112d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants {
113d91483a6Sfdy  val io = IO(new DecodeUnitCompIO)
114d91483a6Sfdy
115e25c13faSXuan Hu  // alias
116e25c13faSXuan Hu  private val inReady = io.in.ready
117e25c13faSXuan Hu  private val inValid = io.in.valid
118e25c13faSXuan Hu  private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst)
119229ab603SXuan Hu  private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields)
120e25c13faSXuan Hu  private val inUopInfo = io.in.bits.uopInfo
121e25c13faSXuan Hu  private val outValids = io.out.complexDecodedInsts.map(_.valid)
122e25c13faSXuan Hu  private val outReadys = io.out.complexDecodedInsts.map(_.ready)
123e25c13faSXuan Hu  private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits)
124e25c13faSXuan Hu  private val outComplexNum = io.complexNum
125e25c13faSXuan Hu
126d91483a6Sfdy  val maxUopSize = MaxUopSize
127229ab603SXuan Hu  when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) {
128229ab603SXuan Hu    when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) {
129229ab603SXuan Hu      inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType)
130229ab603SXuan Hu    }.elsewhen(inInstFields.RS1 === 0.U) {
131229ab603SXuan Hu      inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType)
132229ab603SXuan Hu    }
133229ab603SXuan Hu  }
134229ab603SXuan Hu
135e25c13faSXuan Hu  val latchedInst = RegEnable(inDecodedInst, inValid && inReady)
136e25c13faSXuan Hu  val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady)
137d91483a6Sfdy  //input bits
138e25c13faSXuan Hu  private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields)
139d91483a6Sfdy
140e25c13faSXuan Hu  val src1 = Cat(0.U(1.W), instFields.RS1)
141e25c13faSXuan Hu  val src2 = Cat(0.U(1.W), instFields.RS2)
142e25c13faSXuan Hu  val dest = Cat(0.U(1.W), instFields.RD)
1437f9f0a79SzhanglyGit
144e25c13faSXuan Hu  val nf    = instFields.NF
145e25c13faSXuan Hu  val width = instFields.WIDTH(1, 0)
146d91483a6Sfdy
147d91483a6Sfdy  //output of DecodeUnit
148e25c13faSXuan Hu  val numOfUop = Wire(UInt(log2Up(maxUopSize).W))
149e25c13faSXuan Hu  val numOfWB = Wire(UInt(log2Up(maxUopSize).W))
1507f9f0a79SzhanglyGit  val lmul = Wire(UInt(4.W))
151189ec863SzhanglyGit  val isVsetSimple = Wire(Bool())
152d91483a6Sfdy
153c4501a6fSZiyue-Zhang  val indexedLSRegOffset = Seq.tabulate(MAX_INDEXED_LS_UOPNUM)(i => Module(new indexedLSUopTable(i)))
154c4501a6fSZiyue-Zhang  indexedLSRegOffset.map(_.src := 0.U)
155c4501a6fSZiyue-Zhang
156d91483a6Sfdy  //pre decode
157e25c13faSXuan Hu  lmul := latchedUopInfo.lmul
158e25c13faSXuan Hu  isVsetSimple := latchedInst.isVset
159e25c13faSXuan Hu  val vlmulReg = latchedInst.vpu.vlmul
160e25c13faSXuan Hu  val vsewReg = latchedInst.vpu.vsew
161229ab603SXuan Hu
162d91483a6Sfdy  //Type of uop Div
163e25c13faSXuan Hu  val typeOfSplit = latchedInst.uopSplitType
164e25c13faSXuan Hu  val src1Type = latchedInst.srcType(0)
165d6059658SZiyue Zhang  val src1IsImm = src1Type === SrcType.imm
166395c8649SZiyue-Zhang  val src1IsFp = src1Type === SrcType.fp
167d91483a6Sfdy
168e25c13faSXuan Hu  numOfUop := latchedUopInfo.numOfUop
169e25c13faSXuan Hu  numOfWB := latchedUopInfo.numOfWB
170e25c13faSXuan Hu
171e25c13faSXuan Hu  //uops dispatch
172e25c13faSXuan Hu  val s_idle :: s_active :: Nil = Enum(2)
173e25c13faSXuan Hu  val state = RegInit(s_idle)
174e25c13faSXuan Hu  val stateNext = WireDefault(state)
175e25c13faSXuan Hu  val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W))
176e25c13faSXuan Hu  val uopRes = RegInit(0.U(log2Up(maxUopSize).W))
177e25c13faSXuan Hu  val uopResNext = WireInit(uopRes)
178964d9a87SZiyue Zhang  val e64 = 3.U(2.W)
1797f9f0a79SzhanglyGit
180d91483a6Sfdy  //uop div up to maxUopSize
181d91483a6Sfdy  val csBundle = Wire(Vec(maxUopSize, new DecodedInst))
182e25c13faSXuan Hu  csBundle.foreach { case dst =>
183e25c13faSXuan Hu    dst := latchedInst
184e25c13faSXuan Hu    dst.numUops := latchedUopInfo.numOfUop
185e25c13faSXuan Hu    dst.numWB := latchedUopInfo.numOfWB
186d91483a6Sfdy    dst.firstUop := false.B
187d91483a6Sfdy    dst.lastUop := false.B
18831c51290Szhanglinjuan    dst.vlsInstr := false.B
189d91483a6Sfdy  }
190d91483a6Sfdy
191d91483a6Sfdy  csBundle(0).firstUop := true.B
192d91483a6Sfdy  csBundle(numOfUop - 1.U).lastUop := true.B
193d91483a6Sfdy
194189ec863SzhanglyGit  switch(typeOfSplit) {
195e25c13faSXuan Hu    is(UopSplitType.VSET) {
1964cdab2a9SXuan Hu      // In simple decoder, rfWen and vecWen are not set
197189ec863SzhanglyGit      when(isVsetSimple) {
1984cdab2a9SXuan Hu        // Default
1994cdab2a9SXuan Hu        // uop0 set rd, never flushPipe
200d91483a6Sfdy        csBundle(0).fuType := FuType.vsetiwi.U
201d91483a6Sfdy        csBundle(0).flushPipe := false.B
202d91483a6Sfdy        csBundle(0).rfWen := true.B
2034cdab2a9SXuan Hu        // uop1 set vl, vsetvl will flushPipe
204cb10a55bSXuan Hu        csBundle(1).ldest := VCONFIG_IDX.U
205fe60541bSXuan Hu        csBundle(1).vecWen := true.B
2064cdab2a9SXuan Hu        when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) {
2074cdab2a9SXuan Hu          csBundle(1).fuType := FuType.vsetfwf.U
2084cdab2a9SXuan Hu          csBundle(1).srcType(0) := SrcType.vp
2094cdab2a9SXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
2104cdab2a9SXuan Hu        }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) {
2114cdab2a9SXuan Hu          // uop0: mv vtype gpr to vector region
2124cdab2a9SXuan Hu          csBundle(0).srcType(0) := SrcType.xp
2134cdab2a9SXuan Hu          csBundle(0).srcType(1) := SrcType.no
214d91483a6Sfdy          csBundle(0).lsrc(1) := 0.U
215d91483a6Sfdy          csBundle(0).ldest := FP_TMP_REG_MV.U
216964d9a87SZiyue Zhang          csBundle(0).fuType := FuType.i2v.U
217964d9a87SZiyue Zhang          csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
218964d9a87SZiyue Zhang          csBundle(0).rfWen := false.B
219d91483a6Sfdy          csBundle(0).fpWen := true.B
220964d9a87SZiyue Zhang          csBundle(0).vecWen := false.B
221d91483a6Sfdy          csBundle(0).flushPipe := false.B
2224cdab2a9SXuan Hu          // uop1: uvsetvcfg_vv
223d91483a6Sfdy          csBundle(1).fuType := FuType.vsetfwf.U
2244cdab2a9SXuan Hu          // vl
225d91483a6Sfdy          csBundle(1).srcType(0) := SrcType.vp
226cb10a55bSXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
2274cdab2a9SXuan Hu          // vtype
228d91483a6Sfdy          csBundle(1).srcType(1) := SrcType.fp
229d91483a6Sfdy          csBundle(1).lsrc(1) := FP_TMP_REG_MV.U
2304cdab2a9SXuan Hu          csBundle(1).vecWen := true.B
231cb10a55bSXuan Hu          csBundle(1).ldest := VCONFIG_IDX.U
232d91483a6Sfdy        }
23396a12457Ssinsanction        // use bypass vtype from vtypeGen
23496a12457Ssinsanction        csBundle(0).vpu.connectVType(io.vtypeBypass)
23596a12457Ssinsanction        csBundle(1).vpu.connectVType(io.vtypeBypass)
236d91483a6Sfdy      }
237d91483a6Sfdy    }
23817ec87f2SXuan Hu    is(UopSplitType.VEC_VVV) {
239d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
240d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
241d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
242d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
243d91483a6Sfdy        csBundle(i).ldest := dest + i.U
244d91483a6Sfdy        csBundle(i).uopIdx := i.U
245d91483a6Sfdy      }
246d91483a6Sfdy    }
247684d7aceSxiaofeibao-xjtu    is(UopSplitType.VEC_VFV) {
248395c8649SZiyue-Zhang      /*
249395c8649SZiyue-Zhang      i to vector move
250395c8649SZiyue-Zhang       */
251395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
252395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
253395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
254395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
255395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
256395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
257395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
258783a1d5fSlewislzh      csBundle(0).vpu.isReverse := false.B
259395c8649SZiyue-Zhang      /*
260395c8649SZiyue-Zhang      LMUL
261395c8649SZiyue-Zhang       */
262684d7aceSxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL) {
263395c8649SZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
264395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
265395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(1) := src2 + i.U
266395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(2) := dest + i.U
267395c8649SZiyue-Zhang        csBundle(i + 1).ldest := dest + i.U
268395c8649SZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
269684d7aceSxiaofeibao-xjtu      }
270684d7aceSxiaofeibao-xjtu    }
27117ec87f2SXuan Hu    is(UopSplitType.VEC_EXT2) {
272d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
273d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
274d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
275d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
276d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
277d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
278d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
279d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
280d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
281d91483a6Sfdy      }
282d91483a6Sfdy    }
28317ec87f2SXuan Hu    is(UopSplitType.VEC_EXT4) {
284d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 4) {
285d91483a6Sfdy        csBundle(4 * i).lsrc(1) := src2 + i.U
286d91483a6Sfdy        csBundle(4 * i).lsrc(2) := dest + (4 * i).U
287d91483a6Sfdy        csBundle(4 * i).ldest := dest + (4 * i).U
288d91483a6Sfdy        csBundle(4 * i).uopIdx := (4 * i).U
289d91483a6Sfdy        csBundle(4 * i + 1).lsrc(1) := src2 + i.U
290d91483a6Sfdy        csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U
291d91483a6Sfdy        csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U
292d91483a6Sfdy        csBundle(4 * i + 1).uopIdx := (4 * i + 1).U
293d91483a6Sfdy        csBundle(4 * i + 2).lsrc(1) := src2 + i.U
294d91483a6Sfdy        csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U
295d91483a6Sfdy        csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U
296d91483a6Sfdy        csBundle(4 * i + 2).uopIdx := (4 * i + 2).U
297d91483a6Sfdy        csBundle(4 * i + 3).lsrc(1) := src2 + i.U
298d91483a6Sfdy        csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U
299d91483a6Sfdy        csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U
300d91483a6Sfdy        csBundle(4 * i + 3).uopIdx := (4 * i + 3).U
301d91483a6Sfdy      }
302d91483a6Sfdy    }
30317ec87f2SXuan Hu    is(UopSplitType.VEC_EXT8) {
304d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
305d91483a6Sfdy        csBundle(i).lsrc(1) := src2
306d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
307d91483a6Sfdy        csBundle(i).ldest := dest + i.U
308d91483a6Sfdy        csBundle(i).uopIdx := i.U
309d91483a6Sfdy      }
310d91483a6Sfdy    }
31117ec87f2SXuan Hu    is(UopSplitType.VEC_0XV) {
312d91483a6Sfdy      /*
313395c8649SZiyue-Zhang      i/f to vector move
314d91483a6Sfdy       */
315395c8649SZiyue-Zhang      csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg)
316d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
317d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
3187c67deccSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
319395c8649SZiyue-Zhang      csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U)
320395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
321d91483a6Sfdy      csBundle(0).rfWen := false.B
3227c67deccSZiyue Zhang      csBundle(0).fpWen := false.B
3237c67deccSZiyue Zhang      csBundle(0).vecWen := true.B
324d91483a6Sfdy      /*
3257c67deccSZiyue Zhang      vmv.s.x
326d91483a6Sfdy       */
3277c67deccSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
3287c67deccSZiyue Zhang      csBundle(1).srcType(1) := SrcType.imm
329d91483a6Sfdy      csBundle(1).srcType(2) := SrcType.vp
3307c67deccSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
331d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
332d91483a6Sfdy      csBundle(1).lsrc(2) := dest
333d91483a6Sfdy      csBundle(1).ldest := dest
334d91483a6Sfdy      csBundle(1).rfWen := false.B
335d91483a6Sfdy      csBundle(1).fpWen := false.B
336d91483a6Sfdy      csBundle(1).vecWen := true.B
3377c67deccSZiyue Zhang      csBundle(1).uopIdx := 0.U
338d91483a6Sfdy    }
33917ec87f2SXuan Hu    is(UopSplitType.VEC_VXV) {
340d91483a6Sfdy      /*
341d6059658SZiyue Zhang      i to vector move
342d91483a6Sfdy       */
343d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
344d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
345d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
346fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
347fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
348b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
349fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
350783a1d5fSlewislzh      csBundle(0).vpu.isReverse := false.B
351fc85f18fSZiyue Zhang      /*
352fc85f18fSZiyue Zhang      LMUL
353fc85f18fSZiyue Zhang       */
354fc85f18fSZiyue Zhang      for (i <- 0 until MAX_VLMUL) {
355fc85f18fSZiyue Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
356fc85f18fSZiyue Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
357d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
358d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
359d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
360d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
361d91483a6Sfdy      }
362d91483a6Sfdy    }
36317ec87f2SXuan Hu    is(UopSplitType.VEC_VVW) {
364d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
365d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
366d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
367d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
368d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
369d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
370d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
371d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
372d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
373d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
374d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
375d91483a6Sfdy      }
376d91483a6Sfdy    }
3773748ec56Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFW) {
378395c8649SZiyue-Zhang      /*
379395c8649SZiyue-Zhang      f to vector move
380395c8649SZiyue-Zhang       */
381395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
382395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
383395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
384395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
385395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
386395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
387395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
388395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
389395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
390395c8649SZiyue-Zhang
3913748ec56Sxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL / 2) {
392395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
393395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
3943748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
395395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
396395c8649SZiyue-Zhang        csBundle(2 * i + 1).ldest := dest + (2 * i).U
397395c8649SZiyue-Zhang        csBundle(2 * i + 1).uopIdx := (2 * i).U
398395c8649SZiyue-Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
399395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
400395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
401395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
402395c8649SZiyue-Zhang        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
403395c8649SZiyue-Zhang        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
4043748ec56Sxiaofeibao-xjtu      }
4053748ec56Sxiaofeibao-xjtu    }
40617ec87f2SXuan Hu    is(UopSplitType.VEC_WVW) {
407d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
408d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
409d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
410d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
411d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
412d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
413d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
414d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
415d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
416d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
417d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
418d91483a6Sfdy      }
419d91483a6Sfdy    }
42017ec87f2SXuan Hu    is(UopSplitType.VEC_VXW) {
421d91483a6Sfdy      /*
422d6059658SZiyue Zhang      i to vector move
423d91483a6Sfdy       */
424d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
425d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
426d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
427fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
428fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
429b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
430fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
431d91483a6Sfdy
432d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
433fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
434fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
435d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
436d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
437d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
438d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
439fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
440fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
441d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
442d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
443d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
444d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
445d91483a6Sfdy      }
446d91483a6Sfdy    }
44717ec87f2SXuan Hu    is(UopSplitType.VEC_WXW) {
448d91483a6Sfdy      /*
449d6059658SZiyue Zhang      i to vector move
450d91483a6Sfdy       */
451d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
452d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
453d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
454fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
455fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
456b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
457fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
458d91483a6Sfdy
459d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
460fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
461fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
462d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
463d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
464d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
465d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
466fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
467fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
468d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
469d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
470d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
471d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
472d91483a6Sfdy      }
473d91483a6Sfdy    }
47417ec87f2SXuan Hu    is(UopSplitType.VEC_WVV) {
475d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
476d91483a6Sfdy
477d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
478d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
479d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
480d6f9198fSXuan Hu        csBundle(2 * i).ldest := dest + i.U
481d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
482d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
483d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
484d6f9198fSXuan Hu        csBundle(2 * i + 1).lsrc(2) := dest + i.U
485d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
486d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
487d91483a6Sfdy      }
488d91483a6Sfdy    }
4893748ec56Sxiaofeibao-xjtu    is(UopSplitType.VEC_WFW) {
490395c8649SZiyue-Zhang      /*
491395c8649SZiyue-Zhang      f to vector move
492395c8649SZiyue-Zhang       */
493395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
494395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
495395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
496395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
497395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
498395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
499395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
500395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
501395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
502395c8649SZiyue-Zhang
5033748ec56Sxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL / 2) {
504395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
505395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
506395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
507395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
508395c8649SZiyue-Zhang        csBundle(2 * i + 1).ldest := dest + (2 * i).U
509395c8649SZiyue-Zhang        csBundle(2 * i + 1).uopIdx := (2 * i).U
510395c8649SZiyue-Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
511395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
512395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
513395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
514395c8649SZiyue-Zhang        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
515395c8649SZiyue-Zhang        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
5163748ec56Sxiaofeibao-xjtu      }
5173748ec56Sxiaofeibao-xjtu    }
51817ec87f2SXuan Hu    is(UopSplitType.VEC_WXV) {
519d91483a6Sfdy      /*
520d6059658SZiyue Zhang      i to vector move
521d91483a6Sfdy       */
522d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
523d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
524d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
525fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
526fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
527b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
528fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
529d91483a6Sfdy
530d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
531fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
532fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
533d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
534d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
535d6f9198fSXuan Hu        csBundle(2 * i + 1).ldest := dest + i.U
536d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
537fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
538fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
539d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
540d6f9198fSXuan Hu        csBundle(2 * i + 2).lsrc(2) := dest + i.U
541d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + i.U
542d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
543d91483a6Sfdy      }
544d91483a6Sfdy    }
54517ec87f2SXuan Hu    is(UopSplitType.VEC_VVM) {
546d91483a6Sfdy      csBundle(0).lsrc(2) := dest
547d6f9198fSXuan Hu      csBundle(0).ldest := dest
548d91483a6Sfdy      csBundle(0).uopIdx := 0.U
549d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
550d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
551d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
552d6f9198fSXuan Hu        csBundle(i).lsrc(2) := dest
553d6f9198fSXuan Hu        csBundle(i).ldest := dest
554d91483a6Sfdy        csBundle(i).uopIdx := i.U
555d91483a6Sfdy      }
556d91483a6Sfdy    }
557f06d6d60Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFM) {
558395c8649SZiyue-Zhang      /*
559395c8649SZiyue-Zhang      f to vector move
560395c8649SZiyue-Zhang       */
561395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
562395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
563395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
564395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
565395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
566395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
567395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
568395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
569395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
570395c8649SZiyue-Zhang      //LMUL
571395c8649SZiyue-Zhang      csBundle(1).srcType(0) := SrcType.vp
572395c8649SZiyue-Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
573395c8649SZiyue-Zhang      csBundle(1).lsrc(2) := dest
574395c8649SZiyue-Zhang      csBundle(1).ldest := dest
575395c8649SZiyue-Zhang      csBundle(1).uopIdx := 0.U
576f06d6d60Sxiaofeibao-xjtu      for (i <- 1 until MAX_VLMUL) {
577395c8649SZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
578395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
579395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(1) := src2 + i.U
580395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(2) := dest
581395c8649SZiyue-Zhang        csBundle(i + 1).ldest := dest
582395c8649SZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
583f06d6d60Sxiaofeibao-xjtu      }
584f06d6d60Sxiaofeibao-xjtu      csBundle(numOfUop - 1.U).ldest := dest
585f06d6d60Sxiaofeibao-xjtu    }
58617ec87f2SXuan Hu    is(UopSplitType.VEC_VXM) {
587d91483a6Sfdy      /*
588d6059658SZiyue Zhang      i to vector move
589d91483a6Sfdy       */
590d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
591d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
592d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
593fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
594fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
595b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
596fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
597d91483a6Sfdy      //LMUL
598fc85f18fSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
599fc85f18fSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
600d91483a6Sfdy      csBundle(1).lsrc(2) := dest
601d6f9198fSXuan Hu      csBundle(1).ldest := dest
602d91483a6Sfdy      csBundle(1).uopIdx := 0.U
603d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
604fc85f18fSZiyue Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
605fc85f18fSZiyue Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
606d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
607d6f9198fSXuan Hu        csBundle(i + 1).lsrc(2) := dest
608d6f9198fSXuan Hu        csBundle(i + 1).ldest := dest
609d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
610d91483a6Sfdy      }
611d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
612d91483a6Sfdy    }
61317ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1UP) {
614d91483a6Sfdy      /*
615d6059658SZiyue Zhang      i to vector move
616d91483a6Sfdy       */
617d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
618d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
619d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
620fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
621fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
622b8505463SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
623fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
624d91483a6Sfdy      //LMUL
625fc85f18fSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
626fc85f18fSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
627d91483a6Sfdy      csBundle(1).lsrc(2) := dest
628d91483a6Sfdy      csBundle(1).ldest := dest
629d91483a6Sfdy      csBundle(1).uopIdx := 0.U
630d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
631d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.vp
632d91483a6Sfdy        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
633d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
634d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
635d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
636d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
637d91483a6Sfdy      }
638d91483a6Sfdy    }
63917ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1UP) {
640395c8649SZiyue-Zhang      /*
641395c8649SZiyue-Zhang      i to vector move
642395c8649SZiyue-Zhang       */
643d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.fp
644395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
645395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
646395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
647395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
648395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
649395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
650395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
651395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
652395c8649SZiyue-Zhang      //LMUL
653395c8649SZiyue-Zhang      csBundle(1).srcType(0) := SrcType.vp
654395c8649SZiyue-Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
655395c8649SZiyue-Zhang      csBundle(1).lsrc(1) := src2
656395c8649SZiyue-Zhang      csBundle(1).lsrc(2) := dest
657395c8649SZiyue-Zhang      csBundle(1).ldest := dest
658395c8649SZiyue-Zhang      csBundle(1).uopIdx := 0.U
659d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
660395c8649SZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
661395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
662395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(1) := src2 + i.U
663395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(2) := dest + i.U
664395c8649SZiyue-Zhang        csBundle(i + 1).ldest := dest + i.U
665395c8649SZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
666d91483a6Sfdy      }
667d91483a6Sfdy    }
66817ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16
669d91483a6Sfdy      /*
670d6059658SZiyue Zhang      i to vector move
671d91483a6Sfdy       */
672d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
673d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
674d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
675fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
676fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
677b8505463SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
678fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
679d91483a6Sfdy      //LMUL
680d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
681d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.vp
682d91483a6Sfdy        csBundle(2 * i + 1).srcType(1) := SrcType.vp
683d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U
684d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
685d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
686fc85f18fSZiyue Zhang        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U
687d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
688d91483a6Sfdy        if (2 * i + 2 < MAX_VLMUL * 2) {
689fc85f18fSZiyue Zhang          csBundle(2 * i + 2).srcType(0) := SrcType.vp
690fc85f18fSZiyue Zhang          csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
691d91483a6Sfdy          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
692fc85f18fSZiyue Zhang          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U
693d91483a6Sfdy          csBundle(2 * i + 2).ldest := dest + i.U
694d91483a6Sfdy          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
695d91483a6Sfdy        }
696d91483a6Sfdy      }
6978cbcda9aSZiyue Zhang      csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp
6988cbcda9aSZiyue Zhang      csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
699d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
700d91483a6Sfdy    }
70117ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1DOWN) {
702395c8649SZiyue-Zhang      /*
703395c8649SZiyue-Zhang      i to vector move
704395c8649SZiyue-Zhang       */
705395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
706395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
707395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
708395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
709395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
710395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
711395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
712395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
713395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
714d91483a6Sfdy      //LMUL
715d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
716395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
717395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(1) := SrcType.vp
718395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U
719395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
720395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(2) := dest + i.U
721395c8649SZiyue-Zhang        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U
722395c8649SZiyue-Zhang        csBundle(2 * i + 1).uopIdx := (2 * i).U
723395c8649SZiyue-Zhang        if (2 * i + 2 < MAX_VLMUL * 2) {
724395c8649SZiyue-Zhang          csBundle(2 * i + 2).srcType(0) := SrcType.vp
725395c8649SZiyue-Zhang          csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
726395c8649SZiyue-Zhang          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
727395c8649SZiyue-Zhang          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U
728395c8649SZiyue-Zhang          csBundle(2 * i + 2).ldest := dest + i.U
729395c8649SZiyue-Zhang          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
730d91483a6Sfdy        }
731395c8649SZiyue-Zhang      }
732395c8649SZiyue-Zhang      csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp
733395c8649SZiyue-Zhang      csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
734d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
735d91483a6Sfdy    }
73617ec87f2SXuan Hu    is(UopSplitType.VEC_VRED) {
737aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b001".U) {
738d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
739d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
740d91483a6Sfdy        csBundle(0).lsrc(1) := src2
741d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
742d91483a6Sfdy        csBundle(0).uopIdx := 0.U
743d91483a6Sfdy      }
744aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b010".U) {
745d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
746d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
747d91483a6Sfdy        csBundle(0).lsrc(1) := src2
748d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
749d91483a6Sfdy        csBundle(0).uopIdx := 0.U
750d91483a6Sfdy
751d91483a6Sfdy        csBundle(1).srcType(2) := SrcType.DC
752d91483a6Sfdy        csBundle(1).lsrc(0) := src2 + 3.U
753d91483a6Sfdy        csBundle(1).lsrc(1) := src2 + 2.U
754d91483a6Sfdy        csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
755d91483a6Sfdy        csBundle(1).uopIdx := 1.U
756d91483a6Sfdy
757d91483a6Sfdy        csBundle(2).srcType(2) := SrcType.DC
758d91483a6Sfdy        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
759d91483a6Sfdy        csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
760d91483a6Sfdy        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
761d91483a6Sfdy        csBundle(2).uopIdx := 2.U
762d91483a6Sfdy      }
763aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b011".U) {
764d91483a6Sfdy        for (i <- 0 until MAX_VLMUL) {
765d91483a6Sfdy          if (i < MAX_VLMUL - MAX_VLMUL / 2) {
766d91483a6Sfdy            csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
767d91483a6Sfdy            csBundle(i).lsrc(1) := src2 + (i * 2).U
768d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
769d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 4) {
770d91483a6Sfdy            csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U
771d91483a6Sfdy            csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U
772d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
773d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 8) {
774d91483a6Sfdy            csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
775d91483a6Sfdy            csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
776d91483a6Sfdy            csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
777d91483a6Sfdy          }
778d91483a6Sfdy          csBundle(i).srcType(2) := SrcType.DC
779d91483a6Sfdy          csBundle(i).uopIdx := i.U
780d91483a6Sfdy        }
781d91483a6Sfdy      }
782caa15984SZiyue Zhang      when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) {
783caa15984SZiyue Zhang        /*
784caa15984SZiyue Zhang         * 2 <= vlmul <= 8
785caa15984SZiyue Zhang         */
786d91483a6Sfdy        csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp
787d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(0) := src1
788d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U
789d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(2) := dest
790d91483a6Sfdy        csBundle(numOfUop - 1.U).ldest := dest
791d91483a6Sfdy        csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U
792d91483a6Sfdy      }
793d91483a6Sfdy    }
794582849ffSxiaofeibao-xjtu    is(UopSplitType.VEC_VFRED) {
795aaa08c5aSxiaofeibao-xjtu      val vlmul = vlmulReg
796aaa08c5aSxiaofeibao-xjtu      val vsew = vsewReg
797582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m8){
798582849ffSxiaofeibao-xjtu        for (i <- 0 until 4) {
799582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
800582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := src2 + (i * 2).U
801582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
802582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
803582849ffSxiaofeibao-xjtu        }
804582849ffSxiaofeibao-xjtu        for (i <- 4 until 6) {
805582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U
806582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U
807582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
808582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
809582849ffSxiaofeibao-xjtu        }
810582849ffSxiaofeibao-xjtu        csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
811582849ffSxiaofeibao-xjtu        csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
812582849ffSxiaofeibao-xjtu        csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
813582849ffSxiaofeibao-xjtu        csBundle(6).uopIdx := 6.U
814582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
815582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
816582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
817582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
818582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
819582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
820582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := src1
821582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
822582849ffSxiaofeibao-xjtu          csBundle(8).ldest := dest
823582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
824582849ffSxiaofeibao-xjtu        }
825582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
826582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
827582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
828582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
829582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
830582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
831582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U
832582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
833582849ffSxiaofeibao-xjtu          csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U
834582849ffSxiaofeibao-xjtu          csBundle(8).vpu.fpu.isFoldTo1_4 := true.B
835582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
836582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(0) := src1
837582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U
838582849ffSxiaofeibao-xjtu          csBundle(9).ldest := dest
839582849ffSxiaofeibao-xjtu          csBundle(9).uopIdx := 9.U
840582849ffSxiaofeibao-xjtu        }
841582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
842582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
843582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
844582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
845582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
846582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
847582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U
848582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
849582849ffSxiaofeibao-xjtu          csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U
850582849ffSxiaofeibao-xjtu          csBundle(8).vpu.fpu.isFoldTo1_4 := true.B
851582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
852582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U
853582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U
854582849ffSxiaofeibao-xjtu          csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U
855582849ffSxiaofeibao-xjtu          csBundle(9).vpu.fpu.isFoldTo1_8 := true.B
856582849ffSxiaofeibao-xjtu          csBundle(9).uopIdx := 9.U
857582849ffSxiaofeibao-xjtu          csBundle(10).lsrc(0) := src1
858582849ffSxiaofeibao-xjtu          csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U
859582849ffSxiaofeibao-xjtu          csBundle(10).ldest := dest
860582849ffSxiaofeibao-xjtu          csBundle(10).uopIdx := 10.U
861582849ffSxiaofeibao-xjtu        }
862582849ffSxiaofeibao-xjtu      }
863582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m4) {
864582849ffSxiaofeibao-xjtu        for (i <- 0 until 2) {
865582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
866582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := src2 + (i * 2).U
867582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
868582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
869582849ffSxiaofeibao-xjtu        }
870582849ffSxiaofeibao-xjtu        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
871582849ffSxiaofeibao-xjtu        csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
872582849ffSxiaofeibao-xjtu        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
873582849ffSxiaofeibao-xjtu        csBundle(2).uopIdx := 2.U
874582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
875582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
876582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
877582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
878582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
879582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
880582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := src1
881582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
882582849ffSxiaofeibao-xjtu          csBundle(4).ldest := dest
883582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
884582849ffSxiaofeibao-xjtu        }
885582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
886582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
887582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
888582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
889582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
890582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
891582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U
892582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
893582849ffSxiaofeibao-xjtu          csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U
894582849ffSxiaofeibao-xjtu          csBundle(4).vpu.fpu.isFoldTo1_4 := true.B
895582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
896582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(0) := src1
897582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
898582849ffSxiaofeibao-xjtu          csBundle(5).ldest := dest
899582849ffSxiaofeibao-xjtu          csBundle(5).uopIdx := 5.U
900582849ffSxiaofeibao-xjtu        }
901582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
902582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
903582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
904582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
905582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
906582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
907582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U
908582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
909582849ffSxiaofeibao-xjtu          csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U
910582849ffSxiaofeibao-xjtu          csBundle(4).vpu.fpu.isFoldTo1_4 := true.B
911582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
912582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U
913582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
914582849ffSxiaofeibao-xjtu          csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U
915582849ffSxiaofeibao-xjtu          csBundle(5).vpu.fpu.isFoldTo1_8 := true.B
916582849ffSxiaofeibao-xjtu          csBundle(5).uopIdx := 5.U
917582849ffSxiaofeibao-xjtu          csBundle(6).lsrc(0) := src1
918582849ffSxiaofeibao-xjtu          csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U
919582849ffSxiaofeibao-xjtu          csBundle(6).ldest := dest
920582849ffSxiaofeibao-xjtu          csBundle(6).uopIdx := 6.U
921582849ffSxiaofeibao-xjtu        }
922582849ffSxiaofeibao-xjtu      }
923582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m2) {
924582849ffSxiaofeibao-xjtu        csBundle(0).lsrc(0) := src2 + 1.U
925582849ffSxiaofeibao-xjtu        csBundle(0).lsrc(1) := src2 + 0.U
926582849ffSxiaofeibao-xjtu        csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
927582849ffSxiaofeibao-xjtu        csBundle(0).uopIdx := 0.U
928582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
929582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
930582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
931582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
932582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
933582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
934582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
935582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
936582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
937582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
938582849ffSxiaofeibao-xjtu        }
939582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
940582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
941582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
942582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
943582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
944582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
945582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
946582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
947582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
948582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_4 := true.B
949582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
950582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := src1
951582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
952582849ffSxiaofeibao-xjtu          csBundle(3).ldest := dest
953582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
954582849ffSxiaofeibao-xjtu        }
955582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
956582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
957582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
958582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
959582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
960582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
961582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
962582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
963582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
964582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_4 := true.B
965582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
966582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
967582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
968582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
969582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_8 := true.B
970582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
971582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := src1
972582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
973582849ffSxiaofeibao-xjtu          csBundle(4).ldest := dest
974582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
975582849ffSxiaofeibao-xjtu        }
976582849ffSxiaofeibao-xjtu      }
977582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m1) {
978582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
979582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
980582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
981582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
982582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
983582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
984582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
985582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
986582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
987582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
988582849ffSxiaofeibao-xjtu        }
989582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
990582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
991582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
992582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
993582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
994582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
995582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
996582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
997582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
998582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_4 := true.B
999582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1000582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
1001582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
1002582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
1003582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
1004582849ffSxiaofeibao-xjtu        }
1005582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
1006582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1007582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1008582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1009582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
1010582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1011582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
1012582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1013582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
1014582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_4 := true.B
1015582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1016582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
1017582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
1018582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
1019582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_8 := true.B
1020582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
1021582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := src1
1022582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
1023582849ffSxiaofeibao-xjtu          csBundle(3).ldest := dest
1024582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
1025582849ffSxiaofeibao-xjtu        }
1026582849ffSxiaofeibao-xjtu      }
1027582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.mf2) {
1028582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
1029582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1030582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1031582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1032582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_4 := true.B
1033582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1034582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
1035582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1036582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
1037582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1038582849ffSxiaofeibao-xjtu        }
1039582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
1040582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1041582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1042582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1043582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_4 := true.B
1044582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1045582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
1046582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1047582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
1048582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_8 := true.B
1049582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1050582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
1051582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
1052582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
1053582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
1054582849ffSxiaofeibao-xjtu        }
1055582849ffSxiaofeibao-xjtu      }
1056582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.mf4) {
1057582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
1058582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1059582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1060582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1061582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_8 := true.B
1062582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1063582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
1064582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1065582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
1066582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1067582849ffSxiaofeibao-xjtu        }
1068582849ffSxiaofeibao-xjtu      }
1069582849ffSxiaofeibao-xjtu    }
1070d91483a6Sfdy
1071b94b1889Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFREDOSUM) {
1072b94b1889Sxiaofeibao-xjtu      import yunsuan.VfaluType
1073aaa08c5aSxiaofeibao-xjtu      val vlmul = vlmulReg
1074aaa08c5aSxiaofeibao-xjtu      val vsew = vsewReg
1075e25c13faSXuan Hu      val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum
1076b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m8) {
1077b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1078b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1079b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1080b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1081b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1082b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1083b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1084b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1085b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1086b94b1889Sxiaofeibao-xjtu          }
1087b94b1889Sxiaofeibao-xjtu        }
1088b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1089b94b1889Sxiaofeibao-xjtu          val vlmax = 32
1090b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1091b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1092b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1093b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1094b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1095b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B)
1096b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1097b94b1889Sxiaofeibao-xjtu          }
1098b94b1889Sxiaofeibao-xjtu        }
1099b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1100b94b1889Sxiaofeibao-xjtu          val vlmax = 64
1101b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1102b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1103b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1104b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1105b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1106b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B)
1107b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1108b94b1889Sxiaofeibao-xjtu          }
1109b94b1889Sxiaofeibao-xjtu        }
1110b94b1889Sxiaofeibao-xjtu      }
1111b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m4) {
1112b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1113b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1114b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1115b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1116b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1117b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1118b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1119b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1120b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1121b94b1889Sxiaofeibao-xjtu          }
1122b94b1889Sxiaofeibao-xjtu        }
1123b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1124b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1125b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1126b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1127b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1128b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1129b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1130b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1131b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1132b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1133b94b1889Sxiaofeibao-xjtu          }
1134b94b1889Sxiaofeibao-xjtu        }
1135b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1136b94b1889Sxiaofeibao-xjtu          val vlmax = 32
1137b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1138b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1139b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1140b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1141b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1142b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1143b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1144b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1145b94b1889Sxiaofeibao-xjtu          }
1146b94b1889Sxiaofeibao-xjtu        }
1147b94b1889Sxiaofeibao-xjtu      }
1148b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m2) {
1149b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1150b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1151b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1152b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1153b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1154b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1155b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1156b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1157b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1158b94b1889Sxiaofeibao-xjtu          }
1159b94b1889Sxiaofeibao-xjtu        }
1160b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1161b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1162b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1163b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1164b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1165b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1166b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1167b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1168b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1169b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1170b94b1889Sxiaofeibao-xjtu          }
1171b94b1889Sxiaofeibao-xjtu        }
1172b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1173b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1174b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1175b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1176b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1177b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1178b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1179b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1180b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1181b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1182b94b1889Sxiaofeibao-xjtu          }
1183b94b1889Sxiaofeibao-xjtu        }
1184b94b1889Sxiaofeibao-xjtu      }
1185b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m1) {
1186b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1187b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1188b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1189b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1190b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1191b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1192b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1193b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1194b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1195b94b1889Sxiaofeibao-xjtu          }
1196b94b1889Sxiaofeibao-xjtu        }
1197b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1198b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1199b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1200b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1201b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1202b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1203b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1204b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1205b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1206b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1207b94b1889Sxiaofeibao-xjtu          }
1208b94b1889Sxiaofeibao-xjtu        }
1209b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1210b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1211b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1212b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1213b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1214b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1215b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1216b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1217b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1218b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1219b94b1889Sxiaofeibao-xjtu          }
1220b94b1889Sxiaofeibao-xjtu        }
1221b94b1889Sxiaofeibao-xjtu      }
1222b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.mf2) {
1223b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1224b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1225b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1226b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1227b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1228b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1229b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1230b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1231b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1232b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1233b94b1889Sxiaofeibao-xjtu          }
1234b94b1889Sxiaofeibao-xjtu        }
1235b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1236b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1237b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1238b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1239b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1240b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1241b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1242b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1243b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1244b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1245b94b1889Sxiaofeibao-xjtu          }
1246b94b1889Sxiaofeibao-xjtu        }
1247b94b1889Sxiaofeibao-xjtu      }
1248b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.mf4) {
1249b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1250b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1251b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1252b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1253b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1254b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1255b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1256b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1257b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1258b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1259b94b1889Sxiaofeibao-xjtu          }
1260b94b1889Sxiaofeibao-xjtu        }
1261b94b1889Sxiaofeibao-xjtu      }
1262b94b1889Sxiaofeibao-xjtu    }
1263d6059658SZiyue Zhang
126417ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEUP) {
1265d6059658SZiyue Zhang      // i to vector move
1266d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
1267d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
1268d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
1269fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1270fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1271b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1272fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1273d91483a6Sfdy      // LMUL
1274d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
1275d91483a6Sfdy        for (j <- 0 to i) {
12764ee69032SzhanglyGit          val old_vd = if (j == 0) {
12774ee69032SzhanglyGit            dest + i.U
1278fc85f18fSZiyue Zhang          } else (VECTOR_TMP_REG_LMUL + j).U
12794ee69032SzhanglyGit          val vd = if (j == i) {
12804ee69032SzhanglyGit            dest + i.U
1281fc85f18fSZiyue Zhang          } else (VECTOR_TMP_REG_LMUL + j + 1).U
1282fc85f18fSZiyue Zhang          csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp
1283fc85f18fSZiyue Zhang          csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1284d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U
1285d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd
1286d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).ldest := vd
1287d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U
1288d91483a6Sfdy        }
1289d91483a6Sfdy    }
1290d91483a6Sfdy
129117ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEDOWN) {
1292d6059658SZiyue Zhang      // i to vector move
1293d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
1294d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
1295d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
1296fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1297fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1298b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1299fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1300d91483a6Sfdy      // LMUL
1301d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
1302d91483a6Sfdy        for (j <- (0 to i).reverse) {
1303d91483a6Sfdy          when(i.U < lmul) {
13044ee69032SzhanglyGit            val old_vd = if (j == 0) {
13054ee69032SzhanglyGit              dest + lmul - 1.U - i.U
1306fc85f18fSZiyue Zhang            } else (VECTOR_TMP_REG_LMUL + j).U
13074ee69032SzhanglyGit            val vd = if (j == i) {
13084ee69032SzhanglyGit              dest + lmul - 1.U - i.U
1309fc85f18fSZiyue Zhang            } else (VECTOR_TMP_REG_LMUL + j + 1).U
1310fc85f18fSZiyue Zhang            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp
1311fc85f18fSZiyue Zhang            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1312d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U
1313d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd
1314d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd
1315d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U
1316d91483a6Sfdy          }
1317d91483a6Sfdy        }
1318d91483a6Sfdy    }
1319d91483a6Sfdy
132017ec87f2SXuan Hu    is(UopSplitType.VEC_M0X) {
1321d91483a6Sfdy      // LMUL
1322d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
1323d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
1324d91483a6Sfdy        val ldest = (VECTOR_TMP_REG_LMUL + i).U
1325d91483a6Sfdy        csBundle(i).srcType(0) := srcType0
1326d91483a6Sfdy        csBundle(i).srcType(1) := SrcType.vp
1327d91483a6Sfdy        csBundle(i).rfWen := false.B
1328cd2c45feSZiyue Zhang        csBundle(i).fpWen := false.B
1329d91483a6Sfdy        csBundle(i).vecWen := true.B
1330d91483a6Sfdy        csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1331d91483a6Sfdy        csBundle(i).lsrc(1) := src2
1332d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
1333d91483a6Sfdy        csBundle(i).ldest := ldest
1334d91483a6Sfdy        csBundle(i).uopIdx := i.U
1335d91483a6Sfdy      }
1336cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).rfWen := true.B
1337cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).fpWen := false.B
1338d91483a6Sfdy      csBundle(lmul - 1.U).vecWen := false.B
1339cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).ldest := dest
1340d91483a6Sfdy    }
1341d91483a6Sfdy
134217ec87f2SXuan Hu    is(UopSplitType.VEC_MVV) {
1343d91483a6Sfdy      // LMUL
1344d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
1345d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
1346d91483a6Sfdy        csBundle(i * 2 + 0).srcType(0) := srcType0
1347d91483a6Sfdy        csBundle(i * 2 + 0).srcType(1) := SrcType.vp
1348d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1349d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(1) := src2
1350d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(2) := dest + i.U
1351d91483a6Sfdy        csBundle(i * 2 + 0).ldest := dest + i.U
1352d91483a6Sfdy        csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U
1353d91483a6Sfdy
1354d91483a6Sfdy        csBundle(i * 2 + 1).srcType(0) := srcType0
1355d91483a6Sfdy        csBundle(i * 2 + 1).srcType(1) := SrcType.vp
1356d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1357d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(1) := src2
1358d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
1359d91483a6Sfdy        csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U
1360d91483a6Sfdy        csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U
1361d91483a6Sfdy      }
1362d91483a6Sfdy    }
1363d91483a6Sfdy
136417ec87f2SXuan Hu    is(UopSplitType.VEC_M0X_VFIRST) {
1365d91483a6Sfdy      // LMUL
1366cd2c45feSZiyue Zhang      csBundle(0).rfWen := true.B
1367cd2c45feSZiyue Zhang      csBundle(0).fpWen := false.B
1368cd2c45feSZiyue Zhang      csBundle(0).vecWen := false.B
1369cd2c45feSZiyue Zhang      csBundle(0).ldest := dest
1370d91483a6Sfdy    }
1371189ec863SzhanglyGit    is(UopSplitType.VEC_VWW) {
1372189ec863SzhanglyGit      for (i <- 0 until MAX_VLMUL*2) {
1373189ec863SzhanglyGit        when(i.U < lmul){
1374189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
1375189ec863SzhanglyGit          csBundle(i).lsrc(0) := src2 + i.U
1376189ec863SzhanglyGit          csBundle(i).lsrc(1) := src2 + i.U
1377189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
1378189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
1379189ec863SzhanglyGit          csBundle(i).uopIdx :=  i.U
1380189ec863SzhanglyGit        } otherwise {
1381189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
1382189ec863SzhanglyGit          csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U
1383189ec863SzhanglyGit          csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W))
1384189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
1385189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
1386189ec863SzhanglyGit          csBundle(i).uopIdx := i.U
1387189ec863SzhanglyGit        }
1388189ec863SzhanglyGit        csBundle(numOfUop-1.U).srcType(2) := SrcType.vp
1389189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(0) := src1
1390189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(2) := dest
1391189ec863SzhanglyGit        csBundle(numOfUop-1.U).ldest := dest
1392189ec863SzhanglyGit      }
1393189ec863SzhanglyGit    }
1394189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER) {
1395189ec863SzhanglyGit      def genCsBundle_VEC_RGATHER(len:Int): Unit ={
1396189ec863SzhanglyGit        for (i <- 0 until len)
1397189ec863SzhanglyGit          for (j <- 0 until len) {
1398189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
1399189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
1400189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
1401189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1402189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1403189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U
1404189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1405189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1406189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1407189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1408189ec863SzhanglyGit          }
1409189ec863SzhanglyGit      }
1410aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1411189ec863SzhanglyGit        is("b001".U ){
1412189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(2)
1413189ec863SzhanglyGit        }
1414189ec863SzhanglyGit        is("b010".U ){
1415189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(4)
1416189ec863SzhanglyGit        }
1417189ec863SzhanglyGit        is("b011".U ){
1418189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(8)
1419189ec863SzhanglyGit        }
1420189ec863SzhanglyGit      }
1421189ec863SzhanglyGit    }
1422189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER_VX) {
1423189ec863SzhanglyGit      def genCsBundle_RGATHER_VX(len:Int): Unit ={
1424189ec863SzhanglyGit        for (i <- 0 until len)
1425189ec863SzhanglyGit          for (j <- 0 until len) {
1426fc85f18fSZiyue Zhang            csBundle(i * len + j + 1).srcType(0) := SrcType.vp
1427189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(1) := SrcType.vp
1428189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(2) := SrcType.vp
1429fc85f18fSZiyue Zhang            csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1430189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(1) := src2 + j.U
1431fc85f18fSZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1432189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(2) := vd_old
1433fc85f18fSZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1434189ec863SzhanglyGit            csBundle(i * len + j + 1).ldest := vd
1435189ec863SzhanglyGit            csBundle(i * len + j + 1).uopIdx := (i * len + j).U
1436189ec863SzhanglyGit          }
1437189ec863SzhanglyGit      }
1438d6059658SZiyue Zhang      // i to vector move
1439189ec863SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
1440189ec863SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
1441189ec863SzhanglyGit      csBundle(0).lsrc(1) := 0.U
1442fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1443fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1444b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
144593a5bfb8SZiyue Zhang      csBundle(0).rfWen := false.B
144693a5bfb8SZiyue Zhang      csBundle(0).fpWen := false.B
1447fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1448189ec863SzhanglyGit      genCsBundle_RGATHER_VX(1)
1449783e318eSsinceforYy      switch(vlmulReg) {
1450189ec863SzhanglyGit        is("b001".U ){
1451189ec863SzhanglyGit          genCsBundle_RGATHER_VX(2)
1452189ec863SzhanglyGit        }
1453189ec863SzhanglyGit        is("b010".U ){
1454189ec863SzhanglyGit          genCsBundle_RGATHER_VX(4)
1455189ec863SzhanglyGit        }
1456189ec863SzhanglyGit        is("b011".U ){
1457189ec863SzhanglyGit          genCsBundle_RGATHER_VX(8)
1458189ec863SzhanglyGit        }
1459189ec863SzhanglyGit      }
1460189ec863SzhanglyGit    }
1461189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHEREI16) {
1462189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={
1463189ec863SzhanglyGit        for (i <- 0 until len)
1464189ec863SzhanglyGit          for (j <- 0 until len) {
1465189ec863SzhanglyGit            val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U
1466189ec863SzhanglyGit            val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U
1467189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U
1468189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U
1469189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(2) := vd_old0
1470189ec863SzhanglyGit            csBundle((i * len + j)*2+0).ldest := vd0
1471189ec863SzhanglyGit            csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U
1472189ec863SzhanglyGit            val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U
1473189ec863SzhanglyGit            val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U
1474189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U
1475189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U
1476189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(2) := vd_old1
1477189ec863SzhanglyGit            csBundle((i * len + j)*2+1).ldest := vd1
1478189ec863SzhanglyGit            csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U
1479189ec863SzhanglyGit          }
1480189ec863SzhanglyGit      }
1481189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={
1482189ec863SzhanglyGit        for (i <- 0 until len)
1483189ec863SzhanglyGit          for (j <- 0 until len) {
1484189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
1485189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1486189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1487189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1488189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1489189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1490189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1491189ec863SzhanglyGit          }
1492189ec863SzhanglyGit      }
149393a5bfb8SZiyue Zhang      def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={
149493a5bfb8SZiyue Zhang        for (i <- 0 until len)
149593a5bfb8SZiyue Zhang          for (j <- 0 until len) {
149693a5bfb8SZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
149793a5bfb8SZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
149893a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U
149993a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(1) := src2 + j.U
150093a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(2) := vd_old
150193a5bfb8SZiyue Zhang            csBundle(i * len + j).ldest := vd
150293a5bfb8SZiyue Zhang            csBundle(i * len + j).uopIdx := (i * len + j).U
150393a5bfb8SZiyue Zhang          }
150493a5bfb8SZiyue Zhang      }
150593a5bfb8SZiyue Zhang      def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={
150693a5bfb8SZiyue Zhang        for (i <- 0 until len)
150793a5bfb8SZiyue Zhang          for (j <- 0 until len) {
150893a5bfb8SZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
150993a5bfb8SZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
151093a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U
151193a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(1) := src2 + j.U
151293a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(2) := vd_old
151393a5bfb8SZiyue Zhang            csBundle(i * len + j).ldest := vd
151493a5bfb8SZiyue Zhang            csBundle(i * len + j).uopIdx := (i * len + j).U
151593a5bfb8SZiyue Zhang          }
151693a5bfb8SZiyue Zhang      }
1517aaa08c5aSxiaofeibao-xjtu      when(!vsewReg.orR){
1518189ec863SzhanglyGit        genCsBundle_VEC_RGATHEREI16_SEW8(1)
151993a5bfb8SZiyue Zhang      }.elsewhen(vsewReg === VSew.e32){
152093a5bfb8SZiyue Zhang        genCsBundle_VEC_RGATHEREI16_SEW32(1)
152193a5bfb8SZiyue Zhang      }.elsewhen(vsewReg === VSew.e64){
152293a5bfb8SZiyue Zhang        genCsBundle_VEC_RGATHEREI16_SEW64(1)
1523189ec863SzhanglyGit      }.otherwise{
1524189ec863SzhanglyGit        genCsBundle_VEC_RGATHEREI16(1)
1525189ec863SzhanglyGit      }
152693a5bfb8SZiyue Zhang      switch(vlmulReg) {
1527189ec863SzhanglyGit        is("b001".U) {
1528aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR) {
1529189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(2)
153093a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e32){
153193a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW32(2)
153293a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e64){
153393a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW64(2)
1534189ec863SzhanglyGit          }.otherwise{
1535189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(2)
1536189ec863SzhanglyGit          }
1537189ec863SzhanglyGit        }
1538189ec863SzhanglyGit        is("b010".U) {
1539aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR) {
1540189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(4)
154193a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e32){
154293a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW32(4)
154393a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e64){
154493a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW64(4)
1545189ec863SzhanglyGit          }.otherwise{
1546189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(4)
1547189ec863SzhanglyGit          }
1548189ec863SzhanglyGit        }
1549189ec863SzhanglyGit        is("b011".U) {
155093a5bfb8SZiyue Zhang          when(vsewReg === VSew.e32){
155193a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW32(8)
155293a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e64){
155393a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW64(8)
155493a5bfb8SZiyue Zhang          }.otherwise{
1555189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(8)
1556189ec863SzhanglyGit          }
1557189ec863SzhanglyGit        }
1558189ec863SzhanglyGit      }
155993a5bfb8SZiyue Zhang    }
1560189ec863SzhanglyGit    is(UopSplitType.VEC_COMPRESS) {
1561189ec863SzhanglyGit      def genCsBundle_VEC_COMPRESS(len:Int): Unit = {
1562189ec863SzhanglyGit        for (i <- 0 until len) {
1563189ec863SzhanglyGit          val jlen = if (i == len-1) i+1 else i+2
1564189ec863SzhanglyGit          for (j <- 0 until jlen) {
1565189ec863SzhanglyGit            val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1566189ec863SzhanglyGit            val vd = if(i==len-1) (dest + j.U) else {
1567189ec863SzhanglyGit              if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U
1568189ec863SzhanglyGit            }
15695da52072SsinceforYy            val src13Type = if (j == i+1) DontCare else SrcType.vp
15705da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(0) := src13Type
15715da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp
15725da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(2) := src13Type
15735da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(3) := SrcType.vp
1574189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(0) := src1
1575189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U
1576189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old
15775da52072SsinceforYy            csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U
1578189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).ldest := vd
1579189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U
1580189ec863SzhanglyGit          }
1581189ec863SzhanglyGit        }
1582189ec863SzhanglyGit      }
1583aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1584189ec863SzhanglyGit        is("b001".U ){
1585189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(2)
1586189ec863SzhanglyGit        }
1587189ec863SzhanglyGit        is("b010".U ){
1588189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(4)
1589189ec863SzhanglyGit        }
1590189ec863SzhanglyGit        is("b011".U ){
1591189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(8)
1592189ec863SzhanglyGit        }
1593189ec863SzhanglyGit      }
1594189ec863SzhanglyGit    }
15950a34fc22SZiyue Zhang    is(UopSplitType.VEC_MVNR) {
15960a34fc22SZiyue Zhang      for (i <- 0 until MAX_VLMUL) {
15970a34fc22SZiyue Zhang        csBundle(i).lsrc(0) := src1 + i.U
15980a34fc22SZiyue Zhang        csBundle(i).lsrc(1) := src2 + i.U
15990a34fc22SZiyue Zhang        csBundle(i).lsrc(2) := dest + i.U
16000a34fc22SZiyue Zhang        csBundle(i).ldest := dest + i.U
16010a34fc22SZiyue Zhang        csBundle(i).uopIdx := i.U
16020a34fc22SZiyue Zhang      }
16030a34fc22SZiyue Zhang    }
1604c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_US_LDST) {
16054ee69032SzhanglyGit      /*
16064ee69032SzhanglyGit      FMV.D.X
16074ee69032SzhanglyGit       */
16084ee69032SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
16094ee69032SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
16104ee69032SzhanglyGit      csBundle(0).lsrc(1) := 0.U
16114ee69032SzhanglyGit      csBundle(0).ldest := FP_TMP_REG_MV.U
1612964d9a87SZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1613964d9a87SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
16144ee69032SzhanglyGit      csBundle(0).rfWen := false.B
16154ee69032SzhanglyGit      csBundle(0).fpWen := true.B
16164ee69032SzhanglyGit      csBundle(0).vecWen := false.B
161731c51290Szhanglinjuan      csBundle(0).vlsInstr := true.B
16184ee69032SzhanglyGit      //LMUL
16194ee69032SzhanglyGit      for (i <- 0 until MAX_VLMUL) {
16204ee69032SzhanglyGit        csBundle(i + 1).srcType(0) := SrcType.fp
16214ee69032SzhanglyGit        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
16224dfab1f2Szhanglinjuan        csBundle(i + 1).lsrc(2) := dest + i.U // old vd
16234ee69032SzhanglyGit        csBundle(i + 1).ldest := dest + i.U
16244ee69032SzhanglyGit        csBundle(i + 1).uopIdx := i.U
162531c51290Szhanglinjuan        csBundle(i + 1).vlsInstr := true.B
16264ee69032SzhanglyGit      }
16274ee69032SzhanglyGit    }
1628c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_S_LDST) {
1629c4501a6fSZiyue-Zhang      /*
1630c4501a6fSZiyue-Zhang      FMV.D.X
1631c4501a6fSZiyue-Zhang       */
1632c4501a6fSZiyue-Zhang      csBundle(0).srcType(0) := SrcType.reg
1633c4501a6fSZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
1634c4501a6fSZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
1635c4501a6fSZiyue-Zhang      csBundle(0).ldest := FP_TMP_REG_MV.U
1636964d9a87SZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1637964d9a87SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
1638c4501a6fSZiyue-Zhang      csBundle(0).rfWen := false.B
1639c4501a6fSZiyue-Zhang      csBundle(0).fpWen := true.B
1640c4501a6fSZiyue-Zhang      csBundle(0).vecWen := false.B
164131c51290Szhanglinjuan      csBundle(0).vlsInstr := true.B
1642c4501a6fSZiyue-Zhang
16436a926cf7SXuan Hu      csBundle(1).srcType(0) := SrcType.reg
16446a926cf7SXuan Hu      csBundle(1).srcType(1) := SrcType.imm
1645e25c13faSXuan Hu      csBundle(1).lsrc(0) := latchedInst.lsrc(1)
16466a926cf7SXuan Hu      csBundle(1).lsrc(1) := 0.U
1647c4501a6fSZiyue-Zhang      csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U
1648964d9a87SZiyue Zhang      csBundle(1).fuType := FuType.i2v.U
1649964d9a87SZiyue Zhang      csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
1650c4501a6fSZiyue-Zhang      csBundle(1).rfWen := false.B
1651c4501a6fSZiyue-Zhang      csBundle(1).fpWen := true.B
1652c4501a6fSZiyue-Zhang      csBundle(1).vecWen := false.B
165331c51290Szhanglinjuan      csBundle(1).vlsInstr := true.B
1654c4501a6fSZiyue-Zhang
1655c4501a6fSZiyue-Zhang      //LMUL
1656c4501a6fSZiyue-Zhang      for (i <- 0 until MAX_VLMUL) {
1657c4501a6fSZiyue-Zhang        csBundle(i + 2).srcType(0) := SrcType.fp
16586a926cf7SXuan Hu        csBundle(i + 2).srcType(1) := SrcType.fp
1659c4501a6fSZiyue-Zhang        csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U
1660c4501a6fSZiyue-Zhang        csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
16614dfab1f2Szhanglinjuan        csBundle(i + 2).lsrc(2) := dest + i.U // old vd
1662c4501a6fSZiyue-Zhang        csBundle(i + 2).ldest := dest + i.U
1663c4501a6fSZiyue-Zhang        csBundle(i + 2).uopIdx := i.U
166431c51290Szhanglinjuan        csBundle(i + 2).vlsInstr := true.B
1665c4501a6fSZiyue-Zhang      }
1666c4501a6fSZiyue-Zhang    }
1667c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_I_LDST) {
1668c4501a6fSZiyue-Zhang    /*
1669c4501a6fSZiyue-Zhang      FMV.D.X
1670c4501a6fSZiyue-Zhang       */
16710cd00663SzhanglyGit      val vlmul = vlmulReg
16720cd00663SzhanglyGit      val vsew = Cat(0.U(1.W), vsewReg)
16730cd00663SzhanglyGit      val veew = Cat(0.U(1.W), width)
1674c4501a6fSZiyue-Zhang      val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt
1675c4501a6fSZiyue-Zhang      val simple_lmul = MuxLookup(vlmul, 0.U(2.W), Array(
1676c4501a6fSZiyue-Zhang        "b001".U -> 1.U,
1677c4501a6fSZiyue-Zhang        "b010".U -> 2.U,
1678c4501a6fSZiyue-Zhang        "b011".U -> 3.U
1679c4501a6fSZiyue-Zhang      ))
1680c4501a6fSZiyue-Zhang      val simple_emul = MuxLookup(vemul, 0.U(2.W), Array(
1681c4501a6fSZiyue-Zhang        "b001".U -> 1.U,
1682c4501a6fSZiyue-Zhang        "b010".U -> 2.U,
1683c4501a6fSZiyue-Zhang        "b011".U -> 3.U
1684c4501a6fSZiyue-Zhang      ))
1685c4501a6fSZiyue-Zhang      csBundle(0).srcType(0) := SrcType.reg
1686c4501a6fSZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
1687c4501a6fSZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
1688c4501a6fSZiyue-Zhang      csBundle(0).ldest := FP_TMP_REG_MV.U
1689964d9a87SZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1690964d9a87SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
1691c4501a6fSZiyue-Zhang      csBundle(0).rfWen := false.B
1692c4501a6fSZiyue-Zhang      csBundle(0).fpWen := true.B
1693c4501a6fSZiyue-Zhang      csBundle(0).vecWen := false.B
169431c51290Szhanglinjuan      csBundle(0).vlsInstr := true.B
1695c4501a6fSZiyue-Zhang
1696c4501a6fSZiyue-Zhang      //LMUL
1697c4501a6fSZiyue-Zhang      for (i <- 0 until MAX_INDEXED_LS_UOPNUM) {
16980cd00663SzhanglyGit        indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul, nf)
1699c4501a6fSZiyue-Zhang        val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2
1700c4501a6fSZiyue-Zhang        val offsetVd = indexedLSRegOffset(i).outOffsetVd
17017e0af973Szhanglinjuan        val isFirstUopInVd = indexedLSRegOffset(i).outIsFirstUopInVd
1702c4501a6fSZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.fp
1703c4501a6fSZiyue-Zhang        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
1704c4501a6fSZiyue-Zhang        csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U))
17057e0af973Szhanglinjuan        /**
17067e0af973Szhanglinjuan          * For indexed instructions, VLSU will concatenate all the uops that write the same logic vd register and
17077e0af973Szhanglinjuan          * writeback only once for all these uops. However, these uops share the same lsrc(2)/old vd and the same
17087e0af973Szhanglinjuan          * ldest/vd that is equal to old vd, which leads to data dependence between the uops. Therefore there will be
17097e0af973Szhanglinjuan          * deadlock for indexed instructions with emul > lmul.
17107e0af973Szhanglinjuan          *
17117e0af973Szhanglinjuan          * Assume N = emul/lmul. To break the deadlock, only the first uop will read old vd as lsrc(2), and the rest
17127e0af973Szhanglinjuan          * N-1 uops will read temporary vector register.
17137e0af973Szhanglinjuan          */
17147e0af973Szhanglinjuan        // csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1715*792b1339SAnzooooo        csBundle(i + 1).srcType(2) := SrcType.vp
1716*792b1339SAnzooooo        csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1717c4501a6fSZiyue-Zhang        csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1718c4501a6fSZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
171931c51290Szhanglinjuan        csBundle(i + 1).vlsInstr := true.B
1720c4501a6fSZiyue-Zhang      }
1721c4501a6fSZiyue-Zhang    }
1722d91483a6Sfdy  }
1723d91483a6Sfdy
1724d91483a6Sfdy  //readyFromRename Counter
1725e25c13faSXuan Hu  val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U)
1726e25c13faSXuan Hu
1727e25c13faSXuan Hu  // The left uops of the complex inst in ComplexDecoder can be send out this cycle
1728e25c13faSXuan Hu  val thisAllOut = uopRes <= readyCounter
1729d91483a6Sfdy
1730189ec863SzhanglyGit  switch(state) {
1731e25c13faSXuan Hu    is(s_idle) {
1732e25c13faSXuan Hu      when (inValid) {
1733e25c13faSXuan Hu        stateNext := s_active
1734e25c13faSXuan Hu        uopResNext := inUopInfo.numOfUop
1735d91483a6Sfdy      }
1736e25c13faSXuan Hu    }
1737e25c13faSXuan Hu    is(s_active) {
1738e25c13faSXuan Hu      when (thisAllOut) {
1739e25c13faSXuan Hu        when (inValid) {
1740e25c13faSXuan Hu          stateNext := s_active
1741e25c13faSXuan Hu          uopResNext := inUopInfo.numOfUop
1742e25c13faSXuan Hu        }.otherwise {
1743e25c13faSXuan Hu          stateNext := s_idle
1744e25c13faSXuan Hu          uopResNext := 0.U
1745e25c13faSXuan Hu        }
1746e25c13faSXuan Hu      }.otherwise {
1747e25c13faSXuan Hu        stateNext := s_active
1748e25c13faSXuan Hu        uopResNext := uopRes - readyCounter
1749e25c13faSXuan Hu      }
1750d91483a6Sfdy    }
1751d91483a6Sfdy  }
1752d91483a6Sfdy
1753e25c13faSXuan Hu  state := Mux(io.redirect, s_idle, stateNext)
1754e25c13faSXuan Hu  uopRes := Mux(io.redirect, 0.U, uopResNext)
1755189ec863SzhanglyGit
1756e25c13faSXuan Hu  val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes)
1757d91483a6Sfdy
1758d91483a6Sfdy  for(i <- 0 until RenameWidth) {
1759e25c13faSXuan Hu    outValids(i) := complexNum > i.U
1760e25c13faSXuan Hu    outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1))
1761d91483a6Sfdy  }
1762d91483a6Sfdy
1763e25c13faSXuan Hu  outComplexNum := Mux(state === s_active, complexNum, 0.U)
1764e25c13faSXuan Hu  inReady := state === s_idle || state === s_active && thisAllOut
1765d91483a6Sfdy
1766e25c13faSXuan Hu//  val validSimple = Wire(Vec(DecodeWidth, Bool()))
1767e25c13faSXuan Hu//  validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 }
1768e25c13faSXuan Hu//  val notInf = Wire(Vec(DecodeWidth, Bool()))
1769e25c13faSXuan Hu//  notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 }
1770e25c13faSXuan Hu//  notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc)
1771e25c13faSXuan Hu//  val notInfVec = Wire(Vec(DecodeWidth, Bool()))
1772e25c13faSXuan Hu//  notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR}
1773e25c13faSXuan Hu//
1774e25c13faSXuan Hu//  complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR ,
1775e25c13faSXuan Hu//    Mux(uopRes0 > readyCounter, readyCounter, uopRes0),
1776e25c13faSXuan Hu//    0.U)
1777e25c13faSXuan Hu//  validToRename.zipWithIndex.foreach{
1778e25c13faSXuan Hu//    case(dst, i) =>
1779e25c13faSXuan Hu//      val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i))
1780e25c13faSXuan Hu//      dst := MuxCase(false.B, Seq(
1781e25c13faSXuan Hu//        (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B),
1782e25c13faSXuan Hu//        (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)),
1783e25c13faSXuan Hu//      ).toSeq)
1784e25c13faSXuan Hu//  }
1785e25c13faSXuan Hu//
1786e25c13faSXuan Hu//  readyToIBuf.zipWithIndex.foreach {
1787e25c13faSXuan Hu//    case (dst, i) =>
1788e25c13faSXuan Hu//      val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B)
1789e25c13faSXuan Hu//      dst := MuxCase(true.B, Seq(
1790e25c13faSXuan Hu//        (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B,
1791e25c13faSXuan Hu//        (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B))
1792e25c13faSXuan Hu//      ).toSeq)
1793e25c13faSXuan Hu//  }
1794e25c13faSXuan Hu//
1795e25c13faSXuan Hu//  io.deq.decodedInsts := decodedInsts
1796e25c13faSXuan Hu//  io.deq.complexNum := complexNum
1797e25c13faSXuan Hu//  io.deq.validToRename := validToRename
1798e25c13faSXuan Hu//  io.deq.readyToIBuf := readyToIBuf
1799d91483a6Sfdy}
1800