1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 39c4501a6fSZiyue-Zhang val src = IO(Input(UInt(7.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 427e0af973Szhanglinjuan val outIsFirstUopInVd = IO(Output(Bool())) 437e0af973Szhanglinjuan def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, nfields:Int, uopIdx:Int): (Int, Int, Int) ={ 44c4501a6fSZiyue-Zhang if (lmul * nfields <= 8) { 45c4501a6fSZiyue-Zhang for (k <-0 until nfields) { 46c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 47c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 48de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 49de785770Szhanglinjuan if (uopIdx == k * (1 << emul) + i) { 507e0af973Szhanglinjuan return (i, i / offset + k * (1 << lmul), if (i % offset == 0) 1 else 0) 51c4501a6fSZiyue-Zhang } 52c4501a6fSZiyue-Zhang } 53c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 54c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 55de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 56de785770Szhanglinjuan if (uopIdx == k * (1 << lmul) + i) { 577e0af973Szhanglinjuan return (i / offset, i + k * (1 << lmul), 1) 58c4501a6fSZiyue-Zhang } 59c4501a6fSZiyue-Zhang } 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang } 62c4501a6fSZiyue-Zhang } 637e0af973Szhanglinjuan return (0, 0, 1) 64c4501a6fSZiyue-Zhang } 65c4501a6fSZiyue-Zhang // strided load/store 667e0af973Szhanglinjuan var combVemulNf : Seq[(Int, Int, Int, Int, Int, Int)] = Seq() 67c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 68c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 69c4501a6fSZiyue-Zhang for (nf <- 0 until 8) { 703cb76c96Szhanglinjuan var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, nf+1, uopIdx) 71c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 72c4501a6fSZiyue-Zhang var offsetVd = offset._2 737e0af973Szhanglinjuan var isFirstUopInVd = offset._3 747e0af973Szhanglinjuan combVemulNf :+= (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) 75c4501a6fSZiyue-Zhang } 76c4501a6fSZiyue-Zhang } 77c4501a6fSZiyue-Zhang } 780cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 797e0af973Szhanglinjuan case (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) => 807e0af973Szhanglinjuan (BitPat((emul << 5 | lmul << 3 | nf).U(7.W)), BitPat((isFirstUopInVd << 6 | offsetVs2 << 3 | offsetVd).U(7.W))) 810cd00663SzhanglyGit }, BitPat.N(7))) 82c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 83c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 847e0af973Szhanglinjuan outIsFirstUopInVd := out(6).asBool 85c4501a6fSZiyue-Zhang} 86d91483a6Sfdy 87d91483a6Sfdytrait VectorConstants { 88d91483a6Sfdy val MAX_VLMUL = 8 89d91483a6Sfdy val FP_TMP_REG_MV = 32 90189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 91c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 92d91483a6Sfdy} 93d91483a6Sfdy 94d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 95e25c13faSXuan Hu val redirect = Input(Bool()) 96d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 9796a12457Ssinsanction val vtypeBypass = Input(new VType) 98e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 99e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 100e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 101e25c13faSXuan Hu val uopInfo = new UopInfo 102e25c13faSXuan Hu })) 103e25c13faSXuan Hu val out = new Bundle { 104e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 105e25c13faSXuan Hu } 106e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 107d91483a6Sfdy} 10817ec87f2SXuan Hu 109d91483a6Sfdy/** 110d91483a6Sfdy * @author zly 111d91483a6Sfdy */ 112d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 113d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 114d91483a6Sfdy 115e25c13faSXuan Hu // alias 116e25c13faSXuan Hu private val inReady = io.in.ready 117e25c13faSXuan Hu private val inValid = io.in.valid 118e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 119229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 120e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 121e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 122e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 123e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 124e25c13faSXuan Hu private val outComplexNum = io.complexNum 125e25c13faSXuan Hu 126d91483a6Sfdy val maxUopSize = MaxUopSize 127229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 128229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 129229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 130229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 131229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 132229ab603SXuan Hu } 133229ab603SXuan Hu } 134229ab603SXuan Hu 135e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 136e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 137d91483a6Sfdy //input bits 138e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 139d91483a6Sfdy 140e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 141e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 142e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1437f9f0a79SzhanglyGit 144e25c13faSXuan Hu val nf = instFields.NF 145e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 146d91483a6Sfdy 147d91483a6Sfdy //output of DecodeUnit 148e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 149e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1507f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 151189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 152d91483a6Sfdy 153c4501a6fSZiyue-Zhang val indexedLSRegOffset = Seq.tabulate(MAX_INDEXED_LS_UOPNUM)(i => Module(new indexedLSUopTable(i))) 154c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 155c4501a6fSZiyue-Zhang 156d91483a6Sfdy //pre decode 157e25c13faSXuan Hu lmul := latchedUopInfo.lmul 158e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 159e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 160e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 161229ab603SXuan Hu 162d91483a6Sfdy //Type of uop Div 163e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 164e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 165d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 166395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 167d91483a6Sfdy 168e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 169e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 170e25c13faSXuan Hu 171e25c13faSXuan Hu //uops dispatch 172e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 173e25c13faSXuan Hu val state = RegInit(s_idle) 174e25c13faSXuan Hu val stateNext = WireDefault(state) 175e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 176e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 177e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 1787f9f0a79SzhanglyGit 179d91483a6Sfdy //uop div up to maxUopSize 180d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 181e25c13faSXuan Hu csBundle.foreach { case dst => 182e25c13faSXuan Hu dst := latchedInst 183e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 184e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 185d91483a6Sfdy dst.firstUop := false.B 186d91483a6Sfdy dst.lastUop := false.B 18731c51290Szhanglinjuan dst.vlsInstr := false.B 188d91483a6Sfdy } 189d91483a6Sfdy 190d91483a6Sfdy csBundle(0).firstUop := true.B 191d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 192d91483a6Sfdy 193189ec863SzhanglyGit switch(typeOfSplit) { 194e25c13faSXuan Hu is(UopSplitType.VSET) { 1954cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 196189ec863SzhanglyGit when(isVsetSimple) { 1974cdab2a9SXuan Hu // Default 1984cdab2a9SXuan Hu // uop0 set rd, never flushPipe 199d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 200d91483a6Sfdy csBundle(0).flushPipe := false.B 201d91483a6Sfdy csBundle(0).rfWen := true.B 2024cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 203cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 204fe60541bSXuan Hu csBundle(1).vecWen := true.B 2054cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2064cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 2074cdab2a9SXuan Hu csBundle(1).srcType(0) := SrcType.vp 2084cdab2a9SXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 2094cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2104cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2114cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2124cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 213d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 214d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 215d91483a6Sfdy csBundle(0).fuType := FuType.i2f.U 216d91483a6Sfdy csBundle(0).fpWen := true.B 217d91483a6Sfdy csBundle(0).fpu.isAddSub := false.B 218d91483a6Sfdy csBundle(0).fpu.typeTagIn := FPU.D 219d91483a6Sfdy csBundle(0).fpu.typeTagOut := FPU.D 220d91483a6Sfdy csBundle(0).fpu.fromInt := true.B 221d91483a6Sfdy csBundle(0).fpu.wflags := false.B 222d91483a6Sfdy csBundle(0).fpu.fpWen := true.B 223d91483a6Sfdy csBundle(0).fpu.div := false.B 224d91483a6Sfdy csBundle(0).fpu.sqrt := false.B 225d91483a6Sfdy csBundle(0).fpu.fcvt := false.B 226d91483a6Sfdy csBundle(0).flushPipe := false.B 2274cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 228d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2294cdab2a9SXuan Hu // vl 230d91483a6Sfdy csBundle(1).srcType(0) := SrcType.vp 231cb10a55bSXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 2324cdab2a9SXuan Hu // vtype 233d91483a6Sfdy csBundle(1).srcType(1) := SrcType.fp 234d91483a6Sfdy csBundle(1).lsrc(1) := FP_TMP_REG_MV.U 2354cdab2a9SXuan Hu csBundle(1).vecWen := true.B 236cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 237d91483a6Sfdy } 23896a12457Ssinsanction // use bypass vtype from vtypeGen 23996a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 24096a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 241d91483a6Sfdy } 242d91483a6Sfdy } 24317ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 244d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 245d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 246d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 247d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 248d91483a6Sfdy csBundle(i).ldest := dest + i.U 249d91483a6Sfdy csBundle(i).uopIdx := i.U 250d91483a6Sfdy } 251d91483a6Sfdy } 252684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 253395c8649SZiyue-Zhang /* 254395c8649SZiyue-Zhang i to vector move 255395c8649SZiyue-Zhang */ 256395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 257395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 258395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 259395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 260395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 261395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 262395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 263*783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 264395c8649SZiyue-Zhang /* 265395c8649SZiyue-Zhang LMUL 266395c8649SZiyue-Zhang */ 267684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 268395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 269395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 270395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 271395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 272395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 273395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 274684d7aceSxiaofeibao-xjtu } 275684d7aceSxiaofeibao-xjtu } 27617ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 277d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 278d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 279d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 280d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 281d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 282d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 283d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 284d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 285d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 286d91483a6Sfdy } 287d91483a6Sfdy } 28817ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 289d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 290d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 291d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 292d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 293d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 294d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 295d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 296d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 297d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 298d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 299d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 300d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 301d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 302d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 303d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 304d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 305d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 306d91483a6Sfdy } 307d91483a6Sfdy } 30817ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 309d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 310d91483a6Sfdy csBundle(i).lsrc(1) := src2 311d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 312d91483a6Sfdy csBundle(i).ldest := dest + i.U 313d91483a6Sfdy csBundle(i).uopIdx := i.U 314d91483a6Sfdy } 315d91483a6Sfdy } 31617ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 317d91483a6Sfdy /* 318395c8649SZiyue-Zhang i/f to vector move 319d91483a6Sfdy */ 320395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 321d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 322d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3237c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 324395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 325395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 326d91483a6Sfdy csBundle(0).rfWen := false.B 3277c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3287c67deccSZiyue Zhang csBundle(0).vecWen := true.B 329d91483a6Sfdy /* 3307c67deccSZiyue Zhang vmv.s.x 331d91483a6Sfdy */ 3327c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3337c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 334d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3357c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 336d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 337d91483a6Sfdy csBundle(1).lsrc(2) := dest 338d91483a6Sfdy csBundle(1).ldest := dest 339d91483a6Sfdy csBundle(1).rfWen := false.B 340d91483a6Sfdy csBundle(1).fpWen := false.B 341d91483a6Sfdy csBundle(1).vecWen := true.B 3427c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 343d91483a6Sfdy } 34417ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 345d91483a6Sfdy /* 346d6059658SZiyue Zhang i to vector move 347d91483a6Sfdy */ 348d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 349d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 350d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 351fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 352fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 353b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 354fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 355*783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 356fc85f18fSZiyue Zhang /* 357fc85f18fSZiyue Zhang LMUL 358fc85f18fSZiyue Zhang */ 359fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 360fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 361fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 362d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 363d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 364d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 365d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 366d91483a6Sfdy } 367d91483a6Sfdy } 36817ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 369d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 370d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 371d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 372d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 373d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 374d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 375d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 376d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 377d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 378d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 379d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 380d91483a6Sfdy } 381d91483a6Sfdy } 3823748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 383395c8649SZiyue-Zhang /* 384395c8649SZiyue-Zhang f to vector move 385395c8649SZiyue-Zhang */ 386395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 387395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 388395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 389395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 390395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 391395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 392395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 393395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 394395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 395395c8649SZiyue-Zhang 3963748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 397395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 398395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 3993748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 400395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 401395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 402395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 403395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 404395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 405395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 406395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 407395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 408395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4093748ec56Sxiaofeibao-xjtu } 4103748ec56Sxiaofeibao-xjtu } 41117ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 412d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 413d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 414d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 415d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 416d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 417d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 418d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 419d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 420d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 421d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 422d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 423d91483a6Sfdy } 424d91483a6Sfdy } 42517ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 426d91483a6Sfdy /* 427d6059658SZiyue Zhang i to vector move 428d91483a6Sfdy */ 429d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 430d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 431d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 432fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 433fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 434b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 435fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 436d91483a6Sfdy 437d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 438fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 439fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 440d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 441d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 442d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 443d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 444fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 445fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 446d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 447d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 448d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 449d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 450d91483a6Sfdy } 451d91483a6Sfdy } 45217ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 453d91483a6Sfdy /* 454d6059658SZiyue Zhang i to vector move 455d91483a6Sfdy */ 456d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 457d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 458d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 459fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 460fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 461b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 462fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 463d91483a6Sfdy 464d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 465fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 466fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 467d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 468d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 469d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 470d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 471fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 472fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 473d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 474d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 475d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 476d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 477d91483a6Sfdy } 478d91483a6Sfdy } 47917ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 480d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 481d91483a6Sfdy 482d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 483d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 484d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 485d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 486d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 487d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 488d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 489d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 490d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 491d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 492d91483a6Sfdy } 493d91483a6Sfdy } 4943748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 495395c8649SZiyue-Zhang /* 496395c8649SZiyue-Zhang f to vector move 497395c8649SZiyue-Zhang */ 498395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 499395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 500395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 501395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 502395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 503395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 504395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 505395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 506395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 507395c8649SZiyue-Zhang 5083748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 509395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 510395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 511395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 512395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 513395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 514395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 515395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 516395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 517395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 518395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 519395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 520395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5213748ec56Sxiaofeibao-xjtu } 5223748ec56Sxiaofeibao-xjtu } 52317ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 524d91483a6Sfdy /* 525d6059658SZiyue Zhang i to vector move 526d91483a6Sfdy */ 527d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 528d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 529d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 530fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 531fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 532b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 533fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 534d91483a6Sfdy 535d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 536fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 537fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 538d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 539d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 540d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 541d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 542fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 543fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 544d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 545d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 546d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 547d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 548d91483a6Sfdy } 549d91483a6Sfdy } 55017ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 551d91483a6Sfdy csBundle(0).lsrc(2) := dest 552d6f9198fSXuan Hu csBundle(0).ldest := dest 553d91483a6Sfdy csBundle(0).uopIdx := 0.U 554d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 555d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 556d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 557d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 558d6f9198fSXuan Hu csBundle(i).ldest := dest 559d91483a6Sfdy csBundle(i).uopIdx := i.U 560d91483a6Sfdy } 561d91483a6Sfdy } 562f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 563395c8649SZiyue-Zhang /* 564395c8649SZiyue-Zhang f to vector move 565395c8649SZiyue-Zhang */ 566395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 567395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 568395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 569395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 570395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 571395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 572395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 573395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 574395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 575395c8649SZiyue-Zhang //LMUL 576395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 577395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 578395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 579395c8649SZiyue-Zhang csBundle(1).ldest := dest 580395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 581f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 582395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 583395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 584395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 585395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 586395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 587395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 588f06d6d60Sxiaofeibao-xjtu } 589f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 590f06d6d60Sxiaofeibao-xjtu } 59117ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 592d91483a6Sfdy /* 593d6059658SZiyue Zhang i to vector move 594d91483a6Sfdy */ 595d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 596d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 597d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 598fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 599fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 600b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 601fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 602d91483a6Sfdy //LMUL 603fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 604fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 605d91483a6Sfdy csBundle(1).lsrc(2) := dest 606d6f9198fSXuan Hu csBundle(1).ldest := dest 607d91483a6Sfdy csBundle(1).uopIdx := 0.U 608d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 609fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 610fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 611d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 612d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 613d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 614d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 615d91483a6Sfdy } 616d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 617d91483a6Sfdy } 61817ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 619d91483a6Sfdy /* 620d6059658SZiyue Zhang i to vector move 621d91483a6Sfdy */ 622d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 623d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 624d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 625fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 626fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 627b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 628fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 629d91483a6Sfdy //LMUL 630fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 631fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 632d91483a6Sfdy csBundle(1).lsrc(2) := dest 633d91483a6Sfdy csBundle(1).ldest := dest 634d91483a6Sfdy csBundle(1).uopIdx := 0.U 635d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 636d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 637d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 638d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 639d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 640d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 641d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 642d91483a6Sfdy } 643d91483a6Sfdy } 64417ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 645395c8649SZiyue-Zhang /* 646395c8649SZiyue-Zhang i to vector move 647395c8649SZiyue-Zhang */ 648d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 649395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 650395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 651395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 652395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 653395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 654395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 655395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 656395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 657395c8649SZiyue-Zhang //LMUL 658395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 659395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 660395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 661395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 662395c8649SZiyue-Zhang csBundle(1).ldest := dest 663395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 664d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 665395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 666395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 667395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 668395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 669395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 670395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 671d91483a6Sfdy } 672d91483a6Sfdy } 67317ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 674d91483a6Sfdy /* 675d6059658SZiyue Zhang i to vector move 676d91483a6Sfdy */ 677d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 678d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 679d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 680fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 681fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 682b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 683fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 684d91483a6Sfdy //LMUL 685d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 686d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 687d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 688d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 689d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 690d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 691fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 692d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 693d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 694fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 695fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 696d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 697fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 698d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 699d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 700d91483a6Sfdy } 701d91483a6Sfdy } 7028cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 7038cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 704d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 705d91483a6Sfdy } 70617ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 707395c8649SZiyue-Zhang /* 708395c8649SZiyue-Zhang i to vector move 709395c8649SZiyue-Zhang */ 710395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 711395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 712395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 713395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 714395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 715395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 716395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 717395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 718395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 719d91483a6Sfdy //LMUL 720d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 721395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 722395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 723395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 724395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 725395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 726395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 727395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 728395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 729395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 730395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 731395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 732395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 733395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 734395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 735d91483a6Sfdy } 736395c8649SZiyue-Zhang } 737395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 738395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 739d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 740d91483a6Sfdy } 74117ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 742aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 743d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 744d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 745d91483a6Sfdy csBundle(0).lsrc(1) := src2 746d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 747d91483a6Sfdy csBundle(0).uopIdx := 0.U 748d91483a6Sfdy } 749aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 750d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 751d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 752d91483a6Sfdy csBundle(0).lsrc(1) := src2 753d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 754d91483a6Sfdy csBundle(0).uopIdx := 0.U 755d91483a6Sfdy 756d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 757d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 758d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 759d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 760d91483a6Sfdy csBundle(1).uopIdx := 1.U 761d91483a6Sfdy 762d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 763d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 764d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 765d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 766d91483a6Sfdy csBundle(2).uopIdx := 2.U 767d91483a6Sfdy } 768aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 769d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 770d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 771d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 772d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 773d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 774d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 775d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 776d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 777d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 778d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 779d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 780d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 781d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 782d91483a6Sfdy } 783d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 784d91483a6Sfdy csBundle(i).uopIdx := i.U 785d91483a6Sfdy } 786d91483a6Sfdy } 787caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 788caa15984SZiyue Zhang /* 789caa15984SZiyue Zhang * 2 <= vlmul <= 8 790caa15984SZiyue Zhang */ 791d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 792d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 793d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 794d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 795d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 796d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 797d91483a6Sfdy } 798d91483a6Sfdy } 799582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 800aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 801aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 802582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 803582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 804582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 805582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 806582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 807582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 808582849ffSxiaofeibao-xjtu } 809582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 810582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 811582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 812582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 813582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 814582849ffSxiaofeibao-xjtu } 815582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 816582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 817582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 818582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 819582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 820582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 821582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 822582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 823582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 824582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 825582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 826582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 827582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 828582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 829582849ffSxiaofeibao-xjtu } 830582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 831582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 832582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 833582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 834582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 835582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 836582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 837582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 838582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 839582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 840582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 841582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 842582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 843582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 844582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 845582849ffSxiaofeibao-xjtu } 846582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 847582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 848582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 849582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 850582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 851582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 852582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 853582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 854582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 855582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 856582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 857582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 858582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 859582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 860582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 861582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 862582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 863582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 864582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 865582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 866582849ffSxiaofeibao-xjtu } 867582849ffSxiaofeibao-xjtu } 868582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 869582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 870582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 871582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 872582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 873582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 874582849ffSxiaofeibao-xjtu } 875582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 876582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 877582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 878582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 879582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 880582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 881582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 882582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 883582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 884582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 885582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 886582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 887582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 888582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 889582849ffSxiaofeibao-xjtu } 890582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 891582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 892582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 893582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 894582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 895582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 896582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 897582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 898582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 899582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 900582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 901582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 902582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 903582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 904582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 905582849ffSxiaofeibao-xjtu } 906582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 907582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 908582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 909582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 910582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 911582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 912582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 913582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 914582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 915582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 916582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 917582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 918582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 919582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 920582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 921582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 922582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 923582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 924582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 925582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 926582849ffSxiaofeibao-xjtu } 927582849ffSxiaofeibao-xjtu } 928582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 929582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 930582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 931582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 932582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 933582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 934582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 935582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 936582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 937582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 938582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 939582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 940582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 941582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 942582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 943582849ffSxiaofeibao-xjtu } 944582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 945582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 946582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 947582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 948582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 949582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 950582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 951582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 952582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 953582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 954582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 955582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 956582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 957582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 958582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 959582849ffSxiaofeibao-xjtu } 960582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 961582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 962582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 963582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 964582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 965582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 966582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 967582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 968582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 969582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 970582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 971582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 972582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 973582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 974582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 975582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 976582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 977582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 978582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 979582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 980582849ffSxiaofeibao-xjtu } 981582849ffSxiaofeibao-xjtu } 982582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 983582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 984582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 985582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 986582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 987582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 988582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 989582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 990582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 991582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 992582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 993582849ffSxiaofeibao-xjtu } 994582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 995582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 996582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 997582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 998582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 999582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1000582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1001582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1002582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1003582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1004582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1005582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1006582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1007582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1008582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1009582849ffSxiaofeibao-xjtu } 1010582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1011582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1012582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1013582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1014582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1015582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1016582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1017582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1018582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1019582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1020582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1021582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1022582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1023582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1024582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1025582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1026582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1027582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1028582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1029582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1030582849ffSxiaofeibao-xjtu } 1031582849ffSxiaofeibao-xjtu } 1032582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1033582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1034582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1035582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1036582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1037582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1038582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1039582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1040582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1041582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1042582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1043582849ffSxiaofeibao-xjtu } 1044582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1045582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1046582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1047582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1048582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1049582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1050582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1051582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1052582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1053582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1054582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1055582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1056582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1057582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1058582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1059582849ffSxiaofeibao-xjtu } 1060582849ffSxiaofeibao-xjtu } 1061582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1062582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1063582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1064582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1065582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1066582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1067582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1068582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1069582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1070582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1071582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1072582849ffSxiaofeibao-xjtu } 1073582849ffSxiaofeibao-xjtu } 1074582849ffSxiaofeibao-xjtu } 1075d91483a6Sfdy 1076b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1077b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1078aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1079aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1080e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1081b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1082b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1083b94b1889Sxiaofeibao-xjtu val vlmax = 16 1084b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1085b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1086b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1087b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1088b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1089b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1090b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1091b94b1889Sxiaofeibao-xjtu } 1092b94b1889Sxiaofeibao-xjtu } 1093b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1094b94b1889Sxiaofeibao-xjtu val vlmax = 32 1095b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1096b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1097b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1098b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1099b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1100b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1101b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1102b94b1889Sxiaofeibao-xjtu } 1103b94b1889Sxiaofeibao-xjtu } 1104b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1105b94b1889Sxiaofeibao-xjtu val vlmax = 64 1106b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1107b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1108b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1109b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1110b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1111b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1112b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1113b94b1889Sxiaofeibao-xjtu } 1114b94b1889Sxiaofeibao-xjtu } 1115b94b1889Sxiaofeibao-xjtu } 1116b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1117b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1118b94b1889Sxiaofeibao-xjtu val vlmax = 8 1119b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1120b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1121b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1122b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1123b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1124b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1125b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1126b94b1889Sxiaofeibao-xjtu } 1127b94b1889Sxiaofeibao-xjtu } 1128b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1129b94b1889Sxiaofeibao-xjtu val vlmax = 16 1130b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1131b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1132b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1133b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1134b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1135b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1136b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1137b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1138b94b1889Sxiaofeibao-xjtu } 1139b94b1889Sxiaofeibao-xjtu } 1140b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1141b94b1889Sxiaofeibao-xjtu val vlmax = 32 1142b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1143b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1144b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1145b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1146b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1147b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1148b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1149b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1150b94b1889Sxiaofeibao-xjtu } 1151b94b1889Sxiaofeibao-xjtu } 1152b94b1889Sxiaofeibao-xjtu } 1153b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1154b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1155b94b1889Sxiaofeibao-xjtu val vlmax = 4 1156b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1157b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1158b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1159b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1160b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1161b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1162b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1163b94b1889Sxiaofeibao-xjtu } 1164b94b1889Sxiaofeibao-xjtu } 1165b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1166b94b1889Sxiaofeibao-xjtu val vlmax = 8 1167b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1168b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1169b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1170b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1171b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1172b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1173b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1174b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1175b94b1889Sxiaofeibao-xjtu } 1176b94b1889Sxiaofeibao-xjtu } 1177b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1178b94b1889Sxiaofeibao-xjtu val vlmax = 16 1179b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1180b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1181b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1182b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1183b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1184b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1185b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1186b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1187b94b1889Sxiaofeibao-xjtu } 1188b94b1889Sxiaofeibao-xjtu } 1189b94b1889Sxiaofeibao-xjtu } 1190b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1191b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1192b94b1889Sxiaofeibao-xjtu val vlmax = 2 1193b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1194b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1195b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1196b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1197b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1198b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1199b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1200b94b1889Sxiaofeibao-xjtu } 1201b94b1889Sxiaofeibao-xjtu } 1202b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1203b94b1889Sxiaofeibao-xjtu val vlmax = 4 1204b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1205b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1206b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1207b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1208b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1209b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1210b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1211b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1212b94b1889Sxiaofeibao-xjtu } 1213b94b1889Sxiaofeibao-xjtu } 1214b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1215b94b1889Sxiaofeibao-xjtu val vlmax = 8 1216b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1217b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1218b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1219b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1220b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1221b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1222b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1223b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1224b94b1889Sxiaofeibao-xjtu } 1225b94b1889Sxiaofeibao-xjtu } 1226b94b1889Sxiaofeibao-xjtu } 1227b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1228b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1229b94b1889Sxiaofeibao-xjtu val vlmax = 2 1230b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1231b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1232b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1233b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1234b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1235b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1236b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1237b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1238b94b1889Sxiaofeibao-xjtu } 1239b94b1889Sxiaofeibao-xjtu } 1240b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1241b94b1889Sxiaofeibao-xjtu val vlmax = 4 1242b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1243b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1244b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1245b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1246b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1247b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1248b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1249b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1250b94b1889Sxiaofeibao-xjtu } 1251b94b1889Sxiaofeibao-xjtu } 1252b94b1889Sxiaofeibao-xjtu } 1253b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1254b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1255b94b1889Sxiaofeibao-xjtu val vlmax = 2 1256b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1257b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1258b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1259b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1260b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1261b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1262b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1263b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1264b94b1889Sxiaofeibao-xjtu } 1265b94b1889Sxiaofeibao-xjtu } 1266b94b1889Sxiaofeibao-xjtu } 1267b94b1889Sxiaofeibao-xjtu } 1268d6059658SZiyue Zhang 126917ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1270d6059658SZiyue Zhang // i to vector move 1271d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1272d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1273d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1274fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1275fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1276b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1277fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1278d91483a6Sfdy // LMUL 1279d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1280d91483a6Sfdy for (j <- 0 to i) { 12814ee69032SzhanglyGit val old_vd = if (j == 0) { 12824ee69032SzhanglyGit dest + i.U 1283fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 12844ee69032SzhanglyGit val vd = if (j == i) { 12854ee69032SzhanglyGit dest + i.U 1286fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1287fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1288fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1289d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1290d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1291d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1292d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1293d91483a6Sfdy } 1294d91483a6Sfdy } 1295d91483a6Sfdy 129617ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1297d6059658SZiyue Zhang // i to vector move 1298d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1299d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1300d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1301fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1302fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1303b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1304fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1305d91483a6Sfdy // LMUL 1306d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1307d91483a6Sfdy for (j <- (0 to i).reverse) { 1308d91483a6Sfdy when(i.U < lmul) { 13094ee69032SzhanglyGit val old_vd = if (j == 0) { 13104ee69032SzhanglyGit dest + lmul - 1.U - i.U 1311fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13124ee69032SzhanglyGit val vd = if (j == i) { 13134ee69032SzhanglyGit dest + lmul - 1.U - i.U 1314fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1315fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1316fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1317d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1318d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1319d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1320d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1321d91483a6Sfdy } 1322d91483a6Sfdy } 1323d91483a6Sfdy } 1324d91483a6Sfdy 132517ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1326d91483a6Sfdy // LMUL 1327d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1328d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1329d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1330d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1331d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1332d91483a6Sfdy csBundle(i).rfWen := false.B 1333cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1334d91483a6Sfdy csBundle(i).vecWen := true.B 1335d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1336d91483a6Sfdy csBundle(i).lsrc(1) := src2 1337d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1338d91483a6Sfdy csBundle(i).ldest := ldest 1339d91483a6Sfdy csBundle(i).uopIdx := i.U 1340d91483a6Sfdy } 1341cd2c45feSZiyue Zhang csBundle(lmul - 1.U).rfWen := true.B 1342cd2c45feSZiyue Zhang csBundle(lmul - 1.U).fpWen := false.B 1343d91483a6Sfdy csBundle(lmul - 1.U).vecWen := false.B 1344cd2c45feSZiyue Zhang csBundle(lmul - 1.U).ldest := dest 1345d91483a6Sfdy } 1346d91483a6Sfdy 134717ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1348d91483a6Sfdy // LMUL 1349d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1350d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1351d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1352d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1353d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1354d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1355d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1356d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1357d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1358d91483a6Sfdy 1359d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1360d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1361d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1362d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1363d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1364d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1365d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1366d91483a6Sfdy } 1367d91483a6Sfdy } 1368d91483a6Sfdy 136917ec87f2SXuan Hu is(UopSplitType.VEC_M0X_VFIRST) { 1370d91483a6Sfdy // LMUL 1371cd2c45feSZiyue Zhang csBundle(0).rfWen := true.B 1372cd2c45feSZiyue Zhang csBundle(0).fpWen := false.B 1373cd2c45feSZiyue Zhang csBundle(0).vecWen := false.B 1374cd2c45feSZiyue Zhang csBundle(0).ldest := dest 1375d91483a6Sfdy } 1376189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1377189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1378189ec863SzhanglyGit when(i.U < lmul){ 1379189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1380189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1381189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1382189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1383189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1384189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1385189ec863SzhanglyGit } otherwise { 1386189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1387189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1388189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1389189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1390189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1391189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1392189ec863SzhanglyGit } 1393189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1394189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1395189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1396189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1397189ec863SzhanglyGit } 1398189ec863SzhanglyGit } 1399189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1400189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1401189ec863SzhanglyGit for (i <- 0 until len) 1402189ec863SzhanglyGit for (j <- 0 until len) { 1403189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1404189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1405189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1406189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1407189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1408189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1409189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1410189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1411189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1412189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1413189ec863SzhanglyGit } 1414189ec863SzhanglyGit } 1415aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1416189ec863SzhanglyGit is("b001".U ){ 1417189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1418189ec863SzhanglyGit } 1419189ec863SzhanglyGit is("b010".U ){ 1420189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1421189ec863SzhanglyGit } 1422189ec863SzhanglyGit is("b011".U ){ 1423189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1424189ec863SzhanglyGit } 1425189ec863SzhanglyGit } 1426189ec863SzhanglyGit } 1427189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1428189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1429189ec863SzhanglyGit for (i <- 0 until len) 1430189ec863SzhanglyGit for (j <- 0 until len) { 1431fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1432189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1433189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1434fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1435189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1436fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1437189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1438fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1439189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1440189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1441189ec863SzhanglyGit } 1442189ec863SzhanglyGit } 1443d6059658SZiyue Zhang // i to vector move 1444189ec863SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 1445189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1446189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1447fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1448fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1449b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 145093a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 145193a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1452fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1453189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1454783e318eSsinceforYy switch(vlmulReg) { 1455189ec863SzhanglyGit is("b001".U ){ 1456189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1457189ec863SzhanglyGit } 1458189ec863SzhanglyGit is("b010".U ){ 1459189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1460189ec863SzhanglyGit } 1461189ec863SzhanglyGit is("b011".U ){ 1462189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1463189ec863SzhanglyGit } 1464189ec863SzhanglyGit } 1465189ec863SzhanglyGit } 1466189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1467189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1468189ec863SzhanglyGit for (i <- 0 until len) 1469189ec863SzhanglyGit for (j <- 0 until len) { 1470189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1471189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1472189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1473189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1474189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1475189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1476189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1477189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1478189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1479189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1480189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1481189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1482189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1483189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1484189ec863SzhanglyGit } 1485189ec863SzhanglyGit } 1486189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1487189ec863SzhanglyGit for (i <- 0 until len) 1488189ec863SzhanglyGit for (j <- 0 until len) { 1489189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1490189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1491189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1492189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1493189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1494189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1495189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1496189ec863SzhanglyGit } 1497189ec863SzhanglyGit } 149893a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 149993a5bfb8SZiyue Zhang for (i <- 0 until len) 150093a5bfb8SZiyue Zhang for (j <- 0 until len) { 150193a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 150293a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 150393a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 150493a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 150593a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 150693a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 150793a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 150893a5bfb8SZiyue Zhang } 150993a5bfb8SZiyue Zhang } 151093a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 151193a5bfb8SZiyue Zhang for (i <- 0 until len) 151293a5bfb8SZiyue Zhang for (j <- 0 until len) { 151393a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 151493a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 151593a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 151693a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 151793a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 151893a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 151993a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 152093a5bfb8SZiyue Zhang } 152193a5bfb8SZiyue Zhang } 1522aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1523189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 152493a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 152593a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 152693a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 152793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1528189ec863SzhanglyGit }.otherwise{ 1529189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1530189ec863SzhanglyGit } 153193a5bfb8SZiyue Zhang switch(vlmulReg) { 1532189ec863SzhanglyGit is("b001".U) { 1533aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1534189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 153593a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 153693a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 153793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 153893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1539189ec863SzhanglyGit }.otherwise{ 1540189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1541189ec863SzhanglyGit } 1542189ec863SzhanglyGit } 1543189ec863SzhanglyGit is("b010".U) { 1544aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1545189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 154693a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 154793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 154893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 154993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1550189ec863SzhanglyGit }.otherwise{ 1551189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1552189ec863SzhanglyGit } 1553189ec863SzhanglyGit } 1554189ec863SzhanglyGit is("b011".U) { 155593a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 155693a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 155793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 155893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 155993a5bfb8SZiyue Zhang }.otherwise{ 1560189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1561189ec863SzhanglyGit } 1562189ec863SzhanglyGit } 1563189ec863SzhanglyGit } 156493a5bfb8SZiyue Zhang } 1565189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1566189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1567189ec863SzhanglyGit for (i <- 0 until len) { 1568189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1569189ec863SzhanglyGit for (j <- 0 until jlen) { 1570189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1571189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 1572189ec863SzhanglyGit if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1573189ec863SzhanglyGit } 15745da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 15755da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 15765da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 15775da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 15785da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(3) := SrcType.vp 1579189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 1580189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1581189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 15825da52072SsinceforYy csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U 1583189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1584189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1585189ec863SzhanglyGit } 1586189ec863SzhanglyGit } 1587189ec863SzhanglyGit } 1588aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1589189ec863SzhanglyGit is("b001".U ){ 1590189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1591189ec863SzhanglyGit } 1592189ec863SzhanglyGit is("b010".U ){ 1593189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1594189ec863SzhanglyGit } 1595189ec863SzhanglyGit is("b011".U ){ 1596189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1597189ec863SzhanglyGit } 1598189ec863SzhanglyGit } 1599189ec863SzhanglyGit } 16000a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 16010a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16020a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 16030a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 16040a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 16050a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16060a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16070a34fc22SZiyue Zhang } 16080a34fc22SZiyue Zhang } 1609c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16104ee69032SzhanglyGit /* 16114ee69032SzhanglyGit FMV.D.X 16124ee69032SzhanglyGit */ 16134ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16144ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16154ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 16164ee69032SzhanglyGit csBundle(0).ldest := FP_TMP_REG_MV.U 16174ee69032SzhanglyGit csBundle(0).fuType := FuType.i2f.U 16184ee69032SzhanglyGit csBundle(0).rfWen := false.B 16194ee69032SzhanglyGit csBundle(0).fpWen := true.B 16204ee69032SzhanglyGit csBundle(0).vecWen := false.B 16214ee69032SzhanglyGit csBundle(0).fpu.isAddSub := false.B 16224ee69032SzhanglyGit csBundle(0).fpu.typeTagIn := FPU.D 16234ee69032SzhanglyGit csBundle(0).fpu.typeTagOut := FPU.D 16244ee69032SzhanglyGit csBundle(0).fpu.fromInt := true.B 16254ee69032SzhanglyGit csBundle(0).fpu.wflags := false.B 16264ee69032SzhanglyGit csBundle(0).fpu.fpWen := true.B 16274ee69032SzhanglyGit csBundle(0).fpu.div := false.B 16284ee69032SzhanglyGit csBundle(0).fpu.sqrt := false.B 16294ee69032SzhanglyGit csBundle(0).fpu.fcvt := false.B 163031c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16314ee69032SzhanglyGit //LMUL 16324ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 16334ee69032SzhanglyGit csBundle(i + 1).srcType(0) := SrcType.fp 16344ee69032SzhanglyGit csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 16354dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16364ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16374ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 163831c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16394ee69032SzhanglyGit } 16404ee69032SzhanglyGit } 1641c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1642c4501a6fSZiyue-Zhang /* 1643c4501a6fSZiyue-Zhang FMV.D.X 1644c4501a6fSZiyue-Zhang */ 1645c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1646c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1647c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1648c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1649c4501a6fSZiyue-Zhang csBundle(0).fuType := FuType.i2f.U 1650c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1651c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1652c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 1653c4501a6fSZiyue-Zhang csBundle(0).fpu.isAddSub := false.B 1654c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagIn := FPU.D 1655c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagOut := FPU.D 1656c4501a6fSZiyue-Zhang csBundle(0).fpu.fromInt := true.B 1657c4501a6fSZiyue-Zhang csBundle(0).fpu.wflags := false.B 1658c4501a6fSZiyue-Zhang csBundle(0).fpu.fpWen := true.B 1659c4501a6fSZiyue-Zhang csBundle(0).fpu.div := false.B 1660c4501a6fSZiyue-Zhang csBundle(0).fpu.sqrt := false.B 1661c4501a6fSZiyue-Zhang csBundle(0).fpu.fcvt := false.B 166231c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1663c4501a6fSZiyue-Zhang 16646a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16656a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1666e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 16676a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1668c4501a6fSZiyue-Zhang csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U 1669c4501a6fSZiyue-Zhang csBundle(1).fuType := FuType.i2f.U 1670c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1671c4501a6fSZiyue-Zhang csBundle(1).fpWen := true.B 1672c4501a6fSZiyue-Zhang csBundle(1).vecWen := false.B 1673c4501a6fSZiyue-Zhang csBundle(1).fpu.isAddSub := false.B 1674c4501a6fSZiyue-Zhang csBundle(1).fpu.typeTagIn := FPU.D 1675c4501a6fSZiyue-Zhang csBundle(1).fpu.typeTagOut := FPU.D 1676c4501a6fSZiyue-Zhang csBundle(1).fpu.fromInt := true.B 1677c4501a6fSZiyue-Zhang csBundle(1).fpu.wflags := false.B 1678c4501a6fSZiyue-Zhang csBundle(1).fpu.fpWen := true.B 1679c4501a6fSZiyue-Zhang csBundle(1).fpu.div := false.B 1680c4501a6fSZiyue-Zhang csBundle(1).fpu.sqrt := false.B 1681c4501a6fSZiyue-Zhang csBundle(1).fpu.fcvt := false.B 168231c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1683c4501a6fSZiyue-Zhang 1684c4501a6fSZiyue-Zhang //LMUL 1685c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1686c4501a6fSZiyue-Zhang csBundle(i + 2).srcType(0) := SrcType.fp 16876a926cf7SXuan Hu csBundle(i + 2).srcType(1) := SrcType.fp 1688c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U 1689c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 16904dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1691c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1692c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 169331c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1694c4501a6fSZiyue-Zhang } 1695c4501a6fSZiyue-Zhang } 1696c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 1697c4501a6fSZiyue-Zhang /* 1698c4501a6fSZiyue-Zhang FMV.D.X 1699c4501a6fSZiyue-Zhang */ 17000cd00663SzhanglyGit val vlmul = vlmulReg 17010cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 17020cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1703c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 1704c4501a6fSZiyue-Zhang val simple_lmul = MuxLookup(vlmul, 0.U(2.W), Array( 1705c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1706c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1707c4501a6fSZiyue-Zhang "b011".U -> 3.U 1708c4501a6fSZiyue-Zhang )) 1709c4501a6fSZiyue-Zhang val simple_emul = MuxLookup(vemul, 0.U(2.W), Array( 1710c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1711c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1712c4501a6fSZiyue-Zhang "b011".U -> 3.U 1713c4501a6fSZiyue-Zhang )) 1714c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1715c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1716c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1717c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1718c4501a6fSZiyue-Zhang csBundle(0).fuType := FuType.i2f.U 1719c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1720c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1721c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 1722c4501a6fSZiyue-Zhang csBundle(0).fpu.isAddSub := false.B 1723c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagIn := FPU.D 1724c4501a6fSZiyue-Zhang csBundle(0).fpu.typeTagOut := FPU.D 1725c4501a6fSZiyue-Zhang csBundle(0).fpu.fromInt := true.B 1726c4501a6fSZiyue-Zhang csBundle(0).fpu.wflags := false.B 1727c4501a6fSZiyue-Zhang csBundle(0).fpu.fpWen := true.B 1728c4501a6fSZiyue-Zhang csBundle(0).fpu.div := false.B 1729c4501a6fSZiyue-Zhang csBundle(0).fpu.sqrt := false.B 1730c4501a6fSZiyue-Zhang csBundle(0).fpu.fcvt := false.B 173131c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1732c4501a6fSZiyue-Zhang 1733c4501a6fSZiyue-Zhang //LMUL 1734c4501a6fSZiyue-Zhang for (i <- 0 until MAX_INDEXED_LS_UOPNUM) { 17350cd00663SzhanglyGit indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul, nf) 1736c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1737c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 17387e0af973Szhanglinjuan val isFirstUopInVd = indexedLSRegOffset(i).outIsFirstUopInVd 1739c4501a6fSZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.fp 1740c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 1741c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 17427e0af973Szhanglinjuan /** 17437e0af973Szhanglinjuan * For indexed instructions, VLSU will concatenate all the uops that write the same logic vd register and 17447e0af973Szhanglinjuan * writeback only once for all these uops. However, these uops share the same lsrc(2)/old vd and the same 17457e0af973Szhanglinjuan * ldest/vd that is equal to old vd, which leads to data dependence between the uops. Therefore there will be 17467e0af973Szhanglinjuan * deadlock for indexed instructions with emul > lmul. 17477e0af973Szhanglinjuan * 17487e0af973Szhanglinjuan * Assume N = emul/lmul. To break the deadlock, only the first uop will read old vd as lsrc(2), and the rest 17497e0af973Szhanglinjuan * N-1 uops will read temporary vector register. 17507e0af973Szhanglinjuan */ 17517e0af973Szhanglinjuan // csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 17527e0af973Szhanglinjuan csBundle(i + 1).lsrc(2) := Mux( 17537e0af973Szhanglinjuan isFirstUopInVd, 17547e0af973Szhanglinjuan Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)), 17557e0af973Szhanglinjuan VECTOR_TMP_REG_LMUL.U 17567e0af973Szhanglinjuan ) 1757c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1758c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 175931c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1760c4501a6fSZiyue-Zhang } 1761c4501a6fSZiyue-Zhang } 1762d91483a6Sfdy } 1763d91483a6Sfdy 1764d91483a6Sfdy //readyFromRename Counter 1765e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1766e25c13faSXuan Hu 1767e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1768e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1769d91483a6Sfdy 1770189ec863SzhanglyGit switch(state) { 1771e25c13faSXuan Hu is(s_idle) { 1772e25c13faSXuan Hu when (inValid) { 1773e25c13faSXuan Hu stateNext := s_active 1774e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1775d91483a6Sfdy } 1776e25c13faSXuan Hu } 1777e25c13faSXuan Hu is(s_active) { 1778e25c13faSXuan Hu when (thisAllOut) { 1779e25c13faSXuan Hu when (inValid) { 1780e25c13faSXuan Hu stateNext := s_active 1781e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1782e25c13faSXuan Hu }.otherwise { 1783e25c13faSXuan Hu stateNext := s_idle 1784e25c13faSXuan Hu uopResNext := 0.U 1785e25c13faSXuan Hu } 1786e25c13faSXuan Hu }.otherwise { 1787e25c13faSXuan Hu stateNext := s_active 1788e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1789e25c13faSXuan Hu } 1790d91483a6Sfdy } 1791d91483a6Sfdy } 1792d91483a6Sfdy 1793e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1794e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1795189ec863SzhanglyGit 1796e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1797d91483a6Sfdy 1798d91483a6Sfdy for(i <- 0 until RenameWidth) { 1799e25c13faSXuan Hu outValids(i) := complexNum > i.U 1800e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1801d91483a6Sfdy } 1802d91483a6Sfdy 1803e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1804e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1805d91483a6Sfdy 1806e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1807e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1808e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1809e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1810e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1811e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1812e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1813e25c13faSXuan Hu// 1814e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1815e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1816e25c13faSXuan Hu// 0.U) 1817e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1818e25c13faSXuan Hu// case(dst, i) => 1819e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1820e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1821e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1822e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1823e25c13faSXuan Hu// ).toSeq) 1824e25c13faSXuan Hu// } 1825e25c13faSXuan Hu// 1826e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1827e25c13faSXuan Hu// case (dst, i) => 1828e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1829e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1830e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1831e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1832e25c13faSXuan Hu// ).toSeq) 1833e25c13faSXuan Hu// } 1834e25c13faSXuan Hu// 1835e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1836e25c13faSXuan Hu// io.deq.complexNum := complexNum 1837e25c13faSXuan Hu// io.deq.validToRename := validToRename 1838e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1839d91483a6Sfdy} 1840