1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 3955f7bedaSZiyue Zhang val src = IO(Input(UInt(4.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 4255f7bedaSZiyue Zhang def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, uopIdx:Int): (Int, Int) ={ 4355f7bedaSZiyue Zhang // only consider non segment indexed load/store 44c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 45c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 46de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 4755f7bedaSZiyue Zhang if (uopIdx == i) { 4855f7bedaSZiyue Zhang return (i, i / offset) 49c4501a6fSZiyue-Zhang } 50c4501a6fSZiyue-Zhang } 51c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 52c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 53de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 5455f7bedaSZiyue Zhang if (uopIdx == i) { 5555f7bedaSZiyue Zhang return (i / offset, i) 56c4501a6fSZiyue-Zhang } 57c4501a6fSZiyue-Zhang } 58c4501a6fSZiyue-Zhang } 5955f7bedaSZiyue Zhang return (0, 0) 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang // strided load/store 6255f7bedaSZiyue Zhang var combVemulNf : Seq[(Int, Int, Int, Int)] = Seq() 63c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 64c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 6555f7bedaSZiyue Zhang var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, uopIdx) 66c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 67c4501a6fSZiyue-Zhang var offsetVd = offset._2 6855f7bedaSZiyue Zhang combVemulNf :+= (emul, lmul, offsetVs2, offsetVd) 69c4501a6fSZiyue-Zhang } 70c4501a6fSZiyue-Zhang } 710cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 7255f7bedaSZiyue Zhang case (emul, lmul, offsetVs2, offsetVd) => 7355f7bedaSZiyue Zhang (BitPat((emul << 2 | lmul).U(4.W)), BitPat((offsetVs2 << 3 | offsetVd).U(6.W))) 7455f7bedaSZiyue Zhang }, BitPat.N(6))) 75c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 76c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 77c4501a6fSZiyue-Zhang} 78d91483a6Sfdy 79d91483a6Sfdytrait VectorConstants { 80d91483a6Sfdy val MAX_VLMUL = 8 81d91483a6Sfdy val FP_TMP_REG_MV = 32 82189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 83c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 84d91483a6Sfdy} 85d91483a6Sfdy 86d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 87e25c13faSXuan Hu val redirect = Input(Bool()) 88d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 8996a12457Ssinsanction val vtypeBypass = Input(new VType) 90e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 91e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 92e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 93e25c13faSXuan Hu val uopInfo = new UopInfo 94e25c13faSXuan Hu })) 95e25c13faSXuan Hu val out = new Bundle { 96e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 97e25c13faSXuan Hu } 98e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 99d91483a6Sfdy} 10017ec87f2SXuan Hu 101d91483a6Sfdy/** 102d91483a6Sfdy * @author zly 103d91483a6Sfdy */ 104d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 105d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 106d91483a6Sfdy 107e25c13faSXuan Hu // alias 108e25c13faSXuan Hu private val inReady = io.in.ready 109e25c13faSXuan Hu private val inValid = io.in.valid 110e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 111229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 112e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 113e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 114e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 115e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 116e25c13faSXuan Hu private val outComplexNum = io.complexNum 117e25c13faSXuan Hu 118d91483a6Sfdy val maxUopSize = MaxUopSize 119229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 120229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 121229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 122229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 123229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 124229ab603SXuan Hu } 125229ab603SXuan Hu } 126229ab603SXuan Hu 127e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 128e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 129d91483a6Sfdy //input bits 130e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 131d91483a6Sfdy 132e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 133e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 134e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1357f9f0a79SzhanglyGit 136e25c13faSXuan Hu val nf = instFields.NF 137e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 138d91483a6Sfdy 139d91483a6Sfdy //output of DecodeUnit 140e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 141e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1427f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 143189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 144d91483a6Sfdy 14555f7bedaSZiyue Zhang val indexedLSRegOffset = Seq.tabulate(MAX_VLMUL)(i => Module(new indexedLSUopTable(i))) 146c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 147c4501a6fSZiyue-Zhang 148d91483a6Sfdy //pre decode 149e25c13faSXuan Hu lmul := latchedUopInfo.lmul 150e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 151e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 152e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 153229ab603SXuan Hu 154d91483a6Sfdy //Type of uop Div 155e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 156e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 157d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 158395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 159d91483a6Sfdy 160*7635b2a1SZiyue Zhang val isVstore = FuType.isVStore(latchedInst.fuType) 161*7635b2a1SZiyue Zhang 162e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 163e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 164e25c13faSXuan Hu 165e25c13faSXuan Hu //uops dispatch 166e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 167e25c13faSXuan Hu val state = RegInit(s_idle) 168e25c13faSXuan Hu val stateNext = WireDefault(state) 169e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 170e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 171e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 172964d9a87SZiyue Zhang val e64 = 3.U(2.W) 1734aa00286SXuan Hu val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U) 1744aa00286SXuan Hu val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U 1754aa00286SXuan Hu val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U 1767f9f0a79SzhanglyGit 177d91483a6Sfdy //uop div up to maxUopSize 178d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 179e25c13faSXuan Hu csBundle.foreach { case dst => 180e25c13faSXuan Hu dst := latchedInst 181e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 182e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 183d91483a6Sfdy dst.firstUop := false.B 184d91483a6Sfdy dst.lastUop := false.B 18531c51290Szhanglinjuan dst.vlsInstr := false.B 186d91483a6Sfdy } 187d91483a6Sfdy 188d91483a6Sfdy csBundle(0).firstUop := true.B 189d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 190d91483a6Sfdy 191189ec863SzhanglyGit switch(typeOfSplit) { 192e25c13faSXuan Hu is(UopSplitType.VSET) { 1934cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 194189ec863SzhanglyGit when(isVsetSimple) { 1954cdab2a9SXuan Hu // Default 1964cdab2a9SXuan Hu // uop0 set rd, never flushPipe 197d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 198d91483a6Sfdy csBundle(0).flushPipe := false.B 199d91483a6Sfdy csBundle(0).rfWen := true.B 2004cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 201cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 202fe60541bSXuan Hu csBundle(1).vecWen := true.B 2034cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 204d8ceb649SZiyue Zhang // write nothing, uop0 is a nop instruction 205d8ceb649SZiyue Zhang csBundle(0).rfWen := false.B 206d8ceb649SZiyue Zhang csBundle(0).fpWen := false.B 207d8ceb649SZiyue Zhang csBundle(0).vecWen := false.B 2084cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 2094cdab2a9SXuan Hu csBundle(1).srcType(0) := SrcType.vp 2104cdab2a9SXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 2114cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2124cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2134cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2144cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 215d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 216d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 217964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 218964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 219964d9a87SZiyue Zhang csBundle(0).rfWen := false.B 220d91483a6Sfdy csBundle(0).fpWen := true.B 221964d9a87SZiyue Zhang csBundle(0).vecWen := false.B 222d91483a6Sfdy csBundle(0).flushPipe := false.B 2234cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 224d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2254cdab2a9SXuan Hu // vl 226d91483a6Sfdy csBundle(1).srcType(0) := SrcType.vp 227cb10a55bSXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 2284cdab2a9SXuan Hu // vtype 229d91483a6Sfdy csBundle(1).srcType(1) := SrcType.fp 230d91483a6Sfdy csBundle(1).lsrc(1) := FP_TMP_REG_MV.U 2314cdab2a9SXuan Hu csBundle(1).vecWen := true.B 232cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 23317d9db4eSZiyue Zhang }.elsewhen(dest === 0.U) { 23417d9db4eSZiyue Zhang // write nothing, uop0 is a nop instruction 23517d9db4eSZiyue Zhang csBundle(0).rfWen := false.B 23617d9db4eSZiyue Zhang csBundle(0).fpWen := false.B 23717d9db4eSZiyue Zhang csBundle(0).vecWen := false.B 238d91483a6Sfdy } 23996a12457Ssinsanction // use bypass vtype from vtypeGen 24096a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 24196a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 242d91483a6Sfdy } 243d91483a6Sfdy } 24417ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 245d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 246d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 247d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 248d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 249d91483a6Sfdy csBundle(i).ldest := dest + i.U 250d91483a6Sfdy csBundle(i).uopIdx := i.U 251d91483a6Sfdy } 252d91483a6Sfdy } 253684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 254395c8649SZiyue-Zhang /* 255395c8649SZiyue-Zhang i to vector move 256395c8649SZiyue-Zhang */ 257395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 258395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 259395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 260395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 261395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 262395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 263395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 264783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 265395c8649SZiyue-Zhang /* 266395c8649SZiyue-Zhang LMUL 267395c8649SZiyue-Zhang */ 268684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 269395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 270395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 271395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 272395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 273395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 274395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 275684d7aceSxiaofeibao-xjtu } 276684d7aceSxiaofeibao-xjtu } 27717ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 278d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 279d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 280d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 281d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 282d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 283d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 284d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 285d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 286d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 287d91483a6Sfdy } 288d91483a6Sfdy } 28917ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 290d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 291d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 292d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 293d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 294d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 295d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 296d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 297d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 298d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 299d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 300d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 301d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 302d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 303d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 304d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 305d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 306d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 307d91483a6Sfdy } 308d91483a6Sfdy } 30917ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 310d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 311d91483a6Sfdy csBundle(i).lsrc(1) := src2 312d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 313d91483a6Sfdy csBundle(i).ldest := dest + i.U 314d91483a6Sfdy csBundle(i).uopIdx := i.U 315d91483a6Sfdy } 316d91483a6Sfdy } 31717ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 318d91483a6Sfdy /* 319395c8649SZiyue-Zhang i/f to vector move 320d91483a6Sfdy */ 321395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 322d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 323d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3247c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 325395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 326395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 327d91483a6Sfdy csBundle(0).rfWen := false.B 3287c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3297c67deccSZiyue Zhang csBundle(0).vecWen := true.B 330d91483a6Sfdy /* 3317c67deccSZiyue Zhang vmv.s.x 332d91483a6Sfdy */ 3337c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3347c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 335d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3367c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 337d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 338d91483a6Sfdy csBundle(1).lsrc(2) := dest 339d91483a6Sfdy csBundle(1).ldest := dest 340d91483a6Sfdy csBundle(1).rfWen := false.B 341d91483a6Sfdy csBundle(1).fpWen := false.B 342d91483a6Sfdy csBundle(1).vecWen := true.B 3437c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 344d91483a6Sfdy } 34517ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 346d91483a6Sfdy /* 347d6059658SZiyue Zhang i to vector move 348d91483a6Sfdy */ 349d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 350d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 351d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 352fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 353fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 354b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 355fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 356783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 357fc85f18fSZiyue Zhang /* 358fc85f18fSZiyue Zhang LMUL 359fc85f18fSZiyue Zhang */ 360fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 361fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 362fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 363d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 364d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 365d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 366d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 367d91483a6Sfdy } 368d91483a6Sfdy } 36917ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 370d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 371d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 372d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 373d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 374d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 375d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 376d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 377d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 378d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 379d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 380d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 381d91483a6Sfdy } 382d91483a6Sfdy } 3833748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 384395c8649SZiyue-Zhang /* 385395c8649SZiyue-Zhang f to vector move 386395c8649SZiyue-Zhang */ 387395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 388395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 389395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 390395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 391395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 392395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 393395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 394395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 395395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 396395c8649SZiyue-Zhang 3973748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 398395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 399395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 4003748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 401395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 402395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 403395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 404395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 405395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 406395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 407395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 408395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 409395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4103748ec56Sxiaofeibao-xjtu } 4113748ec56Sxiaofeibao-xjtu } 41217ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 413d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 414d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 415d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 416d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 417d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 418d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 419d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 420d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 421d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 422d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 423d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 424d91483a6Sfdy } 425d91483a6Sfdy } 42617ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 427d91483a6Sfdy /* 428d6059658SZiyue Zhang i to vector move 429d91483a6Sfdy */ 430d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 431d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 432d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 433fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 434fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 435b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 436fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 437d91483a6Sfdy 438d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 439fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 440fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 441d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 442d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 443d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 444d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 445fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 446fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 447d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 448d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 449d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 450d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 451d91483a6Sfdy } 452d91483a6Sfdy } 45317ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 454d91483a6Sfdy /* 455d6059658SZiyue Zhang i to vector move 456d91483a6Sfdy */ 457d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 458d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 459d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 460fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 461fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 462b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 463fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 464d91483a6Sfdy 465d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 466fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 467fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 468d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 469d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 470d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 471d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 472fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 473fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 474d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 475d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 476d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 477d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 478d91483a6Sfdy } 479d91483a6Sfdy } 48017ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 481d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 482d91483a6Sfdy 483d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 484d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 485d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 486d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 487d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 488d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 489d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 490d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 491d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 492d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 493d91483a6Sfdy } 494d91483a6Sfdy } 4953748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 496395c8649SZiyue-Zhang /* 497395c8649SZiyue-Zhang f to vector move 498395c8649SZiyue-Zhang */ 499395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 500395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 501395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 502395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 503395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 504395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 505395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 506395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 507395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 508395c8649SZiyue-Zhang 5093748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 510395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 511395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 512395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 513395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 514395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 515395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 516395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 517395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 518395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 519395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 520395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 521395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5223748ec56Sxiaofeibao-xjtu } 5233748ec56Sxiaofeibao-xjtu } 52417ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 525d91483a6Sfdy /* 526d6059658SZiyue Zhang i to vector move 527d91483a6Sfdy */ 528d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 529d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 530d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 531fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 532fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 533b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 534fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 535d91483a6Sfdy 536d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 537fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 538fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 539d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 540d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 541d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 542d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 543fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 544fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 545d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 546d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 547d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 548d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 549d91483a6Sfdy } 550d91483a6Sfdy } 55117ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 552d91483a6Sfdy csBundle(0).lsrc(2) := dest 553d6f9198fSXuan Hu csBundle(0).ldest := dest 554d91483a6Sfdy csBundle(0).uopIdx := 0.U 555d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 556d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 557d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 558d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 559d6f9198fSXuan Hu csBundle(i).ldest := dest 560d91483a6Sfdy csBundle(i).uopIdx := i.U 561d91483a6Sfdy } 562d91483a6Sfdy } 563f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 564395c8649SZiyue-Zhang /* 565395c8649SZiyue-Zhang f to vector move 566395c8649SZiyue-Zhang */ 567395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 568395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 569395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 570395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 571395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 572395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 573395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 574395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 575395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 576395c8649SZiyue-Zhang //LMUL 577395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 578395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 579395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 580395c8649SZiyue-Zhang csBundle(1).ldest := dest 581395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 582f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 583395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 584395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 585395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 586395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 587395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 588395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 589f06d6d60Sxiaofeibao-xjtu } 590f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 591f06d6d60Sxiaofeibao-xjtu } 59217ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 593d91483a6Sfdy /* 594d6059658SZiyue Zhang i to vector move 595d91483a6Sfdy */ 596d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 597d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 598d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 599fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 600fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 601b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 602fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 603d91483a6Sfdy //LMUL 604fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 605fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 606d91483a6Sfdy csBundle(1).lsrc(2) := dest 607d6f9198fSXuan Hu csBundle(1).ldest := dest 608d91483a6Sfdy csBundle(1).uopIdx := 0.U 609d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 610fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 611fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 612d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 613d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 614d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 615d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 616d91483a6Sfdy } 617d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 618d91483a6Sfdy } 61917ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 620d91483a6Sfdy /* 621d6059658SZiyue Zhang i to vector move 622d91483a6Sfdy */ 623d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 624d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 625d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 626fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 627fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 628b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 629fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 630d91483a6Sfdy //LMUL 631fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 632fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 633d91483a6Sfdy csBundle(1).lsrc(2) := dest 634d91483a6Sfdy csBundle(1).ldest := dest 635d91483a6Sfdy csBundle(1).uopIdx := 0.U 636d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 637d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 638d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 639d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 640d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 641d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 642d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 643d91483a6Sfdy } 644d91483a6Sfdy } 64517ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 646395c8649SZiyue-Zhang /* 647395c8649SZiyue-Zhang i to vector move 648395c8649SZiyue-Zhang */ 649d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 650395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 651395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 652395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 653395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 654395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 655395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 656395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 657395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 658395c8649SZiyue-Zhang //LMUL 659395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 660395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 661395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 662395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 663395c8649SZiyue-Zhang csBundle(1).ldest := dest 664395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 665d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 666395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 667395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 668395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 669395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 670395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 671395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 672d91483a6Sfdy } 673d91483a6Sfdy } 67417ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 675d91483a6Sfdy /* 676d6059658SZiyue Zhang i to vector move 677d91483a6Sfdy */ 678d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 679d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 680d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 681fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 682fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 683b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 684fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 685d91483a6Sfdy //LMUL 686d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 687d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 688d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 689d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 690d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 691d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 692fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 693d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 694d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 695fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 696fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 697d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 698fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 699d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 700d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 701d91483a6Sfdy } 702d91483a6Sfdy } 7038cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 7048cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 705d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 706d91483a6Sfdy } 70717ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 708395c8649SZiyue-Zhang /* 709395c8649SZiyue-Zhang i to vector move 710395c8649SZiyue-Zhang */ 711395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 712395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 713395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 714395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 715395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 716395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 717395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 718395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 719395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 720d91483a6Sfdy //LMUL 721d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 722395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 723395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 724395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 725395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 726395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 727395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 728395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 729395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 730395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 731395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 732395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 733395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 734395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 735395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 736d91483a6Sfdy } 737395c8649SZiyue-Zhang } 738395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 739395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 740d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 741d91483a6Sfdy } 74217ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 743aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 744d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 745d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 746d91483a6Sfdy csBundle(0).lsrc(1) := src2 747d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 748d91483a6Sfdy csBundle(0).uopIdx := 0.U 749d91483a6Sfdy } 750aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 751d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 752d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 753d91483a6Sfdy csBundle(0).lsrc(1) := src2 754d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 755d91483a6Sfdy csBundle(0).uopIdx := 0.U 756d91483a6Sfdy 757d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 758d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 759d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 760d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 761d91483a6Sfdy csBundle(1).uopIdx := 1.U 762d91483a6Sfdy 763d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 764d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 765d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 766d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 767d91483a6Sfdy csBundle(2).uopIdx := 2.U 768d91483a6Sfdy } 769aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 770d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 771d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 772d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 773d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 774d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 775d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 776d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 777d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 778d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 779d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 780d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 781d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 782d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 783d91483a6Sfdy } 784d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 785d91483a6Sfdy csBundle(i).uopIdx := i.U 786d91483a6Sfdy } 787d91483a6Sfdy } 788caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 789caa15984SZiyue Zhang /* 790caa15984SZiyue Zhang * 2 <= vlmul <= 8 791caa15984SZiyue Zhang */ 792d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 793d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 794d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 795d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 796d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 797d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 798d91483a6Sfdy } 799d91483a6Sfdy } 800582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 801aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 802aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 803582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 804582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 805582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 806582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 807582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 808582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 809582849ffSxiaofeibao-xjtu } 810582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 811582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 812582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 813582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 814582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 815582849ffSxiaofeibao-xjtu } 816582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 817582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 818582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 819582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 820582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 821582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 822582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 823582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 824582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 825582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 826582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 827582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 828582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 829582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 830582849ffSxiaofeibao-xjtu } 831582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 832582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 833582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 834582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 835582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 836582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 837582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 838582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 839582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 840582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 841582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 842582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 843582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 844582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 845582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 846582849ffSxiaofeibao-xjtu } 847582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 848582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 849582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 850582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 851582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 852582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 853582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 854582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 855582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 856582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 857582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 858582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 859582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 860582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 861582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 862582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 863582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 864582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 865582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 866582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 867582849ffSxiaofeibao-xjtu } 868582849ffSxiaofeibao-xjtu } 869582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 870582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 871582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 872582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 873582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 874582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 875582849ffSxiaofeibao-xjtu } 876582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 877582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 878582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 879582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 880582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 881582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 882582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 883582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 884582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 885582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 886582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 887582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 888582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 889582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 890582849ffSxiaofeibao-xjtu } 891582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 892582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 893582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 894582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 895582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 896582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 897582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 898582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 899582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 900582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 901582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 902582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 903582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 904582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 905582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 906582849ffSxiaofeibao-xjtu } 907582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 908582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 909582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 910582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 911582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 912582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 913582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 914582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 915582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 916582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 917582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 918582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 919582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 920582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 921582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 922582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 923582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 924582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 925582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 926582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 927582849ffSxiaofeibao-xjtu } 928582849ffSxiaofeibao-xjtu } 929582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 930582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 931582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 932582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 933582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 934582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 935582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 936582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 937582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 938582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 939582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 940582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 941582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 942582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 943582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 944582849ffSxiaofeibao-xjtu } 945582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 946582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 947582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 948582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 949582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 950582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 951582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 952582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 953582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 954582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 955582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 956582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 957582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 958582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 959582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 960582849ffSxiaofeibao-xjtu } 961582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 962582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 963582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 964582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 965582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 966582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 967582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 968582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 969582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 970582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 971582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 972582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 973582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 974582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 975582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 976582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 977582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 978582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 979582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 980582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 981582849ffSxiaofeibao-xjtu } 982582849ffSxiaofeibao-xjtu } 983582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 984582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 985582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 986582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 987582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 988582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 989582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 990582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 991582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 992582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 993582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 994582849ffSxiaofeibao-xjtu } 995582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 996582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 997582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 998582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 999582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1000582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1001582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1002582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1003582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1004582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1005582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1006582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1007582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1008582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1009582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1010582849ffSxiaofeibao-xjtu } 1011582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1012582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1013582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1014582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1015582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1016582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1017582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1018582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1019582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1020582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1021582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1022582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1023582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1024582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1025582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1026582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1027582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1028582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1029582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1030582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1031582849ffSxiaofeibao-xjtu } 1032582849ffSxiaofeibao-xjtu } 1033582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1034582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1035582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1036582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1037582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1038582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1039582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1040582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1041582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1042582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1043582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1044582849ffSxiaofeibao-xjtu } 1045582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1046582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1047582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1048582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1049582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1050582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1051582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1052582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1053582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1054582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1055582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1056582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1057582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1058582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1059582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1060582849ffSxiaofeibao-xjtu } 1061582849ffSxiaofeibao-xjtu } 1062582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1063582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1064582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1065582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1066582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1067582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1068582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1069582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1070582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1071582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1072582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1073582849ffSxiaofeibao-xjtu } 1074582849ffSxiaofeibao-xjtu } 1075582849ffSxiaofeibao-xjtu } 1076d91483a6Sfdy 1077b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1078b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1079aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1080aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1081e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1082b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1083b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1084b94b1889Sxiaofeibao-xjtu val vlmax = 16 1085b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1086b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1087b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1088b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1089b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1090b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1091b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1092b94b1889Sxiaofeibao-xjtu } 1093b94b1889Sxiaofeibao-xjtu } 1094b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1095b94b1889Sxiaofeibao-xjtu val vlmax = 32 1096b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1097b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1098b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1099b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1100b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1101b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1102b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1103b94b1889Sxiaofeibao-xjtu } 1104b94b1889Sxiaofeibao-xjtu } 1105b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1106b94b1889Sxiaofeibao-xjtu val vlmax = 64 1107b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1108b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1109b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1110b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1111b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1112b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1113b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1114b94b1889Sxiaofeibao-xjtu } 1115b94b1889Sxiaofeibao-xjtu } 1116b94b1889Sxiaofeibao-xjtu } 1117b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1118b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1119b94b1889Sxiaofeibao-xjtu val vlmax = 8 1120b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1121b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1122b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1123b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1124b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1125b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1126b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1127b94b1889Sxiaofeibao-xjtu } 1128b94b1889Sxiaofeibao-xjtu } 1129b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1130b94b1889Sxiaofeibao-xjtu val vlmax = 16 1131b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1132b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1133b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1134b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1135b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1136b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1137b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1138b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1139b94b1889Sxiaofeibao-xjtu } 1140b94b1889Sxiaofeibao-xjtu } 1141b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1142b94b1889Sxiaofeibao-xjtu val vlmax = 32 1143b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1144b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1145b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1146b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1147b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1148b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1149b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1150b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1151b94b1889Sxiaofeibao-xjtu } 1152b94b1889Sxiaofeibao-xjtu } 1153b94b1889Sxiaofeibao-xjtu } 1154b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1155b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1156b94b1889Sxiaofeibao-xjtu val vlmax = 4 1157b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1158b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1159b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1160b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1161b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1162b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1163b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1164b94b1889Sxiaofeibao-xjtu } 1165b94b1889Sxiaofeibao-xjtu } 1166b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1167b94b1889Sxiaofeibao-xjtu val vlmax = 8 1168b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1169b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1170b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1171b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1172b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1173b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1174b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1175b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1176b94b1889Sxiaofeibao-xjtu } 1177b94b1889Sxiaofeibao-xjtu } 1178b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1179b94b1889Sxiaofeibao-xjtu val vlmax = 16 1180b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1181b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1182b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1183b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1184b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1185b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1186b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1187b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1188b94b1889Sxiaofeibao-xjtu } 1189b94b1889Sxiaofeibao-xjtu } 1190b94b1889Sxiaofeibao-xjtu } 1191b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1192b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1193b94b1889Sxiaofeibao-xjtu val vlmax = 2 1194b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1195b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1196b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1197b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1198b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1199b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1200b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1201b94b1889Sxiaofeibao-xjtu } 1202b94b1889Sxiaofeibao-xjtu } 1203b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1204b94b1889Sxiaofeibao-xjtu val vlmax = 4 1205b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1206b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1207b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1208b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1209b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1210b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1211b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1212b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1213b94b1889Sxiaofeibao-xjtu } 1214b94b1889Sxiaofeibao-xjtu } 1215b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1216b94b1889Sxiaofeibao-xjtu val vlmax = 8 1217b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1218b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1219b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1220b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1221b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1222b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1223b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1224b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1225b94b1889Sxiaofeibao-xjtu } 1226b94b1889Sxiaofeibao-xjtu } 1227b94b1889Sxiaofeibao-xjtu } 1228b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1229b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1230b94b1889Sxiaofeibao-xjtu val vlmax = 2 1231b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1232b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1233b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1234b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1235b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1236b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1237b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1238b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1239b94b1889Sxiaofeibao-xjtu } 1240b94b1889Sxiaofeibao-xjtu } 1241b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1242b94b1889Sxiaofeibao-xjtu val vlmax = 4 1243b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1244b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1245b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1246b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1247b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1248b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1249b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1250b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1251b94b1889Sxiaofeibao-xjtu } 1252b94b1889Sxiaofeibao-xjtu } 1253b94b1889Sxiaofeibao-xjtu } 1254b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1255b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1256b94b1889Sxiaofeibao-xjtu val vlmax = 2 1257b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1258b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1259b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1260b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1261b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1262b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1263b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1264b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1265b94b1889Sxiaofeibao-xjtu } 1266b94b1889Sxiaofeibao-xjtu } 1267b94b1889Sxiaofeibao-xjtu } 1268b94b1889Sxiaofeibao-xjtu } 1269d6059658SZiyue Zhang 127017ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1271d6059658SZiyue Zhang // i to vector move 1272d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1273d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1274d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1275fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1276fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1277b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1278fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1279d91483a6Sfdy // LMUL 1280d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1281d91483a6Sfdy for (j <- 0 to i) { 12824ee69032SzhanglyGit val old_vd = if (j == 0) { 12834ee69032SzhanglyGit dest + i.U 1284fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 12854ee69032SzhanglyGit val vd = if (j == i) { 12864ee69032SzhanglyGit dest + i.U 1287fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1288fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1289fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1290d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1291d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1292d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1293d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1294d91483a6Sfdy } 1295d91483a6Sfdy } 1296d91483a6Sfdy 129717ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1298d6059658SZiyue Zhang // i to vector move 1299d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1300d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1301d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1302fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1303fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1304b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1305fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1306d91483a6Sfdy // LMUL 1307d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1308d91483a6Sfdy for (j <- (0 to i).reverse) { 1309d91483a6Sfdy when(i.U < lmul) { 13104ee69032SzhanglyGit val old_vd = if (j == 0) { 13114ee69032SzhanglyGit dest + lmul - 1.U - i.U 1312fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13134ee69032SzhanglyGit val vd = if (j == i) { 13144ee69032SzhanglyGit dest + lmul - 1.U - i.U 1315fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1316fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1317fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1318d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1319d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1320d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1321d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1322d91483a6Sfdy } 1323d91483a6Sfdy } 1324d91483a6Sfdy } 1325d91483a6Sfdy 132617ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1327d91483a6Sfdy // LMUL 1328d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1329d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1330d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1331d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1332d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1333d91483a6Sfdy csBundle(i).rfWen := false.B 1334cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1335d91483a6Sfdy csBundle(i).vecWen := true.B 1336d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1337d91483a6Sfdy csBundle(i).lsrc(1) := src2 1338d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1339d91483a6Sfdy csBundle(i).ldest := ldest 1340d91483a6Sfdy csBundle(i).uopIdx := i.U 1341d91483a6Sfdy } 1342cd2c45feSZiyue Zhang csBundle(lmul - 1.U).rfWen := true.B 1343cd2c45feSZiyue Zhang csBundle(lmul - 1.U).fpWen := false.B 1344d91483a6Sfdy csBundle(lmul - 1.U).vecWen := false.B 1345cd2c45feSZiyue Zhang csBundle(lmul - 1.U).ldest := dest 1346d91483a6Sfdy } 1347d91483a6Sfdy 134817ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1349d91483a6Sfdy // LMUL 1350d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1351d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1352d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1353d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1354d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1355d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1356d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1357d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1358d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1359d91483a6Sfdy 1360d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1361d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1362d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1363d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1364d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1365d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1366d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1367d91483a6Sfdy } 1368d91483a6Sfdy } 1369d91483a6Sfdy 137017ec87f2SXuan Hu is(UopSplitType.VEC_M0X_VFIRST) { 1371d91483a6Sfdy // LMUL 1372cd2c45feSZiyue Zhang csBundle(0).rfWen := true.B 1373cd2c45feSZiyue Zhang csBundle(0).fpWen := false.B 1374cd2c45feSZiyue Zhang csBundle(0).vecWen := false.B 1375cd2c45feSZiyue Zhang csBundle(0).ldest := dest 1376d91483a6Sfdy } 1377189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1378189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1379189ec863SzhanglyGit when(i.U < lmul){ 1380189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1381189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1382189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1383189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1384189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1385189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1386189ec863SzhanglyGit } otherwise { 1387189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1388189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1389189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1390189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1391189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1392189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1393189ec863SzhanglyGit } 1394189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1395189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1396189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1397189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1398189ec863SzhanglyGit } 1399189ec863SzhanglyGit } 1400189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1401189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1402189ec863SzhanglyGit for (i <- 0 until len) 1403189ec863SzhanglyGit for (j <- 0 until len) { 1404189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1405189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1406189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1407189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1408189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1409189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1410189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1411189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1412189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1413189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1414189ec863SzhanglyGit } 1415189ec863SzhanglyGit } 1416aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1417189ec863SzhanglyGit is("b001".U ){ 1418189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1419189ec863SzhanglyGit } 1420189ec863SzhanglyGit is("b010".U ){ 1421189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1422189ec863SzhanglyGit } 1423189ec863SzhanglyGit is("b011".U ){ 1424189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1425189ec863SzhanglyGit } 1426189ec863SzhanglyGit } 1427189ec863SzhanglyGit } 1428189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1429189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1430189ec863SzhanglyGit for (i <- 0 until len) 1431189ec863SzhanglyGit for (j <- 0 until len) { 1432fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1433189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1434189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1435fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1436189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1437fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1438189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1439fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1440189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1441189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1442189ec863SzhanglyGit } 1443189ec863SzhanglyGit } 1444d6059658SZiyue Zhang // i to vector move 1445189ec863SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 1446189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1447189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1448fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1449fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1450b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 145193a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 145293a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1453fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1454189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1455783e318eSsinceforYy switch(vlmulReg) { 1456189ec863SzhanglyGit is("b001".U ){ 1457189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1458189ec863SzhanglyGit } 1459189ec863SzhanglyGit is("b010".U ){ 1460189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1461189ec863SzhanglyGit } 1462189ec863SzhanglyGit is("b011".U ){ 1463189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1464189ec863SzhanglyGit } 1465189ec863SzhanglyGit } 1466189ec863SzhanglyGit } 1467189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1468189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1469189ec863SzhanglyGit for (i <- 0 until len) 1470189ec863SzhanglyGit for (j <- 0 until len) { 1471189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1472189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1473189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1474189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1475189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1476189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1477189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1478189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1479189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1480189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1481189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1482189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1483189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1484189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1485189ec863SzhanglyGit } 1486189ec863SzhanglyGit } 1487189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1488189ec863SzhanglyGit for (i <- 0 until len) 1489189ec863SzhanglyGit for (j <- 0 until len) { 1490189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1491189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1492189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1493189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1494189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1495189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1496189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1497189ec863SzhanglyGit } 1498189ec863SzhanglyGit } 149993a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 150093a5bfb8SZiyue Zhang for (i <- 0 until len) 150193a5bfb8SZiyue Zhang for (j <- 0 until len) { 150293a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 150393a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 150493a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 150593a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 150693a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 150793a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 150893a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 150993a5bfb8SZiyue Zhang } 151093a5bfb8SZiyue Zhang } 151193a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 151293a5bfb8SZiyue Zhang for (i <- 0 until len) 151393a5bfb8SZiyue Zhang for (j <- 0 until len) { 151493a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 151593a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 151693a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 151793a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 151893a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 151993a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 152093a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 152193a5bfb8SZiyue Zhang } 152293a5bfb8SZiyue Zhang } 1523aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1524189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 152593a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 152693a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 152793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 152893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1529189ec863SzhanglyGit }.otherwise{ 1530189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1531189ec863SzhanglyGit } 153293a5bfb8SZiyue Zhang switch(vlmulReg) { 1533189ec863SzhanglyGit is("b001".U) { 1534aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1535189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 153693a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 153793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 153893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 153993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1540189ec863SzhanglyGit }.otherwise{ 1541189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1542189ec863SzhanglyGit } 1543189ec863SzhanglyGit } 1544189ec863SzhanglyGit is("b010".U) { 1545aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1546189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 154793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 154893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 154993a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 155093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1551189ec863SzhanglyGit }.otherwise{ 1552189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1553189ec863SzhanglyGit } 1554189ec863SzhanglyGit } 1555189ec863SzhanglyGit is("b011".U) { 155693a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 155793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 155893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 155993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 156093a5bfb8SZiyue Zhang }.otherwise{ 1561189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1562189ec863SzhanglyGit } 1563189ec863SzhanglyGit } 1564189ec863SzhanglyGit } 156593a5bfb8SZiyue Zhang } 1566189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1567189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1568189ec863SzhanglyGit for (i <- 0 until len) { 1569189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1570189ec863SzhanglyGit for (j <- 0 until jlen) { 1571189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1572189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 1573189ec863SzhanglyGit if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1574189ec863SzhanglyGit } 15755da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 15765da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 15775da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 15785da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 15795da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(3) := SrcType.vp 1580189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 1581189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1582189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 15835da52072SsinceforYy csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U 1584189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1585189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1586189ec863SzhanglyGit } 1587189ec863SzhanglyGit } 1588189ec863SzhanglyGit } 1589aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1590189ec863SzhanglyGit is("b001".U ){ 1591189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1592189ec863SzhanglyGit } 1593189ec863SzhanglyGit is("b010".U ){ 1594189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1595189ec863SzhanglyGit } 1596189ec863SzhanglyGit is("b011".U ){ 1597189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1598189ec863SzhanglyGit } 1599189ec863SzhanglyGit } 1600189ec863SzhanglyGit } 16010a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 16020a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16030a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 16040a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 16050a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 16060a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16070a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16080a34fc22SZiyue Zhang } 16090a34fc22SZiyue Zhang } 1610c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16114ee69032SzhanglyGit /* 16124ee69032SzhanglyGit FMV.D.X 16134ee69032SzhanglyGit */ 16144ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16154ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16164ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 16174ee69032SzhanglyGit csBundle(0).ldest := FP_TMP_REG_MV.U 1618964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1619964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 16204ee69032SzhanglyGit csBundle(0).rfWen := false.B 16214ee69032SzhanglyGit csBundle(0).fpWen := true.B 16224ee69032SzhanglyGit csBundle(0).vecWen := false.B 162331c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16244ee69032SzhanglyGit //LMUL 16254ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 16264ee69032SzhanglyGit csBundle(i + 1).srcType(0) := SrcType.fp 16274ee69032SzhanglyGit csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 16284dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16294ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16304ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 163131c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16324ee69032SzhanglyGit } 16334aa00286SXuan Hu csBundle.head.waitForward := isUsSegment 16344aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isUsSegment 16354ee69032SzhanglyGit } 1636c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1637c4501a6fSZiyue-Zhang /* 1638c4501a6fSZiyue-Zhang FMV.D.X 1639c4501a6fSZiyue-Zhang */ 1640c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1641c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1642c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1643c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1644964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1645964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1646c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1647c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1648c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 164931c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1650c4501a6fSZiyue-Zhang 16516a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16526a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1653e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 16546a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1655c4501a6fSZiyue-Zhang csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U 1656964d9a87SZiyue Zhang csBundle(1).fuType := FuType.i2v.U 1657964d9a87SZiyue Zhang csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1658c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1659c4501a6fSZiyue-Zhang csBundle(1).fpWen := true.B 1660c4501a6fSZiyue-Zhang csBundle(1).vecWen := false.B 166131c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1662c4501a6fSZiyue-Zhang 1663c4501a6fSZiyue-Zhang //LMUL 1664c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1665c4501a6fSZiyue-Zhang csBundle(i + 2).srcType(0) := SrcType.fp 16666a926cf7SXuan Hu csBundle(i + 2).srcType(1) := SrcType.fp 1667c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U 1668c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 16694dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1670c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1671c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 167231c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1673c4501a6fSZiyue-Zhang } 16744aa00286SXuan Hu csBundle.head.waitForward := isSdSegment 16754aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isSdSegment 1676c4501a6fSZiyue-Zhang } 1677c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 16782de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE(lmul:Int, nf:Int): Unit ={ 167955f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16802de01baaSZiyue Zhang val vecWen = if (i < lmul * nf) true.B else false.B 16812de01baaSZiyue Zhang val src2Type = if (i < lmul * nf) SrcType.vp else SrcType.no 16822de01baaSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.fp 16832de01baaSZiyue Zhang csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 16842de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := SrcType.no 168555f7bedaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 16862de01baaSZiyue Zhang csBundle(i + 1).srcType(2) := src2Type 16872de01baaSZiyue Zhang csBundle(i + 1).lsrc(2) := dest + i.U 168855f7bedaSZiyue Zhang csBundle(i + 1).ldest := dest + i.U 16892de01baaSZiyue Zhang csBundle(i + 1).rfWen := false.B 16902de01baaSZiyue Zhang csBundle(i + 1).fpWen := false.B 16912de01baaSZiyue Zhang csBundle(i + 1).vecWen := vecWen 169255f7bedaSZiyue Zhang csBundle(i + 1).uopIdx := i.U 169355f7bedaSZiyue Zhang csBundle(i + 1).vlsInstr := true.B 169455f7bedaSZiyue Zhang } 169555f7bedaSZiyue Zhang } 16962de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(emul:Int): Unit ={ 16972de01baaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16982de01baaSZiyue Zhang val src1Type = if (i < emul) SrcType.vp else SrcType.no 16992de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := src1Type 17002de01baaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17012de01baaSZiyue Zhang } 17022de01baaSZiyue Zhang } 170355f7bedaSZiyue Zhang 17040cd00663SzhanglyGit val vlmul = vlmulReg 17050cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 17060cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1707c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 170819d66d7fSXuan Hu val simple_lmul = MuxLookup(vlmul, 0.U(2.W))(Array( 1709c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1710c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1711c4501a6fSZiyue-Zhang "b011".U -> 3.U 1712c4501a6fSZiyue-Zhang )) 171319d66d7fSXuan Hu val simple_emul = MuxLookup(vemul, 0.U(2.W))(Array( 1714c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1715c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1716c4501a6fSZiyue-Zhang "b011".U -> 3.U 1717c4501a6fSZiyue-Zhang )) 1718c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1719c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1720c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1721c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1722964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1723964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1724c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1725c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1726c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 172731c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1728c4501a6fSZiyue-Zhang 1729c4501a6fSZiyue-Zhang //LMUL 173055f7bedaSZiyue Zhang when(nf === 0.U) { 173155f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 173255f7bedaSZiyue Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul) 1733c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1734c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1735c4501a6fSZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.fp 1736c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 1737c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1738792b1339SAnzooooo csBundle(i + 1).srcType(2) := SrcType.vp 173955f7bedaSZiyue Zhang // lsrc2 is old vd 1740792b1339SAnzooooo csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1741c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1742c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 174331c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1744c4501a6fSZiyue-Zhang } 174555f7bedaSZiyue Zhang }.otherwise{ 174655f7bedaSZiyue Zhang // nf > 1, is segment indexed load/store 17472de01baaSZiyue Zhang // gen src0, vd 17482de01baaSZiyue Zhang switch(simple_lmul) { 17492de01baaSZiyue Zhang is(0.U) { 17502de01baaSZiyue Zhang switch(nf) { 17512de01baaSZiyue Zhang is(1.U) { 17522de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 2) 175355f7bedaSZiyue Zhang } 17542de01baaSZiyue Zhang is(2.U) { 17552de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 3) 175655f7bedaSZiyue Zhang } 17572de01baaSZiyue Zhang is(3.U) { 17582de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 4) 17592de01baaSZiyue Zhang } 17602de01baaSZiyue Zhang is(4.U) { 17612de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 5) 17622de01baaSZiyue Zhang } 17632de01baaSZiyue Zhang is(5.U) { 17642de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 6) 17652de01baaSZiyue Zhang } 17662de01baaSZiyue Zhang is(6.U) { 17672de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 7) 17682de01baaSZiyue Zhang } 17692de01baaSZiyue Zhang is(7.U) { 17702de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 8) 17712de01baaSZiyue Zhang } 17722de01baaSZiyue Zhang } 17732de01baaSZiyue Zhang } 17742de01baaSZiyue Zhang is(1.U) { 17752de01baaSZiyue Zhang switch(nf) { 17762de01baaSZiyue Zhang is(1.U) { 17772de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 2) 17782de01baaSZiyue Zhang } 17792de01baaSZiyue Zhang is(2.U) { 17802de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 3) 17812de01baaSZiyue Zhang } 17822de01baaSZiyue Zhang is(3.U) { 17832de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 4) 17842de01baaSZiyue Zhang } 17852de01baaSZiyue Zhang } 17862de01baaSZiyue Zhang } 17872de01baaSZiyue Zhang is(2.U) { 17882de01baaSZiyue Zhang switch(nf) { 17892de01baaSZiyue Zhang is(1.U) { 17902de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(4, 2) 17912de01baaSZiyue Zhang } 17922de01baaSZiyue Zhang } 17932de01baaSZiyue Zhang } 17942de01baaSZiyue Zhang } 17952de01baaSZiyue Zhang 17962de01baaSZiyue Zhang // gen src1 17972de01baaSZiyue Zhang switch(simple_emul) { 17982de01baaSZiyue Zhang is(0.U) { 17992de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(1) 18002de01baaSZiyue Zhang } 18012de01baaSZiyue Zhang is(1.U) { 18022de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(2) 18032de01baaSZiyue Zhang } 18042de01baaSZiyue Zhang is(2.U) { 18052de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(4) 18062de01baaSZiyue Zhang } 18072de01baaSZiyue Zhang is(3.U) { 18082de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(8) 180955f7bedaSZiyue Zhang } 181055f7bedaSZiyue Zhang } 1811*7635b2a1SZiyue Zhang 1812*7635b2a1SZiyue Zhang // when is vstore instructions, not set vecwen 1813*7635b2a1SZiyue Zhang when(isVstore) { 1814*7635b2a1SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 1815*7635b2a1SZiyue Zhang csBundle(i + 1).vecWen := false.B 1816*7635b2a1SZiyue Zhang } 1817*7635b2a1SZiyue Zhang } 181855f7bedaSZiyue Zhang } 18194aa00286SXuan Hu csBundle.head.waitForward := isIxSegment 18204aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isIxSegment 1821c4501a6fSZiyue-Zhang } 1822d91483a6Sfdy } 1823d91483a6Sfdy 1824d91483a6Sfdy //readyFromRename Counter 1825e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1826e25c13faSXuan Hu 1827e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1828e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1829d91483a6Sfdy 1830189ec863SzhanglyGit switch(state) { 1831e25c13faSXuan Hu is(s_idle) { 1832e25c13faSXuan Hu when (inValid) { 1833e25c13faSXuan Hu stateNext := s_active 1834e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1835d91483a6Sfdy } 1836e25c13faSXuan Hu } 1837e25c13faSXuan Hu is(s_active) { 1838e25c13faSXuan Hu when (thisAllOut) { 1839e25c13faSXuan Hu when (inValid) { 1840e25c13faSXuan Hu stateNext := s_active 1841e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1842e25c13faSXuan Hu }.otherwise { 1843e25c13faSXuan Hu stateNext := s_idle 1844e25c13faSXuan Hu uopResNext := 0.U 1845e25c13faSXuan Hu } 1846e25c13faSXuan Hu }.otherwise { 1847e25c13faSXuan Hu stateNext := s_active 1848e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1849e25c13faSXuan Hu } 1850d91483a6Sfdy } 1851d91483a6Sfdy } 1852d91483a6Sfdy 1853e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1854e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1855189ec863SzhanglyGit 1856e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1857d91483a6Sfdy 1858d91483a6Sfdy for(i <- 0 until RenameWidth) { 1859e25c13faSXuan Hu outValids(i) := complexNum > i.U 1860e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1861d91483a6Sfdy } 1862d91483a6Sfdy 1863e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1864e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1865d91483a6Sfdy 1866e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1867e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1868e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1869e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1870e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1871e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1872e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1873e25c13faSXuan Hu// 1874e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1875e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1876e25c13faSXuan Hu// 0.U) 1877e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1878e25c13faSXuan Hu// case(dst, i) => 1879e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1880e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1881e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1882e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1883e25c13faSXuan Hu// ).toSeq) 1884e25c13faSXuan Hu// } 1885e25c13faSXuan Hu// 1886e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1887e25c13faSXuan Hu// case (dst, i) => 1888e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1889e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1890e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1891e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1892e25c13faSXuan Hu// ).toSeq) 1893e25c13faSXuan Hu// } 1894e25c13faSXuan Hu// 1895e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1896e25c13faSXuan Hu// io.deq.complexNum := complexNum 1897e25c13faSXuan Hu// io.deq.validToRename := validToRename 1898e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1899d91483a6Sfdy} 1900