1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 3955f7bedaSZiyue Zhang val src = IO(Input(UInt(4.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 4255f7bedaSZiyue Zhang def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, uopIdx:Int): (Int, Int) ={ 4355f7bedaSZiyue Zhang // only consider non segment indexed load/store 44c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 45c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 46de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 4755f7bedaSZiyue Zhang if (uopIdx == i) { 4855f7bedaSZiyue Zhang return (i, i / offset) 49c4501a6fSZiyue-Zhang } 50c4501a6fSZiyue-Zhang } 51c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 52c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 53de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 5455f7bedaSZiyue Zhang if (uopIdx == i) { 5555f7bedaSZiyue Zhang return (i / offset, i) 56c4501a6fSZiyue-Zhang } 57c4501a6fSZiyue-Zhang } 58c4501a6fSZiyue-Zhang } 5955f7bedaSZiyue Zhang return (0, 0) 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang // strided load/store 6255f7bedaSZiyue Zhang var combVemulNf : Seq[(Int, Int, Int, Int)] = Seq() 63c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 64c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 6555f7bedaSZiyue Zhang var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, uopIdx) 66c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 67c4501a6fSZiyue-Zhang var offsetVd = offset._2 6855f7bedaSZiyue Zhang combVemulNf :+= (emul, lmul, offsetVs2, offsetVd) 69c4501a6fSZiyue-Zhang } 70c4501a6fSZiyue-Zhang } 710cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 7255f7bedaSZiyue Zhang case (emul, lmul, offsetVs2, offsetVd) => 7355f7bedaSZiyue Zhang (BitPat((emul << 2 | lmul).U(4.W)), BitPat((offsetVs2 << 3 | offsetVd).U(6.W))) 7455f7bedaSZiyue Zhang }, BitPat.N(6))) 75c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 76c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 77c4501a6fSZiyue-Zhang} 78d91483a6Sfdy 79d91483a6Sfdytrait VectorConstants { 80d91483a6Sfdy val MAX_VLMUL = 8 81189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 82e4e68f86Sxiaofeibao val VECTOR_COMPRESS = 1 // in v0 regfile 83c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 84d91483a6Sfdy} 85d91483a6Sfdy 86d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 87e25c13faSXuan Hu val redirect = Input(Bool()) 88d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 8996a12457Ssinsanction val vtypeBypass = Input(new VType) 90e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 91e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 92e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 93e25c13faSXuan Hu val uopInfo = new UopInfo 94e25c13faSXuan Hu })) 95e25c13faSXuan Hu val out = new Bundle { 96e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 97e25c13faSXuan Hu } 98e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 99d91483a6Sfdy} 10017ec87f2SXuan Hu 101d91483a6Sfdy/** 102d91483a6Sfdy * @author zly 103d91483a6Sfdy */ 104d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 105d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 106d91483a6Sfdy 107e25c13faSXuan Hu // alias 108e25c13faSXuan Hu private val inReady = io.in.ready 109e25c13faSXuan Hu private val inValid = io.in.valid 110e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 111229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 112e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 113e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 114e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 115e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 116e25c13faSXuan Hu private val outComplexNum = io.complexNum 117e25c13faSXuan Hu 118d91483a6Sfdy val maxUopSize = MaxUopSize 119229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 120229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 121229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 122229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 123229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 124229ab603SXuan Hu } 125229ab603SXuan Hu } 126229ab603SXuan Hu 127e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 128e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 129d91483a6Sfdy //input bits 130e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 131d91483a6Sfdy 132e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 133e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 134e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1357f9f0a79SzhanglyGit 136e25c13faSXuan Hu val nf = instFields.NF 137e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 138d91483a6Sfdy 139d91483a6Sfdy //output of DecodeUnit 140e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 141e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1427f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 143189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 144d91483a6Sfdy 14555f7bedaSZiyue Zhang val indexedLSRegOffset = Seq.tabulate(MAX_VLMUL)(i => Module(new indexedLSUopTable(i))) 146c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 147c4501a6fSZiyue-Zhang 148d91483a6Sfdy //pre decode 149e25c13faSXuan Hu lmul := latchedUopInfo.lmul 150e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 151e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 152e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 153229ab603SXuan Hu 154d91483a6Sfdy //Type of uop Div 155e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 156e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 157d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 158395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 159d91483a6Sfdy 1607635b2a1SZiyue Zhang val isVstore = FuType.isVStore(latchedInst.fuType) 1617635b2a1SZiyue Zhang 162e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 163e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 164e25c13faSXuan Hu 165e25c13faSXuan Hu //uops dispatch 166e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 167e25c13faSXuan Hu val state = RegInit(s_idle) 168e25c13faSXuan Hu val stateNext = WireDefault(state) 169e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 170e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 171e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 172964d9a87SZiyue Zhang val e64 = 3.U(2.W) 1734aa00286SXuan Hu val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U) 1744aa00286SXuan Hu val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U 1754aa00286SXuan Hu val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U 1767f9f0a79SzhanglyGit 177d91483a6Sfdy //uop div up to maxUopSize 178d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 179e25c13faSXuan Hu csBundle.foreach { case dst => 180e25c13faSXuan Hu dst := latchedInst 181e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 182e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 183d91483a6Sfdy dst.firstUop := false.B 184d91483a6Sfdy dst.lastUop := false.B 18531c51290Szhanglinjuan dst.vlsInstr := false.B 186d91483a6Sfdy } 187d91483a6Sfdy 188d91483a6Sfdy csBundle(0).firstUop := true.B 189d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 190d91483a6Sfdy 191189ec863SzhanglyGit switch(typeOfSplit) { 192e25c13faSXuan Hu is(UopSplitType.VSET) { 1934cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 194189ec863SzhanglyGit when(isVsetSimple) { 1954cdab2a9SXuan Hu // Default 1964cdab2a9SXuan Hu // uop0 set rd, never flushPipe 197d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 198d91483a6Sfdy csBundle(0).flushPipe := false.B 1991436b764SZiyue Zhang csBundle(0).blockBackward := false.B 200d91483a6Sfdy csBundle(0).rfWen := true.B 2014cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 202430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 203e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 204e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 2054cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 206d8ceb649SZiyue Zhang // write nothing, uop0 is a nop instruction 207d8ceb649SZiyue Zhang csBundle(0).rfWen := false.B 208d8ceb649SZiyue Zhang csBundle(0).fpWen := false.B 209d8ceb649SZiyue Zhang csBundle(0).vecWen := false.B 210e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2114cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 212b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 213b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 214b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 215b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 216b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2174cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2184cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2194cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2204cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 2210f423558SZiyue-Zhang csBundle(0).lsrc(0) := src2 222d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 223c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 224964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 225964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 226964d9a87SZiyue Zhang csBundle(0).rfWen := false.B 227c8cff56fSsinsanction csBundle(0).fpWen := false.B 228c8cff56fSsinsanction csBundle(0).vecWen := true.B 229e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2304cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 231d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2324cdab2a9SXuan Hu // vl 233b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 234b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 235b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 236b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 237b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2384cdab2a9SXuan Hu // vtype 239c8cff56fSsinsanction csBundle(1).srcType(1) := SrcType.vp 240c8cff56fSsinsanction csBundle(1).lsrc(1) := VECTOR_TMP_REG_LMUL.U 241e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 242e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 243430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 24417d9db4eSZiyue Zhang }.elsewhen(dest === 0.U) { 24517d9db4eSZiyue Zhang // write nothing, uop0 is a nop instruction 24617d9db4eSZiyue Zhang csBundle(0).rfWen := false.B 24717d9db4eSZiyue Zhang csBundle(0).fpWen := false.B 24817d9db4eSZiyue Zhang csBundle(0).vecWen := false.B 249e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 250e03e0c5bSZiyue Zhang }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType)) { 251e03e0c5bSZiyue Zhang // because vsetvl may modified src2 when src2 == rd, 252e03e0c5bSZiyue Zhang // we need to modify vd in second uop to avoid dependency 253e03e0c5bSZiyue Zhang // uop0 set vl 254e03e0c5bSZiyue Zhang csBundle(0).fuType := FuType.vsetiwf.U 255e03e0c5bSZiyue Zhang csBundle(0).ldest := Vl_IDX.U 256e03e0c5bSZiyue Zhang csBundle(0).rfWen := false.B 257e03e0c5bSZiyue Zhang csBundle(0).vlWen := true.B 258e03e0c5bSZiyue Zhang // uop1 set rd 259e03e0c5bSZiyue Zhang csBundle(1).fuType := FuType.vsetiwi.U 260e03e0c5bSZiyue Zhang csBundle(1).ldest := dest 261e03e0c5bSZiyue Zhang csBundle(1).rfWen := true.B 262e03e0c5bSZiyue Zhang csBundle(1).vlWen := false.B 263d91483a6Sfdy } 26496a12457Ssinsanction // use bypass vtype from vtypeGen 26596a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 26696a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 267d91483a6Sfdy } 268d91483a6Sfdy } 26917ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 270d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 271d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 272d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 273d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 274d91483a6Sfdy csBundle(i).ldest := dest + i.U 275d91483a6Sfdy csBundle(i).uopIdx := i.U 276d91483a6Sfdy } 277d91483a6Sfdy } 278684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 279395c8649SZiyue-Zhang /* 280b50f8edeSsinsanction f to vector move 281395c8649SZiyue-Zhang */ 282395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 283395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 284b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 285395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 286395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 287395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 288395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 289395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 290783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 291395c8649SZiyue-Zhang /* 292395c8649SZiyue-Zhang LMUL 293395c8649SZiyue-Zhang */ 294684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 295395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 296395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 297395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 298395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 299395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 300395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 301684d7aceSxiaofeibao-xjtu } 302684d7aceSxiaofeibao-xjtu } 30317ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 304d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 305d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 306d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 307d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 308d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 309d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 310d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 311d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 312d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 313d91483a6Sfdy } 314d91483a6Sfdy } 31517ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 316d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 317d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 318d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 319d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 320d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 321d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 322d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 323d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 324d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 325d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 326d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 327d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 328d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 329d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 330d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 331d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 332d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 333d91483a6Sfdy } 334d91483a6Sfdy } 33517ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 336d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 337d91483a6Sfdy csBundle(i).lsrc(1) := src2 338d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 339d91483a6Sfdy csBundle(i).ldest := dest + i.U 340d91483a6Sfdy csBundle(i).uopIdx := i.U 341d91483a6Sfdy } 342d91483a6Sfdy } 34317ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 344d91483a6Sfdy /* 345395c8649SZiyue-Zhang i/f to vector move 346d91483a6Sfdy */ 347395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 348d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 349b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 350d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3517c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 352395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 353395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 354d91483a6Sfdy csBundle(0).rfWen := false.B 3557c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3567c67deccSZiyue Zhang csBundle(0).vecWen := true.B 357d91483a6Sfdy /* 3587c67deccSZiyue Zhang vmv.s.x 359d91483a6Sfdy */ 3607c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3617c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 362d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3637c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 364d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 365d91483a6Sfdy csBundle(1).lsrc(2) := dest 366d91483a6Sfdy csBundle(1).ldest := dest 367d91483a6Sfdy csBundle(1).rfWen := false.B 368d91483a6Sfdy csBundle(1).fpWen := false.B 369d91483a6Sfdy csBundle(1).vecWen := true.B 3707c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 371d91483a6Sfdy } 37217ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 373d91483a6Sfdy /* 374d6059658SZiyue Zhang i to vector move 375d91483a6Sfdy */ 376e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 377d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 378b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 379d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 380fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 381fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 382b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 383fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 384783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 385fc85f18fSZiyue Zhang /* 386fc85f18fSZiyue Zhang LMUL 387fc85f18fSZiyue Zhang */ 388fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 389fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 390fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 391d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 392d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 393d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 394d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 395d91483a6Sfdy } 396d91483a6Sfdy } 39717ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 398d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 399d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 400d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 401d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 402d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 403d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 404d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 405d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 406d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 407d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 408d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 409d91483a6Sfdy } 410d91483a6Sfdy } 4113748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 412395c8649SZiyue-Zhang /* 413395c8649SZiyue-Zhang f to vector move 414395c8649SZiyue-Zhang */ 415395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 416395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 417b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 418395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 419395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 420395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 421395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 422395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 423395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 424395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 425395c8649SZiyue-Zhang 4263748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 427395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 428395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 4293748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 430395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 431395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 432395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 433395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 434395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 435395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 436395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 437395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 438395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4393748ec56Sxiaofeibao-xjtu } 4403748ec56Sxiaofeibao-xjtu } 44117ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 442d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 443d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 444d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 445d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 446d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 447d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 448d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 449d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 450d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 451d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 452d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 453d91483a6Sfdy } 454d91483a6Sfdy } 45517ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 456d91483a6Sfdy /* 457d6059658SZiyue Zhang i to vector move 458d91483a6Sfdy */ 459d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 460d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 461b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 462d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 463fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 464fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 465b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 466fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 467d91483a6Sfdy 468d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 469fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 470fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 471d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 472d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 473d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 474d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 475fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 476fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 477d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 478d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 479d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 480d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 481d91483a6Sfdy } 482d91483a6Sfdy } 48317ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 484d91483a6Sfdy /* 485d6059658SZiyue Zhang i to vector move 486d91483a6Sfdy */ 487d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 488d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 489b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 490d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 491fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 492fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 493b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 494fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 495d91483a6Sfdy 496d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 497fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 498fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 499d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 500d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 501d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 502d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 503fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 504fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 505d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 506d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 507d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 508d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 509d91483a6Sfdy } 510d91483a6Sfdy } 51117ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 512d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 513d91483a6Sfdy 514d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 515d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 516d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 517d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 518d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 519d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 520d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 521d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 522d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 523d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 524d91483a6Sfdy } 525d91483a6Sfdy } 5263748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 527395c8649SZiyue-Zhang /* 528395c8649SZiyue-Zhang f to vector move 529395c8649SZiyue-Zhang */ 530395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 531395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 532b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 533395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 534395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 535395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 536395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 537395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 538395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 539395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 540395c8649SZiyue-Zhang 5413748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 542395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 543395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 544395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 545395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 546395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 547395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 548395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 549395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 550395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 551395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 552395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 553395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5543748ec56Sxiaofeibao-xjtu } 5553748ec56Sxiaofeibao-xjtu } 55617ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 557d91483a6Sfdy /* 558d6059658SZiyue Zhang i to vector move 559d91483a6Sfdy */ 560e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 561d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 562b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 563d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 564fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 565fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 566b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 567fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 568d91483a6Sfdy 569d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 570fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 571fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 572d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 573d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 574d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 575d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 576fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 577fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 578d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 579d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 580d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 581d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 582d91483a6Sfdy } 583d91483a6Sfdy } 58417ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 585d91483a6Sfdy csBundle(0).lsrc(2) := dest 586d6f9198fSXuan Hu csBundle(0).ldest := dest 587d91483a6Sfdy csBundle(0).uopIdx := 0.U 588d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 589d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 590d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 591d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 592d6f9198fSXuan Hu csBundle(i).ldest := dest 593d91483a6Sfdy csBundle(i).uopIdx := i.U 594d91483a6Sfdy } 595d91483a6Sfdy } 596f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 597395c8649SZiyue-Zhang /* 598395c8649SZiyue-Zhang f to vector move 599395c8649SZiyue-Zhang */ 600395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 601395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 602b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 603395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 604395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 605395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 606395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 607395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 608395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 609395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 610395c8649SZiyue-Zhang //LMUL 611395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 612395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 613395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 614395c8649SZiyue-Zhang csBundle(1).ldest := dest 615395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 616f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 617395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 618395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 619395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 620395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 621395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 622395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 623f06d6d60Sxiaofeibao-xjtu } 624f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 625f06d6d60Sxiaofeibao-xjtu } 62617ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 627d91483a6Sfdy /* 628d6059658SZiyue Zhang i to vector move 629d91483a6Sfdy */ 630e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 631d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 632b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 633d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 634fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 635fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 636b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 637fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 638d91483a6Sfdy //LMUL 639fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 640fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 641d91483a6Sfdy csBundle(1).lsrc(2) := dest 642d6f9198fSXuan Hu csBundle(1).ldest := dest 643d91483a6Sfdy csBundle(1).uopIdx := 0.U 644d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 645fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 646fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 647d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 648d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 649d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 650d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 651d91483a6Sfdy } 652d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 653d91483a6Sfdy } 65417ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 655d91483a6Sfdy /* 656d6059658SZiyue Zhang i to vector move 657d91483a6Sfdy */ 658d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 659d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 660b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 661d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 662fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 663fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 664b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 665fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 666d91483a6Sfdy //LMUL 667fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 668fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 669d91483a6Sfdy csBundle(1).lsrc(2) := dest 670d91483a6Sfdy csBundle(1).ldest := dest 671d91483a6Sfdy csBundle(1).uopIdx := 0.U 672d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 673d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 674d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 675d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 676d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 677d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 678d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 679d91483a6Sfdy } 680d91483a6Sfdy } 68117ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 682395c8649SZiyue-Zhang /* 683b50f8edeSsinsanction f to vector move 684395c8649SZiyue-Zhang */ 685d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 686395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 687b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 688395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 689395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 690395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 691395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 692395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 693395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 694395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 695395c8649SZiyue-Zhang //LMUL 696395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 697395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 698395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 699395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 700395c8649SZiyue-Zhang csBundle(1).ldest := dest 701395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 702d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 703395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 704395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 705395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 706395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 707395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 708395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 709d91483a6Sfdy } 710d91483a6Sfdy } 71117ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 712d91483a6Sfdy /* 713d6059658SZiyue Zhang i to vector move 714d91483a6Sfdy */ 715d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 716d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 717b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 718d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 719fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 720fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 721b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 722fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 723d91483a6Sfdy //LMUL 724d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 725d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 726d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 727d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 728d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 729d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 730fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 731d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 732d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 733fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 734fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 735d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 736fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 737d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 738d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 739d91483a6Sfdy } 740d91483a6Sfdy } 7418cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 7428cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 743d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 744d91483a6Sfdy } 74517ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 746395c8649SZiyue-Zhang /* 747b50f8edeSsinsanction f to vector move 748395c8649SZiyue-Zhang */ 749395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 750395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 751b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 752395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 753395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 754395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 755395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 756395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 757395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 758395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 759d91483a6Sfdy //LMUL 760d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 761395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 762395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 763395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 764395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 765395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 766395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 767395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 768395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 769395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 770395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 771395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 772395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 773395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 774395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 775d91483a6Sfdy } 776395c8649SZiyue-Zhang } 777395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 778395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 779d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 780d91483a6Sfdy } 78117ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 782aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 783d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 784d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 785d91483a6Sfdy csBundle(0).lsrc(1) := src2 786d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 787d91483a6Sfdy csBundle(0).uopIdx := 0.U 788d91483a6Sfdy } 789aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 790d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 791d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 792d91483a6Sfdy csBundle(0).lsrc(1) := src2 793d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 794d91483a6Sfdy csBundle(0).uopIdx := 0.U 795d91483a6Sfdy 796d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 797d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 798d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 799d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 800d91483a6Sfdy csBundle(1).uopIdx := 1.U 801d91483a6Sfdy 802d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 803d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 804d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 805d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 806d91483a6Sfdy csBundle(2).uopIdx := 2.U 807d91483a6Sfdy } 808aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 809d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 810d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 811d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 812d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 813d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 814d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 815d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 816d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 817d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 818d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 819d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 820d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 821d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 822d91483a6Sfdy } 823d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 824d91483a6Sfdy csBundle(i).uopIdx := i.U 825d91483a6Sfdy } 826d91483a6Sfdy } 827caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 828caa15984SZiyue Zhang /* 829caa15984SZiyue Zhang * 2 <= vlmul <= 8 830caa15984SZiyue Zhang */ 831d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 832d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 833d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 834d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 835d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 836d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 837d91483a6Sfdy } 838d91483a6Sfdy } 839582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 840aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 841aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 842582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 843582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 844582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 845582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 846582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 847582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 848582849ffSxiaofeibao-xjtu } 849582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 850582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 851582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 852582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 853582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 854582849ffSxiaofeibao-xjtu } 855582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 856582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 857582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 858582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 859582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 860582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 861582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 862582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 863582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 864582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 865582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 866582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 867582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 868582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 869582849ffSxiaofeibao-xjtu } 870582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 871582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 872582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 873582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 874582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 875582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 876582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 877582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 878582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 879582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 880582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 881582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 882582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 883582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 884582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 885582849ffSxiaofeibao-xjtu } 886582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 887582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 888582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 889582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 890582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 891582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 892582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 893582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 894582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 895582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 896582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 897582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 898582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 899582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 900582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 901582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 902582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 903582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 904582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 905582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 906582849ffSxiaofeibao-xjtu } 907582849ffSxiaofeibao-xjtu } 908582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 909582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 910582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 911582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 912582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 913582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 914582849ffSxiaofeibao-xjtu } 915582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 916582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 917582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 918582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 919582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 920582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 921582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 922582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 923582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 924582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 925582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 926582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 927582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 928582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 929582849ffSxiaofeibao-xjtu } 930582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 931582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 932582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 933582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 934582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 935582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 936582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 937582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 938582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 939582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 940582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 941582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 942582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 943582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 944582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 945582849ffSxiaofeibao-xjtu } 946582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 947582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 948582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 949582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 950582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 951582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 952582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 953582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 954582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 955582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 956582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 957582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 958582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 959582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 960582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 961582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 962582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 963582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 964582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 965582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 966582849ffSxiaofeibao-xjtu } 967582849ffSxiaofeibao-xjtu } 968582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 969582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 970582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 971582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 972582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 973582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 974582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 975582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 976582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 977582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 978582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 979582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 980582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 981582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 982582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 983582849ffSxiaofeibao-xjtu } 984582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 985582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 986582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 987582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 988582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 989582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 990582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 991582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 992582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 993582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 994582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 995582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 996582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 997582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 998582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 999582849ffSxiaofeibao-xjtu } 1000582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1001582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1002582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1003582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1004582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 1005582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1006582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1007582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1008582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1009582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 1010582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1011582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 1012582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1013582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 1014582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 1015582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1016582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 1017582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 1018582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 1019582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 1020582849ffSxiaofeibao-xjtu } 1021582849ffSxiaofeibao-xjtu } 1022582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1023582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 1024582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1025582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1026582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1027582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1028582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1029582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1030582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1031582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1032582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1033582849ffSxiaofeibao-xjtu } 1034582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1035582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1036582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1037582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1038582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1039582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1040582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1041582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1042582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1043582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1044582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1045582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1046582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1047582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1048582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1049582849ffSxiaofeibao-xjtu } 1050582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1051582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1052582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1053582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1054582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1055582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1056582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1057582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1058582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1059582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1060582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1061582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1062582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1063582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1064582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1065582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1066582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1067582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1068582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1069582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1070582849ffSxiaofeibao-xjtu } 1071582849ffSxiaofeibao-xjtu } 1072582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1073582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1074582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1075582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1076582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1077582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1078582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1079582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1080582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1081582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1082582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1083582849ffSxiaofeibao-xjtu } 1084582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1085582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1086582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1087582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1088582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1089582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1090582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1091582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1092582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1093582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1094582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1095582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1096582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1097582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1098582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1099582849ffSxiaofeibao-xjtu } 1100582849ffSxiaofeibao-xjtu } 1101582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1102582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1103582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1104582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1105582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1106582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1107582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1108582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1109582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1110582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1111582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1112582849ffSxiaofeibao-xjtu } 1113582849ffSxiaofeibao-xjtu } 1114582849ffSxiaofeibao-xjtu } 1115d91483a6Sfdy 1116b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1117b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1118aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1119aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1120e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1121b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1122b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1123b94b1889Sxiaofeibao-xjtu val vlmax = 16 1124b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1125b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1126b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1127b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1128b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1129b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1130b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1131b94b1889Sxiaofeibao-xjtu } 1132b94b1889Sxiaofeibao-xjtu } 1133b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1134b94b1889Sxiaofeibao-xjtu val vlmax = 32 1135b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1136b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1137b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1138b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1139b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1140b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1141b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1142b94b1889Sxiaofeibao-xjtu } 1143b94b1889Sxiaofeibao-xjtu } 1144b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1145b94b1889Sxiaofeibao-xjtu val vlmax = 64 1146b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1147b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1148b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1149b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1150b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1151b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1152b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1153b94b1889Sxiaofeibao-xjtu } 1154b94b1889Sxiaofeibao-xjtu } 1155b94b1889Sxiaofeibao-xjtu } 1156b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1157b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1158b94b1889Sxiaofeibao-xjtu val vlmax = 8 1159b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1160b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1161b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1162b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1163b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1164b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1165b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1166b94b1889Sxiaofeibao-xjtu } 1167b94b1889Sxiaofeibao-xjtu } 1168b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1169b94b1889Sxiaofeibao-xjtu val vlmax = 16 1170b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1171b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1172b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1173b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1174b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1175b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1176b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1177b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1178b94b1889Sxiaofeibao-xjtu } 1179b94b1889Sxiaofeibao-xjtu } 1180b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1181b94b1889Sxiaofeibao-xjtu val vlmax = 32 1182b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1183b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1184b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1185b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1186b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1187b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1188b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1189b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1190b94b1889Sxiaofeibao-xjtu } 1191b94b1889Sxiaofeibao-xjtu } 1192b94b1889Sxiaofeibao-xjtu } 1193b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1194b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1195b94b1889Sxiaofeibao-xjtu val vlmax = 4 1196b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1197b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1198b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1199b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1200b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1201b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1202b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1203b94b1889Sxiaofeibao-xjtu } 1204b94b1889Sxiaofeibao-xjtu } 1205b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1206b94b1889Sxiaofeibao-xjtu val vlmax = 8 1207b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1208b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1209b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1210b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1211b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1212b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1213b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1214b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1215b94b1889Sxiaofeibao-xjtu } 1216b94b1889Sxiaofeibao-xjtu } 1217b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1218b94b1889Sxiaofeibao-xjtu val vlmax = 16 1219b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1220b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1221b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1222b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1223b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1224b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1225b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1226b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1227b94b1889Sxiaofeibao-xjtu } 1228b94b1889Sxiaofeibao-xjtu } 1229b94b1889Sxiaofeibao-xjtu } 1230b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1231b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1232b94b1889Sxiaofeibao-xjtu val vlmax = 2 1233b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1234b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1235b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1236b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1237b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1238b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1239b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1240b94b1889Sxiaofeibao-xjtu } 1241b94b1889Sxiaofeibao-xjtu } 1242b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1243b94b1889Sxiaofeibao-xjtu val vlmax = 4 1244b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1245b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1246b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1247b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1248b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1249b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1250b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1251b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1252b94b1889Sxiaofeibao-xjtu } 1253b94b1889Sxiaofeibao-xjtu } 1254b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1255b94b1889Sxiaofeibao-xjtu val vlmax = 8 1256b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1257b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1258b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1259b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1260b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1261b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1262b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1263b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1264b94b1889Sxiaofeibao-xjtu } 1265b94b1889Sxiaofeibao-xjtu } 1266b94b1889Sxiaofeibao-xjtu } 1267b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1268b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1269b94b1889Sxiaofeibao-xjtu val vlmax = 2 1270b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1271b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1272b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1273b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1274b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1275b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1276b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1277b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1278b94b1889Sxiaofeibao-xjtu } 1279b94b1889Sxiaofeibao-xjtu } 1280b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1281b94b1889Sxiaofeibao-xjtu val vlmax = 4 1282b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1283b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1284b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1285b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1286b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1287b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1288b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1289b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1290b94b1889Sxiaofeibao-xjtu } 1291b94b1889Sxiaofeibao-xjtu } 1292b94b1889Sxiaofeibao-xjtu } 1293b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1294b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1295b94b1889Sxiaofeibao-xjtu val vlmax = 2 1296b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1297b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1298b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1299b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1300b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1301b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1302b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1303b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1304b94b1889Sxiaofeibao-xjtu } 1305b94b1889Sxiaofeibao-xjtu } 1306b94b1889Sxiaofeibao-xjtu } 1307b94b1889Sxiaofeibao-xjtu } 1308d6059658SZiyue Zhang 130917ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1310d6059658SZiyue Zhang // i to vector move 1311e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1312d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1313b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1314d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1315fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1316fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1317b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1318fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1319d91483a6Sfdy // LMUL 1320d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1321d91483a6Sfdy for (j <- 0 to i) { 13224ee69032SzhanglyGit val old_vd = if (j == 0) { 13234ee69032SzhanglyGit dest + i.U 1324fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13254ee69032SzhanglyGit val vd = if (j == i) { 13264ee69032SzhanglyGit dest + i.U 1327fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1328fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1329fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1330d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1331d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1332d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1333d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1334d91483a6Sfdy } 1335d91483a6Sfdy } 1336d91483a6Sfdy 133717ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1338d6059658SZiyue Zhang // i to vector move 1339e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1340d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1341b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1342d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1343fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1344fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1345b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1346fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1347d91483a6Sfdy // LMUL 1348d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1349d91483a6Sfdy for (j <- (0 to i).reverse) { 1350d91483a6Sfdy when(i.U < lmul) { 13514ee69032SzhanglyGit val old_vd = if (j == 0) { 13524ee69032SzhanglyGit dest + lmul - 1.U - i.U 1353fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13544ee69032SzhanglyGit val vd = if (j == i) { 13554ee69032SzhanglyGit dest + lmul - 1.U - i.U 1356fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1357fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1358fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1359d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1360d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1361d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1362d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1363d91483a6Sfdy } 1364d91483a6Sfdy } 1365d91483a6Sfdy } 1366d91483a6Sfdy 136717ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1368d91483a6Sfdy // LMUL 1369d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1370d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1371d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1372d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1373d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1374d91483a6Sfdy csBundle(i).rfWen := false.B 1375cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1376d91483a6Sfdy csBundle(i).vecWen := true.B 1377d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1378d91483a6Sfdy csBundle(i).lsrc(1) := src2 1379d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1380d91483a6Sfdy csBundle(i).ldest := ldest 1381d91483a6Sfdy csBundle(i).uopIdx := i.U 1382d91483a6Sfdy } 1383*762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).rfWen := Mux(dest === 0.U, false.B, true.B) 1384*762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).fpWen := false.B 1385*762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).vecWen := false.B 1386*762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).ldest := dest 1387d91483a6Sfdy } 1388d91483a6Sfdy 138917ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1390d91483a6Sfdy // LMUL 1391d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1392d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1393d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1394d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1395d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1396d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1397d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1398d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1399d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1400d91483a6Sfdy 1401d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1402d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1403d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1404d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1405d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1406d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1407d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1408d91483a6Sfdy } 1409d91483a6Sfdy } 1410189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1411189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1412189ec863SzhanglyGit when(i.U < lmul){ 1413189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1414189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1415189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1416189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1417189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1418189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1419189ec863SzhanglyGit } otherwise { 1420189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1421189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1422189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1423189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1424189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1425189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1426189ec863SzhanglyGit } 1427189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1428189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1429189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1430189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1431189ec863SzhanglyGit } 1432189ec863SzhanglyGit } 1433189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1434189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1435189ec863SzhanglyGit for (i <- 0 until len) 1436189ec863SzhanglyGit for (j <- 0 until len) { 1437189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1438189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1439189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1440189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1441189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1442189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1443189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1444189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1445189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1446189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1447189ec863SzhanglyGit } 1448189ec863SzhanglyGit } 1449aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1450189ec863SzhanglyGit is("b001".U ){ 1451189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1452189ec863SzhanglyGit } 1453189ec863SzhanglyGit is("b010".U ){ 1454189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1455189ec863SzhanglyGit } 1456189ec863SzhanglyGit is("b011".U ){ 1457189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1458189ec863SzhanglyGit } 1459189ec863SzhanglyGit } 1460189ec863SzhanglyGit } 1461189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1462189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1463189ec863SzhanglyGit for (i <- 0 until len) 1464189ec863SzhanglyGit for (j <- 0 until len) { 1465fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1466189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1467189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1468fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1469189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1470fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1471189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1472fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1473189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1474189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1475189ec863SzhanglyGit } 1476189ec863SzhanglyGit } 1477d6059658SZiyue Zhang // i to vector move 1478e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1479189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1480b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1481189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1482fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1483fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1484b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 148593a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 148693a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1487fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1488189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1489783e318eSsinceforYy switch(vlmulReg) { 1490189ec863SzhanglyGit is("b001".U ){ 1491189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1492189ec863SzhanglyGit } 1493189ec863SzhanglyGit is("b010".U ){ 1494189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1495189ec863SzhanglyGit } 1496189ec863SzhanglyGit is("b011".U ){ 1497189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1498189ec863SzhanglyGit } 1499189ec863SzhanglyGit } 1500189ec863SzhanglyGit } 1501189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1502189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1503189ec863SzhanglyGit for (i <- 0 until len) 1504189ec863SzhanglyGit for (j <- 0 until len) { 1505189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1506189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1507189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1508189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1509189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1510189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1511189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1512189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1513189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1514189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1515189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1516189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1517189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1518189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1519189ec863SzhanglyGit } 1520189ec863SzhanglyGit } 1521189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1522189ec863SzhanglyGit for (i <- 0 until len) 1523189ec863SzhanglyGit for (j <- 0 until len) { 1524189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1525189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1526189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1527189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1528189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1529189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1530189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1531189ec863SzhanglyGit } 1532189ec863SzhanglyGit } 153393a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 153493a5bfb8SZiyue Zhang for (i <- 0 until len) 153593a5bfb8SZiyue Zhang for (j <- 0 until len) { 153693a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 153793a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 153893a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 153993a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 154093a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 154193a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 154293a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 154393a5bfb8SZiyue Zhang } 154493a5bfb8SZiyue Zhang } 154593a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 154693a5bfb8SZiyue Zhang for (i <- 0 until len) 154793a5bfb8SZiyue Zhang for (j <- 0 until len) { 154893a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 154993a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 155093a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 155193a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 155293a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 155393a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 155493a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 155593a5bfb8SZiyue Zhang } 155693a5bfb8SZiyue Zhang } 1557aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1558189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 155993a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 156093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 156193a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 156293a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1563189ec863SzhanglyGit }.otherwise{ 1564189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1565189ec863SzhanglyGit } 156693a5bfb8SZiyue Zhang switch(vlmulReg) { 1567189ec863SzhanglyGit is("b001".U) { 1568aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1569189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 157093a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 157193a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 157293a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 157393a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1574189ec863SzhanglyGit }.otherwise{ 1575189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1576189ec863SzhanglyGit } 1577189ec863SzhanglyGit } 1578189ec863SzhanglyGit is("b010".U) { 1579aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1580189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 158193a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 158293a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 158393a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 158493a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1585189ec863SzhanglyGit }.otherwise{ 1586189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1587189ec863SzhanglyGit } 1588189ec863SzhanglyGit } 1589189ec863SzhanglyGit is("b011".U) { 159093a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 159193a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 159293a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 159393a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 159493a5bfb8SZiyue Zhang }.otherwise{ 1595189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1596189ec863SzhanglyGit } 1597189ec863SzhanglyGit } 1598189ec863SzhanglyGit } 159993a5bfb8SZiyue Zhang } 1600189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1601189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1602189ec863SzhanglyGit for (i <- 0 until len) { 1603189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1604189ec863SzhanglyGit for (j <- 0 until jlen) { 1605189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1606189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 16073bec463eSlewislzh if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1608189ec863SzhanglyGit } 16093bec463eSlewislzh csBundle(i*(i+3)/2 + j).vecWen := true.B 16103bec463eSlewislzh csBundle(i*(i+3)/2 + j).v0Wen := false.B 16115da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 16125da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 16135da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 16145da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 16153bec463eSlewislzh if (i == 0) { 1616189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 16173bec463eSlewislzh } else { 16183bec463eSlewislzh csBundle(i*(i+3)/2 + j).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16193bec463eSlewislzh } 1620189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1621189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 1622189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1623189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1624189ec863SzhanglyGit } 1625189ec863SzhanglyGit } 1626189ec863SzhanglyGit } 1627aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1628189ec863SzhanglyGit is("b001".U ){ 1629189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1630189ec863SzhanglyGit } 1631189ec863SzhanglyGit is("b010".U ){ 1632189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1633189ec863SzhanglyGit } 1634189ec863SzhanglyGit is("b011".U ){ 1635189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1636189ec863SzhanglyGit } 1637189ec863SzhanglyGit } 1638189ec863SzhanglyGit } 16390a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 16400a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16410a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 16420a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 16430a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 16440a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16450a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16460a34fc22SZiyue Zhang } 16470a34fc22SZiyue Zhang } 1648c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16494ee69032SzhanglyGit /* 16504ee69032SzhanglyGit FMV.D.X 16514ee69032SzhanglyGit */ 16524ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16534ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16544ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 1655c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1656964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1657964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 16584ee69032SzhanglyGit csBundle(0).rfWen := false.B 1659c8cff56fSsinsanction csBundle(0).fpWen := false.B 1660c8cff56fSsinsanction csBundle(0).vecWen := true.B 166131c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16624ee69032SzhanglyGit //LMUL 16634ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 1664c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1665c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16664dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16674ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16684ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 166931c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16704ee69032SzhanglyGit } 16714aa00286SXuan Hu csBundle.head.waitForward := isUsSegment 16724aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isUsSegment 16734ee69032SzhanglyGit } 1674c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1675c4501a6fSZiyue-Zhang /* 1676c4501a6fSZiyue-Zhang FMV.D.X 1677c4501a6fSZiyue-Zhang */ 1678c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1679c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1680c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1681c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1682964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1683964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1684c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1685c8cff56fSsinsanction csBundle(0).fpWen := false.B 1686c8cff56fSsinsanction csBundle(0).vecWen := true.B 168731c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1688c4501a6fSZiyue-Zhang 16896a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16906a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1691e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 16926a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1693c8cff56fSsinsanction csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1694964d9a87SZiyue Zhang csBundle(1).fuType := FuType.i2v.U 1695964d9a87SZiyue Zhang csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1696c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1697c8cff56fSsinsanction csBundle(1).fpWen := false.B 1698c8cff56fSsinsanction csBundle(1).vecWen := true.B 169931c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1700c4501a6fSZiyue-Zhang 1701c4501a6fSZiyue-Zhang //LMUL 1702c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1703c8cff56fSsinsanction csBundle(i + 2).srcType(0) := SrcType.vp 1704c8cff56fSsinsanction csBundle(i + 2).srcType(1) := SrcType.vp 1705c8cff56fSsinsanction csBundle(i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1706c8cff56fSsinsanction csBundle(i + 2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 17074dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1708c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1709c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 171031c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1711c4501a6fSZiyue-Zhang } 17124aa00286SXuan Hu csBundle.head.waitForward := isSdSegment 17134aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isSdSegment 1714c4501a6fSZiyue-Zhang } 1715c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 17162de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE(lmul:Int, nf:Int): Unit ={ 171755f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17182de01baaSZiyue Zhang val vecWen = if (i < lmul * nf) true.B else false.B 17192de01baaSZiyue Zhang val src2Type = if (i < lmul * nf) SrcType.vp else SrcType.no 1720c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1721c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 17222de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := SrcType.no 172355f7bedaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17242de01baaSZiyue Zhang csBundle(i + 1).srcType(2) := src2Type 17252de01baaSZiyue Zhang csBundle(i + 1).lsrc(2) := dest + i.U 172655f7bedaSZiyue Zhang csBundle(i + 1).ldest := dest + i.U 17272de01baaSZiyue Zhang csBundle(i + 1).rfWen := false.B 17282de01baaSZiyue Zhang csBundle(i + 1).fpWen := false.B 17292de01baaSZiyue Zhang csBundle(i + 1).vecWen := vecWen 173055f7bedaSZiyue Zhang csBundle(i + 1).uopIdx := i.U 173155f7bedaSZiyue Zhang csBundle(i + 1).vlsInstr := true.B 173255f7bedaSZiyue Zhang } 173355f7bedaSZiyue Zhang } 17342de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(emul:Int): Unit ={ 17352de01baaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17362de01baaSZiyue Zhang val src1Type = if (i < emul) SrcType.vp else SrcType.no 17372de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := src1Type 17382de01baaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17392de01baaSZiyue Zhang } 17402de01baaSZiyue Zhang } 174155f7bedaSZiyue Zhang 17420cd00663SzhanglyGit val vlmul = vlmulReg 17430cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 17440cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1745c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 174619d66d7fSXuan Hu val simple_lmul = MuxLookup(vlmul, 0.U(2.W))(Array( 1747c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1748c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1749c4501a6fSZiyue-Zhang "b011".U -> 3.U 1750c4501a6fSZiyue-Zhang )) 175119d66d7fSXuan Hu val simple_emul = MuxLookup(vemul, 0.U(2.W))(Array( 1752c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1753c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1754c4501a6fSZiyue-Zhang "b011".U -> 3.U 1755c4501a6fSZiyue-Zhang )) 1756c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1757c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1758c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1759c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1760964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1761964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1762c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1763c8cff56fSsinsanction csBundle(0).fpWen := false.B 1764c8cff56fSsinsanction csBundle(0).vecWen := true.B 176531c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1766c4501a6fSZiyue-Zhang 1767c4501a6fSZiyue-Zhang //LMUL 176855f7bedaSZiyue Zhang when(nf === 0.U) { 176955f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 177055f7bedaSZiyue Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul) 1771c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1772c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1773c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1774c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1775c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1776792b1339SAnzooooo csBundle(i + 1).srcType(2) := SrcType.vp 177755f7bedaSZiyue Zhang // lsrc2 is old vd 1778792b1339SAnzooooo csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1779c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1780c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 178131c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1782c4501a6fSZiyue-Zhang } 178355f7bedaSZiyue Zhang }.otherwise{ 178455f7bedaSZiyue Zhang // nf > 1, is segment indexed load/store 17852de01baaSZiyue Zhang // gen src0, vd 17862de01baaSZiyue Zhang switch(simple_lmul) { 17872de01baaSZiyue Zhang is(0.U) { 17882de01baaSZiyue Zhang switch(nf) { 17892de01baaSZiyue Zhang is(1.U) { 17902de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 2) 179155f7bedaSZiyue Zhang } 17922de01baaSZiyue Zhang is(2.U) { 17932de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 3) 179455f7bedaSZiyue Zhang } 17952de01baaSZiyue Zhang is(3.U) { 17962de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 4) 17972de01baaSZiyue Zhang } 17982de01baaSZiyue Zhang is(4.U) { 17992de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 5) 18002de01baaSZiyue Zhang } 18012de01baaSZiyue Zhang is(5.U) { 18022de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 6) 18032de01baaSZiyue Zhang } 18042de01baaSZiyue Zhang is(6.U) { 18052de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 7) 18062de01baaSZiyue Zhang } 18072de01baaSZiyue Zhang is(7.U) { 18082de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 8) 18092de01baaSZiyue Zhang } 18102de01baaSZiyue Zhang } 18112de01baaSZiyue Zhang } 18122de01baaSZiyue Zhang is(1.U) { 18132de01baaSZiyue Zhang switch(nf) { 18142de01baaSZiyue Zhang is(1.U) { 18152de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 2) 18162de01baaSZiyue Zhang } 18172de01baaSZiyue Zhang is(2.U) { 18182de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 3) 18192de01baaSZiyue Zhang } 18202de01baaSZiyue Zhang is(3.U) { 18212de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 4) 18222de01baaSZiyue Zhang } 18232de01baaSZiyue Zhang } 18242de01baaSZiyue Zhang } 18252de01baaSZiyue Zhang is(2.U) { 18262de01baaSZiyue Zhang switch(nf) { 18272de01baaSZiyue Zhang is(1.U) { 18282de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(4, 2) 18292de01baaSZiyue Zhang } 18302de01baaSZiyue Zhang } 18312de01baaSZiyue Zhang } 18322de01baaSZiyue Zhang } 18332de01baaSZiyue Zhang 18342de01baaSZiyue Zhang // gen src1 18352de01baaSZiyue Zhang switch(simple_emul) { 18362de01baaSZiyue Zhang is(0.U) { 18372de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(1) 18382de01baaSZiyue Zhang } 18392de01baaSZiyue Zhang is(1.U) { 18402de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(2) 18412de01baaSZiyue Zhang } 18422de01baaSZiyue Zhang is(2.U) { 18432de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(4) 18442de01baaSZiyue Zhang } 18452de01baaSZiyue Zhang is(3.U) { 18462de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(8) 184755f7bedaSZiyue Zhang } 184855f7bedaSZiyue Zhang } 18497635b2a1SZiyue Zhang 18507635b2a1SZiyue Zhang // when is vstore instructions, not set vecwen 18517635b2a1SZiyue Zhang when(isVstore) { 18527635b2a1SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 18537635b2a1SZiyue Zhang csBundle(i + 1).vecWen := false.B 18547635b2a1SZiyue Zhang } 18557635b2a1SZiyue Zhang } 185655f7bedaSZiyue Zhang } 18574aa00286SXuan Hu csBundle.head.waitForward := isIxSegment 18584aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isIxSegment 1859c4501a6fSZiyue-Zhang } 1860d91483a6Sfdy } 1861d91483a6Sfdy 1862d91483a6Sfdy //readyFromRename Counter 1863e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1864e25c13faSXuan Hu 1865e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1866e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1867d91483a6Sfdy 1868189ec863SzhanglyGit switch(state) { 1869e25c13faSXuan Hu is(s_idle) { 1870e25c13faSXuan Hu when (inValid) { 1871e25c13faSXuan Hu stateNext := s_active 1872e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1873d91483a6Sfdy } 1874e25c13faSXuan Hu } 1875e25c13faSXuan Hu is(s_active) { 1876e25c13faSXuan Hu when (thisAllOut) { 1877e25c13faSXuan Hu when (inValid) { 1878e25c13faSXuan Hu stateNext := s_active 1879e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1880e25c13faSXuan Hu }.otherwise { 1881e25c13faSXuan Hu stateNext := s_idle 1882e25c13faSXuan Hu uopResNext := 0.U 1883e25c13faSXuan Hu } 1884e25c13faSXuan Hu }.otherwise { 1885e25c13faSXuan Hu stateNext := s_active 1886e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1887e25c13faSXuan Hu } 1888d91483a6Sfdy } 1889d91483a6Sfdy } 1890d91483a6Sfdy 1891e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1892e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1893189ec863SzhanglyGit 1894e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1895d91483a6Sfdy 1896d91483a6Sfdy for(i <- 0 until RenameWidth) { 1897e25c13faSXuan Hu outValids(i) := complexNum > i.U 1898e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1899d91483a6Sfdy } 1900d91483a6Sfdy 1901e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1902e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1903d91483a6Sfdy 1904e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1905e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1906e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1907e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1908e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1909e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1910e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1911e25c13faSXuan Hu// 1912e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1913e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1914e25c13faSXuan Hu// 0.U) 1915e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1916e25c13faSXuan Hu// case(dst, i) => 1917e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1918e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1919e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1920e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1921e25c13faSXuan Hu// ).toSeq) 1922e25c13faSXuan Hu// } 1923e25c13faSXuan Hu// 1924e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1925e25c13faSXuan Hu// case (dst, i) => 1926e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1927e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1928e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1929e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1930e25c13faSXuan Hu// ).toSeq) 1931e25c13faSXuan Hu// } 1932e25c13faSXuan Hu// 1933e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1934e25c13faSXuan Hu// io.deq.complexNum := complexNum 1935e25c13faSXuan Hu// io.deq.validToRename := validToRename 1936e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1937d91483a6Sfdy} 1938