1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 39*55f7bedaSZiyue Zhang val src = IO(Input(UInt(4.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 42*55f7bedaSZiyue Zhang def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, uopIdx:Int): (Int, Int) ={ 43*55f7bedaSZiyue Zhang // only consider non segment indexed load/store 44c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 45c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 46de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 47*55f7bedaSZiyue Zhang if (uopIdx == i) { 48*55f7bedaSZiyue Zhang return (i, i / offset) 49c4501a6fSZiyue-Zhang } 50c4501a6fSZiyue-Zhang } 51c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 52c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 53de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 54*55f7bedaSZiyue Zhang if (uopIdx == i) { 55*55f7bedaSZiyue Zhang return (i / offset, i) 56c4501a6fSZiyue-Zhang } 57c4501a6fSZiyue-Zhang } 58c4501a6fSZiyue-Zhang } 59*55f7bedaSZiyue Zhang return (0, 0) 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang // strided load/store 62*55f7bedaSZiyue Zhang var combVemulNf : Seq[(Int, Int, Int, Int)] = Seq() 63c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 64c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 65*55f7bedaSZiyue Zhang var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, uopIdx) 66c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 67c4501a6fSZiyue-Zhang var offsetVd = offset._2 68*55f7bedaSZiyue Zhang combVemulNf :+= (emul, lmul, offsetVs2, offsetVd) 69c4501a6fSZiyue-Zhang } 70c4501a6fSZiyue-Zhang } 710cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 72*55f7bedaSZiyue Zhang case (emul, lmul, offsetVs2, offsetVd) => 73*55f7bedaSZiyue Zhang (BitPat((emul << 2 | lmul).U(4.W)), BitPat((offsetVs2 << 3 | offsetVd).U(6.W))) 74*55f7bedaSZiyue Zhang }, BitPat.N(6))) 75c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 76c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 77c4501a6fSZiyue-Zhang} 78d91483a6Sfdy 79d91483a6Sfdytrait VectorConstants { 80d91483a6Sfdy val MAX_VLMUL = 8 81d91483a6Sfdy val FP_TMP_REG_MV = 32 82189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 83c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 84d91483a6Sfdy} 85d91483a6Sfdy 86d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 87e25c13faSXuan Hu val redirect = Input(Bool()) 88d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 8996a12457Ssinsanction val vtypeBypass = Input(new VType) 90e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 91e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 92e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 93e25c13faSXuan Hu val uopInfo = new UopInfo 94e25c13faSXuan Hu })) 95e25c13faSXuan Hu val out = new Bundle { 96e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 97e25c13faSXuan Hu } 98e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 99d91483a6Sfdy} 10017ec87f2SXuan Hu 101d91483a6Sfdy/** 102d91483a6Sfdy * @author zly 103d91483a6Sfdy */ 104d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 105d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 106d91483a6Sfdy 107e25c13faSXuan Hu // alias 108e25c13faSXuan Hu private val inReady = io.in.ready 109e25c13faSXuan Hu private val inValid = io.in.valid 110e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 111229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 112e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 113e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 114e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 115e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 116e25c13faSXuan Hu private val outComplexNum = io.complexNum 117e25c13faSXuan Hu 118d91483a6Sfdy val maxUopSize = MaxUopSize 119229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 120229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 121229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 122229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 123229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 124229ab603SXuan Hu } 125229ab603SXuan Hu } 126229ab603SXuan Hu 127e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 128e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 129d91483a6Sfdy //input bits 130e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 131d91483a6Sfdy 132e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 133e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 134e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1357f9f0a79SzhanglyGit 136e25c13faSXuan Hu val nf = instFields.NF 137e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 138d91483a6Sfdy 139d91483a6Sfdy //output of DecodeUnit 140e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 141e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1427f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 143189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 144d91483a6Sfdy 145*55f7bedaSZiyue Zhang val indexedLSRegOffset = Seq.tabulate(MAX_VLMUL)(i => Module(new indexedLSUopTable(i))) 146c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 147c4501a6fSZiyue-Zhang 148d91483a6Sfdy //pre decode 149e25c13faSXuan Hu lmul := latchedUopInfo.lmul 150e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 151e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 152e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 153229ab603SXuan Hu 154d91483a6Sfdy //Type of uop Div 155e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 156e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 157d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 158395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 159d91483a6Sfdy 160e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 161e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 162e25c13faSXuan Hu 163e25c13faSXuan Hu //uops dispatch 164e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 165e25c13faSXuan Hu val state = RegInit(s_idle) 166e25c13faSXuan Hu val stateNext = WireDefault(state) 167e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 168e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 169e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 170964d9a87SZiyue Zhang val e64 = 3.U(2.W) 1714aa00286SXuan Hu val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U) 1724aa00286SXuan Hu val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U 1734aa00286SXuan Hu val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U 1747f9f0a79SzhanglyGit 175d91483a6Sfdy //uop div up to maxUopSize 176d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 177e25c13faSXuan Hu csBundle.foreach { case dst => 178e25c13faSXuan Hu dst := latchedInst 179e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 180e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 181d91483a6Sfdy dst.firstUop := false.B 182d91483a6Sfdy dst.lastUop := false.B 18331c51290Szhanglinjuan dst.vlsInstr := false.B 184d91483a6Sfdy } 185d91483a6Sfdy 186d91483a6Sfdy csBundle(0).firstUop := true.B 187d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 188d91483a6Sfdy 189189ec863SzhanglyGit switch(typeOfSplit) { 190e25c13faSXuan Hu is(UopSplitType.VSET) { 1914cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 192189ec863SzhanglyGit when(isVsetSimple) { 1934cdab2a9SXuan Hu // Default 1944cdab2a9SXuan Hu // uop0 set rd, never flushPipe 195d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 196d91483a6Sfdy csBundle(0).flushPipe := false.B 197d91483a6Sfdy csBundle(0).rfWen := true.B 1984cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 199cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 200fe60541bSXuan Hu csBundle(1).vecWen := true.B 2014cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 202d8ceb649SZiyue Zhang // write nothing, uop0 is a nop instruction 203d8ceb649SZiyue Zhang csBundle(0).rfWen := false.B 204d8ceb649SZiyue Zhang csBundle(0).fpWen := false.B 205d8ceb649SZiyue Zhang csBundle(0).vecWen := false.B 2064cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 2074cdab2a9SXuan Hu csBundle(1).srcType(0) := SrcType.vp 2084cdab2a9SXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 2094cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2104cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2114cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2124cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 213d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 214d91483a6Sfdy csBundle(0).ldest := FP_TMP_REG_MV.U 215964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 216964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 217964d9a87SZiyue Zhang csBundle(0).rfWen := false.B 218d91483a6Sfdy csBundle(0).fpWen := true.B 219964d9a87SZiyue Zhang csBundle(0).vecWen := false.B 220d91483a6Sfdy csBundle(0).flushPipe := false.B 2214cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 222d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2234cdab2a9SXuan Hu // vl 224d91483a6Sfdy csBundle(1).srcType(0) := SrcType.vp 225cb10a55bSXuan Hu csBundle(1).lsrc(0) := VCONFIG_IDX.U 2264cdab2a9SXuan Hu // vtype 227d91483a6Sfdy csBundle(1).srcType(1) := SrcType.fp 228d91483a6Sfdy csBundle(1).lsrc(1) := FP_TMP_REG_MV.U 2294cdab2a9SXuan Hu csBundle(1).vecWen := true.B 230cb10a55bSXuan Hu csBundle(1).ldest := VCONFIG_IDX.U 231d91483a6Sfdy } 23296a12457Ssinsanction // use bypass vtype from vtypeGen 23396a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 23496a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 235d91483a6Sfdy } 236d91483a6Sfdy } 23717ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 238d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 239d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 240d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 241d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 242d91483a6Sfdy csBundle(i).ldest := dest + i.U 243d91483a6Sfdy csBundle(i).uopIdx := i.U 244d91483a6Sfdy } 245d91483a6Sfdy } 246684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 247395c8649SZiyue-Zhang /* 248395c8649SZiyue-Zhang i to vector move 249395c8649SZiyue-Zhang */ 250395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 251395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 252395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 253395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 254395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 255395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 256395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 257783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 258395c8649SZiyue-Zhang /* 259395c8649SZiyue-Zhang LMUL 260395c8649SZiyue-Zhang */ 261684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 262395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 263395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 264395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 265395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 266395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 267395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 268684d7aceSxiaofeibao-xjtu } 269684d7aceSxiaofeibao-xjtu } 27017ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 271d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 272d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 273d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 274d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 275d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 276d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 277d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 278d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 279d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 280d91483a6Sfdy } 281d91483a6Sfdy } 28217ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 283d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 284d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 285d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 286d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 287d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 288d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 289d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 290d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 291d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 292d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 293d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 294d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 295d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 296d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 297d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 298d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 299d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 300d91483a6Sfdy } 301d91483a6Sfdy } 30217ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 303d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 304d91483a6Sfdy csBundle(i).lsrc(1) := src2 305d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 306d91483a6Sfdy csBundle(i).ldest := dest + i.U 307d91483a6Sfdy csBundle(i).uopIdx := i.U 308d91483a6Sfdy } 309d91483a6Sfdy } 31017ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 311d91483a6Sfdy /* 312395c8649SZiyue-Zhang i/f to vector move 313d91483a6Sfdy */ 314395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 315d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 316d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3177c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 318395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 319395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 320d91483a6Sfdy csBundle(0).rfWen := false.B 3217c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3227c67deccSZiyue Zhang csBundle(0).vecWen := true.B 323d91483a6Sfdy /* 3247c67deccSZiyue Zhang vmv.s.x 325d91483a6Sfdy */ 3267c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3277c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 328d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3297c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 330d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 331d91483a6Sfdy csBundle(1).lsrc(2) := dest 332d91483a6Sfdy csBundle(1).ldest := dest 333d91483a6Sfdy csBundle(1).rfWen := false.B 334d91483a6Sfdy csBundle(1).fpWen := false.B 335d91483a6Sfdy csBundle(1).vecWen := true.B 3367c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 337d91483a6Sfdy } 33817ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 339d91483a6Sfdy /* 340d6059658SZiyue Zhang i to vector move 341d91483a6Sfdy */ 342d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 343d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 344d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 345fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 346fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 347b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 348fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 349783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 350fc85f18fSZiyue Zhang /* 351fc85f18fSZiyue Zhang LMUL 352fc85f18fSZiyue Zhang */ 353fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 354fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 355fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 356d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 357d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 358d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 359d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 360d91483a6Sfdy } 361d91483a6Sfdy } 36217ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 363d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 364d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 365d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 366d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 367d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 368d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 369d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 370d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 371d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 372d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 373d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 374d91483a6Sfdy } 375d91483a6Sfdy } 3763748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 377395c8649SZiyue-Zhang /* 378395c8649SZiyue-Zhang f to vector move 379395c8649SZiyue-Zhang */ 380395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 381395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 382395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 383395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 384395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 385395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 386395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 387395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 388395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 389395c8649SZiyue-Zhang 3903748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 391395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 392395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 3933748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 394395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 395395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 396395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 397395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 398395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 399395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 400395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 401395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 402395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4033748ec56Sxiaofeibao-xjtu } 4043748ec56Sxiaofeibao-xjtu } 40517ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 406d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 407d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 408d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 409d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 410d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 411d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 412d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 413d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 414d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 415d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 416d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 417d91483a6Sfdy } 418d91483a6Sfdy } 41917ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 420d91483a6Sfdy /* 421d6059658SZiyue Zhang i to vector move 422d91483a6Sfdy */ 423d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 424d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 425d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 426fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 427fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 428b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 429fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 430d91483a6Sfdy 431d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 432fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 433fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 434d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 435d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 436d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 437d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 438fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 439fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 440d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 441d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 442d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 443d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 444d91483a6Sfdy } 445d91483a6Sfdy } 44617ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 447d91483a6Sfdy /* 448d6059658SZiyue Zhang i to vector move 449d91483a6Sfdy */ 450d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 451d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 452d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 453fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 454fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 455b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 456fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 457d91483a6Sfdy 458d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 459fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 460fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 461d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 462d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 463d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 464d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 465fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 466fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 467d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 468d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 469d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 470d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 471d91483a6Sfdy } 472d91483a6Sfdy } 47317ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 474d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 475d91483a6Sfdy 476d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 477d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 478d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 479d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 480d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 481d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 482d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 483d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 484d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 485d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 486d91483a6Sfdy } 487d91483a6Sfdy } 4883748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 489395c8649SZiyue-Zhang /* 490395c8649SZiyue-Zhang f to vector move 491395c8649SZiyue-Zhang */ 492395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 493395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 494395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 495395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 496395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 497395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 498395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 499395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 500395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 501395c8649SZiyue-Zhang 5023748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 503395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 504395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 505395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 506395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 507395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 508395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 509395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 510395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 511395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 512395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 513395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 514395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5153748ec56Sxiaofeibao-xjtu } 5163748ec56Sxiaofeibao-xjtu } 51717ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 518d91483a6Sfdy /* 519d6059658SZiyue Zhang i to vector move 520d91483a6Sfdy */ 521d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 522d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 523d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 524fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 525fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 526b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 527fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 528d91483a6Sfdy 529d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 530fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 531fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 532d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 533d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 534d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 535d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 536fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 537fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 538d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 539d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 540d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 541d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 542d91483a6Sfdy } 543d91483a6Sfdy } 54417ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 545d91483a6Sfdy csBundle(0).lsrc(2) := dest 546d6f9198fSXuan Hu csBundle(0).ldest := dest 547d91483a6Sfdy csBundle(0).uopIdx := 0.U 548d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 549d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 550d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 551d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 552d6f9198fSXuan Hu csBundle(i).ldest := dest 553d91483a6Sfdy csBundle(i).uopIdx := i.U 554d91483a6Sfdy } 555d91483a6Sfdy } 556f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 557395c8649SZiyue-Zhang /* 558395c8649SZiyue-Zhang f to vector move 559395c8649SZiyue-Zhang */ 560395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 561395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 562395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 563395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 564395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 565395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 566395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 567395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 568395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 569395c8649SZiyue-Zhang //LMUL 570395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 571395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 572395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 573395c8649SZiyue-Zhang csBundle(1).ldest := dest 574395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 575f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 576395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 577395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 578395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 579395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 580395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 581395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 582f06d6d60Sxiaofeibao-xjtu } 583f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 584f06d6d60Sxiaofeibao-xjtu } 58517ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 586d91483a6Sfdy /* 587d6059658SZiyue Zhang i to vector move 588d91483a6Sfdy */ 589d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 590d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 591d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 592fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 593fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 594b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 595fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 596d91483a6Sfdy //LMUL 597fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 598fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 599d91483a6Sfdy csBundle(1).lsrc(2) := dest 600d6f9198fSXuan Hu csBundle(1).ldest := dest 601d91483a6Sfdy csBundle(1).uopIdx := 0.U 602d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 603fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 604fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 605d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 606d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 607d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 608d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 609d91483a6Sfdy } 610d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 611d91483a6Sfdy } 61217ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 613d91483a6Sfdy /* 614d6059658SZiyue Zhang i to vector move 615d91483a6Sfdy */ 616d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 617d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 618d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 619fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 620fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 621b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 622fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 623d91483a6Sfdy //LMUL 624fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 625fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 626d91483a6Sfdy csBundle(1).lsrc(2) := dest 627d91483a6Sfdy csBundle(1).ldest := dest 628d91483a6Sfdy csBundle(1).uopIdx := 0.U 629d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 630d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 631d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 632d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 633d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 634d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 635d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 636d91483a6Sfdy } 637d91483a6Sfdy } 63817ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 639395c8649SZiyue-Zhang /* 640395c8649SZiyue-Zhang i to vector move 641395c8649SZiyue-Zhang */ 642d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 643395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 644395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 645395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 646395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 647395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 648395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 649395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 650395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 651395c8649SZiyue-Zhang //LMUL 652395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 653395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 654395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 655395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 656395c8649SZiyue-Zhang csBundle(1).ldest := dest 657395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 658d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 659395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 660395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 661395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 662395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 663395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 664395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 665d91483a6Sfdy } 666d91483a6Sfdy } 66717ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 668d91483a6Sfdy /* 669d6059658SZiyue Zhang i to vector move 670d91483a6Sfdy */ 671d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 672d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 673d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 674fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 675fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 676b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 677fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 678d91483a6Sfdy //LMUL 679d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 680d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 681d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 682d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 683d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 684d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 685fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 686d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 687d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 688fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 689fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 690d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 691fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 692d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 693d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 694d91483a6Sfdy } 695d91483a6Sfdy } 6968cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 6978cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 698d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 699d91483a6Sfdy } 70017ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 701395c8649SZiyue-Zhang /* 702395c8649SZiyue-Zhang i to vector move 703395c8649SZiyue-Zhang */ 704395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 705395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 706395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 707395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 708395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 709395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 710395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 711395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 712395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 713d91483a6Sfdy //LMUL 714d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 715395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 716395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 717395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 718395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 719395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 720395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 721395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 722395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 723395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 724395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 725395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 726395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 727395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 728395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 729d91483a6Sfdy } 730395c8649SZiyue-Zhang } 731395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 732395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 733d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 734d91483a6Sfdy } 73517ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 736aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 737d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 738d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 739d91483a6Sfdy csBundle(0).lsrc(1) := src2 740d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 741d91483a6Sfdy csBundle(0).uopIdx := 0.U 742d91483a6Sfdy } 743aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 744d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 745d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 746d91483a6Sfdy csBundle(0).lsrc(1) := src2 747d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 748d91483a6Sfdy csBundle(0).uopIdx := 0.U 749d91483a6Sfdy 750d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 751d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 752d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 753d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 754d91483a6Sfdy csBundle(1).uopIdx := 1.U 755d91483a6Sfdy 756d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 757d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 758d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 759d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 760d91483a6Sfdy csBundle(2).uopIdx := 2.U 761d91483a6Sfdy } 762aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 763d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 764d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 765d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 766d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 767d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 768d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 769d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 770d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 771d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 772d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 773d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 774d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 775d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 776d91483a6Sfdy } 777d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 778d91483a6Sfdy csBundle(i).uopIdx := i.U 779d91483a6Sfdy } 780d91483a6Sfdy } 781caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 782caa15984SZiyue Zhang /* 783caa15984SZiyue Zhang * 2 <= vlmul <= 8 784caa15984SZiyue Zhang */ 785d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 786d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 787d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 788d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 789d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 790d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 791d91483a6Sfdy } 792d91483a6Sfdy } 793582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 794aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 795aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 796582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 797582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 798582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 799582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 800582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 801582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 802582849ffSxiaofeibao-xjtu } 803582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 804582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 805582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 806582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 807582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 808582849ffSxiaofeibao-xjtu } 809582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 810582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 811582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 812582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 813582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 814582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 815582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 816582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 817582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 818582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 819582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 820582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 821582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 822582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 823582849ffSxiaofeibao-xjtu } 824582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 825582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 826582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 827582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 828582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 829582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 830582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 831582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 832582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 833582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 834582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 835582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 836582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 837582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 838582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 839582849ffSxiaofeibao-xjtu } 840582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 841582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 842582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 843582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 844582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 845582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 846582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 847582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 848582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 849582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 850582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 851582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 852582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 853582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 854582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 855582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 856582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 857582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 858582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 859582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 860582849ffSxiaofeibao-xjtu } 861582849ffSxiaofeibao-xjtu } 862582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 863582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 864582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 865582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 866582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 867582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 868582849ffSxiaofeibao-xjtu } 869582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 870582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 871582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 872582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 873582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 874582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 875582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 876582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 877582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 878582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 879582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 880582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 881582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 882582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 883582849ffSxiaofeibao-xjtu } 884582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 885582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 886582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 887582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 888582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 889582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 890582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 891582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 892582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 893582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 894582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 895582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 896582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 897582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 898582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 899582849ffSxiaofeibao-xjtu } 900582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 901582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 902582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 903582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 904582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 905582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 906582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 907582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 908582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 909582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 910582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 911582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 912582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 913582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 914582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 915582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 916582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 917582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 918582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 919582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 920582849ffSxiaofeibao-xjtu } 921582849ffSxiaofeibao-xjtu } 922582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 923582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 924582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 925582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 926582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 927582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 928582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 929582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 930582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 931582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 932582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 933582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 934582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 935582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 936582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 937582849ffSxiaofeibao-xjtu } 938582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 939582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 940582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 941582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 942582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 943582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 944582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 945582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 946582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 947582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 948582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 949582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 950582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 951582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 952582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 953582849ffSxiaofeibao-xjtu } 954582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 955582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 956582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 957582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 958582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 959582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 960582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 961582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 962582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 963582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 964582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 965582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 966582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 967582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 968582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 969582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 970582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 971582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 972582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 973582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 974582849ffSxiaofeibao-xjtu } 975582849ffSxiaofeibao-xjtu } 976582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 977582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 978582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 979582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 980582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 981582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 982582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 983582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 984582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 985582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 986582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 987582849ffSxiaofeibao-xjtu } 988582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 989582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 990582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 991582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 992582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 993582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 994582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 995582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 996582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 997582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 998582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 999582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1000582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1001582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1002582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1003582849ffSxiaofeibao-xjtu } 1004582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1005582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1006582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1007582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1008582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1009582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1010582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1011582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1012582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1013582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1014582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1015582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1016582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1017582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1018582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1019582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1020582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1021582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1022582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1023582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1024582849ffSxiaofeibao-xjtu } 1025582849ffSxiaofeibao-xjtu } 1026582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1027582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1028582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1029582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1030582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1031582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1032582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1033582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1034582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1035582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1036582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1037582849ffSxiaofeibao-xjtu } 1038582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1039582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1040582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1041582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1042582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1043582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1044582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1045582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1046582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1047582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1048582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1049582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1050582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1051582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1052582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1053582849ffSxiaofeibao-xjtu } 1054582849ffSxiaofeibao-xjtu } 1055582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1056582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1057582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1058582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1059582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1060582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1061582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1062582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1063582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1064582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1065582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1066582849ffSxiaofeibao-xjtu } 1067582849ffSxiaofeibao-xjtu } 1068582849ffSxiaofeibao-xjtu } 1069d91483a6Sfdy 1070b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1071b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1072aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1073aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1074e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1075b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1076b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1077b94b1889Sxiaofeibao-xjtu val vlmax = 16 1078b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1079b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1080b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1081b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1082b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1083b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1084b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1085b94b1889Sxiaofeibao-xjtu } 1086b94b1889Sxiaofeibao-xjtu } 1087b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1088b94b1889Sxiaofeibao-xjtu val vlmax = 32 1089b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1090b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1091b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1092b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1093b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1094b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1095b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1096b94b1889Sxiaofeibao-xjtu } 1097b94b1889Sxiaofeibao-xjtu } 1098b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1099b94b1889Sxiaofeibao-xjtu val vlmax = 64 1100b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1101b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1102b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1103b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1104b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1105b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1106b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1107b94b1889Sxiaofeibao-xjtu } 1108b94b1889Sxiaofeibao-xjtu } 1109b94b1889Sxiaofeibao-xjtu } 1110b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1111b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1112b94b1889Sxiaofeibao-xjtu val vlmax = 8 1113b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1114b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1115b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1116b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1117b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1118b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1119b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1120b94b1889Sxiaofeibao-xjtu } 1121b94b1889Sxiaofeibao-xjtu } 1122b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1123b94b1889Sxiaofeibao-xjtu val vlmax = 16 1124b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1125b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1126b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1127b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1128b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1129b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1130b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1131b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1132b94b1889Sxiaofeibao-xjtu } 1133b94b1889Sxiaofeibao-xjtu } 1134b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1135b94b1889Sxiaofeibao-xjtu val vlmax = 32 1136b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1137b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1138b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1139b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1140b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1141b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1142b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1143b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1144b94b1889Sxiaofeibao-xjtu } 1145b94b1889Sxiaofeibao-xjtu } 1146b94b1889Sxiaofeibao-xjtu } 1147b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1148b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1149b94b1889Sxiaofeibao-xjtu val vlmax = 4 1150b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1151b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1152b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1153b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1154b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1155b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1156b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1157b94b1889Sxiaofeibao-xjtu } 1158b94b1889Sxiaofeibao-xjtu } 1159b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1160b94b1889Sxiaofeibao-xjtu val vlmax = 8 1161b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1162b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1163b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1164b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1165b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1166b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1167b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1168b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1169b94b1889Sxiaofeibao-xjtu } 1170b94b1889Sxiaofeibao-xjtu } 1171b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1172b94b1889Sxiaofeibao-xjtu val vlmax = 16 1173b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1174b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1175b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1176b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1177b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1178b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1179b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1180b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1181b94b1889Sxiaofeibao-xjtu } 1182b94b1889Sxiaofeibao-xjtu } 1183b94b1889Sxiaofeibao-xjtu } 1184b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1185b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1186b94b1889Sxiaofeibao-xjtu val vlmax = 2 1187b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1188b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1189b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1190b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1191b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1192b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1193b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1194b94b1889Sxiaofeibao-xjtu } 1195b94b1889Sxiaofeibao-xjtu } 1196b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1197b94b1889Sxiaofeibao-xjtu val vlmax = 4 1198b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1199b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1200b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1201b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1202b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1203b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1204b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1205b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1206b94b1889Sxiaofeibao-xjtu } 1207b94b1889Sxiaofeibao-xjtu } 1208b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1209b94b1889Sxiaofeibao-xjtu val vlmax = 8 1210b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1211b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1212b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1213b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1214b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1215b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1216b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1217b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1218b94b1889Sxiaofeibao-xjtu } 1219b94b1889Sxiaofeibao-xjtu } 1220b94b1889Sxiaofeibao-xjtu } 1221b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1222b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1223b94b1889Sxiaofeibao-xjtu val vlmax = 2 1224b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1225b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1226b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1227b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1228b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1229b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1230b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1231b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1232b94b1889Sxiaofeibao-xjtu } 1233b94b1889Sxiaofeibao-xjtu } 1234b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1235b94b1889Sxiaofeibao-xjtu val vlmax = 4 1236b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1237b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1238b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1239b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1240b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1241b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1242b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1243b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1244b94b1889Sxiaofeibao-xjtu } 1245b94b1889Sxiaofeibao-xjtu } 1246b94b1889Sxiaofeibao-xjtu } 1247b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1248b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1249b94b1889Sxiaofeibao-xjtu val vlmax = 2 1250b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1251b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1252b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1253b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1254b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1255b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1256b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1257b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1258b94b1889Sxiaofeibao-xjtu } 1259b94b1889Sxiaofeibao-xjtu } 1260b94b1889Sxiaofeibao-xjtu } 1261b94b1889Sxiaofeibao-xjtu } 1262d6059658SZiyue Zhang 126317ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1264d6059658SZiyue Zhang // i to vector move 1265d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1266d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1267d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1268fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1269fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1270b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1271fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1272d91483a6Sfdy // LMUL 1273d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1274d91483a6Sfdy for (j <- 0 to i) { 12754ee69032SzhanglyGit val old_vd = if (j == 0) { 12764ee69032SzhanglyGit dest + i.U 1277fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 12784ee69032SzhanglyGit val vd = if (j == i) { 12794ee69032SzhanglyGit dest + i.U 1280fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1281fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1282fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1283d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1284d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1285d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1286d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1287d91483a6Sfdy } 1288d91483a6Sfdy } 1289d91483a6Sfdy 129017ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1291d6059658SZiyue Zhang // i to vector move 1292d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 1293d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1294d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1295fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1296fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1297b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1298fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1299d91483a6Sfdy // LMUL 1300d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1301d91483a6Sfdy for (j <- (0 to i).reverse) { 1302d91483a6Sfdy when(i.U < lmul) { 13034ee69032SzhanglyGit val old_vd = if (j == 0) { 13044ee69032SzhanglyGit dest + lmul - 1.U - i.U 1305fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13064ee69032SzhanglyGit val vd = if (j == i) { 13074ee69032SzhanglyGit dest + lmul - 1.U - i.U 1308fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1309fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1310fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1311d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1312d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1313d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1314d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1315d91483a6Sfdy } 1316d91483a6Sfdy } 1317d91483a6Sfdy } 1318d91483a6Sfdy 131917ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1320d91483a6Sfdy // LMUL 1321d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1322d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1323d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1324d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1325d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1326d91483a6Sfdy csBundle(i).rfWen := false.B 1327cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1328d91483a6Sfdy csBundle(i).vecWen := true.B 1329d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1330d91483a6Sfdy csBundle(i).lsrc(1) := src2 1331d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1332d91483a6Sfdy csBundle(i).ldest := ldest 1333d91483a6Sfdy csBundle(i).uopIdx := i.U 1334d91483a6Sfdy } 1335cd2c45feSZiyue Zhang csBundle(lmul - 1.U).rfWen := true.B 1336cd2c45feSZiyue Zhang csBundle(lmul - 1.U).fpWen := false.B 1337d91483a6Sfdy csBundle(lmul - 1.U).vecWen := false.B 1338cd2c45feSZiyue Zhang csBundle(lmul - 1.U).ldest := dest 1339d91483a6Sfdy } 1340d91483a6Sfdy 134117ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1342d91483a6Sfdy // LMUL 1343d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1344d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1345d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1346d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1347d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1348d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1349d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1350d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1351d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1352d91483a6Sfdy 1353d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1354d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1355d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1356d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1357d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1358d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1359d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1360d91483a6Sfdy } 1361d91483a6Sfdy } 1362d91483a6Sfdy 136317ec87f2SXuan Hu is(UopSplitType.VEC_M0X_VFIRST) { 1364d91483a6Sfdy // LMUL 1365cd2c45feSZiyue Zhang csBundle(0).rfWen := true.B 1366cd2c45feSZiyue Zhang csBundle(0).fpWen := false.B 1367cd2c45feSZiyue Zhang csBundle(0).vecWen := false.B 1368cd2c45feSZiyue Zhang csBundle(0).ldest := dest 1369d91483a6Sfdy } 1370189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1371189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1372189ec863SzhanglyGit when(i.U < lmul){ 1373189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1374189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1375189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1376189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1377189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1378189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1379189ec863SzhanglyGit } otherwise { 1380189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1381189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1382189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1383189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1384189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1385189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1386189ec863SzhanglyGit } 1387189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1388189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1389189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1390189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1391189ec863SzhanglyGit } 1392189ec863SzhanglyGit } 1393189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1394189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1395189ec863SzhanglyGit for (i <- 0 until len) 1396189ec863SzhanglyGit for (j <- 0 until len) { 1397189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1398189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1399189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1400189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1401189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1402189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1403189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1404189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1405189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1406189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1407189ec863SzhanglyGit } 1408189ec863SzhanglyGit } 1409aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1410189ec863SzhanglyGit is("b001".U ){ 1411189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1412189ec863SzhanglyGit } 1413189ec863SzhanglyGit is("b010".U ){ 1414189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1415189ec863SzhanglyGit } 1416189ec863SzhanglyGit is("b011".U ){ 1417189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1418189ec863SzhanglyGit } 1419189ec863SzhanglyGit } 1420189ec863SzhanglyGit } 1421189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1422189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1423189ec863SzhanglyGit for (i <- 0 until len) 1424189ec863SzhanglyGit for (j <- 0 until len) { 1425fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1426189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1427189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1428fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1429189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1430fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1431189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1432fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1433189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1434189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1435189ec863SzhanglyGit } 1436189ec863SzhanglyGit } 1437d6059658SZiyue Zhang // i to vector move 1438189ec863SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 1439189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1440189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1441fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1442fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1443b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 144493a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 144593a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1446fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1447189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1448783e318eSsinceforYy switch(vlmulReg) { 1449189ec863SzhanglyGit is("b001".U ){ 1450189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1451189ec863SzhanglyGit } 1452189ec863SzhanglyGit is("b010".U ){ 1453189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1454189ec863SzhanglyGit } 1455189ec863SzhanglyGit is("b011".U ){ 1456189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1457189ec863SzhanglyGit } 1458189ec863SzhanglyGit } 1459189ec863SzhanglyGit } 1460189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1461189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1462189ec863SzhanglyGit for (i <- 0 until len) 1463189ec863SzhanglyGit for (j <- 0 until len) { 1464189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1465189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1466189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1467189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1468189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1469189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1470189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1471189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1472189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1473189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1474189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1475189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1476189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1477189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1478189ec863SzhanglyGit } 1479189ec863SzhanglyGit } 1480189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1481189ec863SzhanglyGit for (i <- 0 until len) 1482189ec863SzhanglyGit for (j <- 0 until len) { 1483189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1484189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1485189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1486189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1487189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1488189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1489189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1490189ec863SzhanglyGit } 1491189ec863SzhanglyGit } 149293a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 149393a5bfb8SZiyue Zhang for (i <- 0 until len) 149493a5bfb8SZiyue Zhang for (j <- 0 until len) { 149593a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 149693a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 149793a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 149893a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 149993a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 150093a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 150193a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 150293a5bfb8SZiyue Zhang } 150393a5bfb8SZiyue Zhang } 150493a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 150593a5bfb8SZiyue Zhang for (i <- 0 until len) 150693a5bfb8SZiyue Zhang for (j <- 0 until len) { 150793a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 150893a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 150993a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 151093a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 151193a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 151293a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 151393a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 151493a5bfb8SZiyue Zhang } 151593a5bfb8SZiyue Zhang } 1516aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1517189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 151893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 151993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 152093a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 152193a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1522189ec863SzhanglyGit }.otherwise{ 1523189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1524189ec863SzhanglyGit } 152593a5bfb8SZiyue Zhang switch(vlmulReg) { 1526189ec863SzhanglyGit is("b001".U) { 1527aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1528189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 152993a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 153093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 153193a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 153293a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1533189ec863SzhanglyGit }.otherwise{ 1534189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1535189ec863SzhanglyGit } 1536189ec863SzhanglyGit } 1537189ec863SzhanglyGit is("b010".U) { 1538aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1539189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 154093a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 154193a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 154293a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 154393a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1544189ec863SzhanglyGit }.otherwise{ 1545189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1546189ec863SzhanglyGit } 1547189ec863SzhanglyGit } 1548189ec863SzhanglyGit is("b011".U) { 154993a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 155093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 155193a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 155293a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 155393a5bfb8SZiyue Zhang }.otherwise{ 1554189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1555189ec863SzhanglyGit } 1556189ec863SzhanglyGit } 1557189ec863SzhanglyGit } 155893a5bfb8SZiyue Zhang } 1559189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1560189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1561189ec863SzhanglyGit for (i <- 0 until len) { 1562189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1563189ec863SzhanglyGit for (j <- 0 until jlen) { 1564189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1565189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 1566189ec863SzhanglyGit if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1567189ec863SzhanglyGit } 15685da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 15695da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 15705da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 15715da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 15725da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(3) := SrcType.vp 1573189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 1574189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1575189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 15765da52072SsinceforYy csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U 1577189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1578189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1579189ec863SzhanglyGit } 1580189ec863SzhanglyGit } 1581189ec863SzhanglyGit } 1582aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1583189ec863SzhanglyGit is("b001".U ){ 1584189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1585189ec863SzhanglyGit } 1586189ec863SzhanglyGit is("b010".U ){ 1587189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1588189ec863SzhanglyGit } 1589189ec863SzhanglyGit is("b011".U ){ 1590189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1591189ec863SzhanglyGit } 1592189ec863SzhanglyGit } 1593189ec863SzhanglyGit } 15940a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 15950a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 15960a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 15970a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 15980a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 15990a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16000a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16010a34fc22SZiyue Zhang } 16020a34fc22SZiyue Zhang } 1603c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16044ee69032SzhanglyGit /* 16054ee69032SzhanglyGit FMV.D.X 16064ee69032SzhanglyGit */ 16074ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16084ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16094ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 16104ee69032SzhanglyGit csBundle(0).ldest := FP_TMP_REG_MV.U 1611964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1612964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 16134ee69032SzhanglyGit csBundle(0).rfWen := false.B 16144ee69032SzhanglyGit csBundle(0).fpWen := true.B 16154ee69032SzhanglyGit csBundle(0).vecWen := false.B 161631c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16174ee69032SzhanglyGit //LMUL 16184ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 16194ee69032SzhanglyGit csBundle(i + 1).srcType(0) := SrcType.fp 16204ee69032SzhanglyGit csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 16214dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16224ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16234ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 162431c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16254ee69032SzhanglyGit } 16264aa00286SXuan Hu csBundle.head.waitForward := isUsSegment 16274aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isUsSegment 16284ee69032SzhanglyGit } 1629c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1630c4501a6fSZiyue-Zhang /* 1631c4501a6fSZiyue-Zhang FMV.D.X 1632c4501a6fSZiyue-Zhang */ 1633c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1634c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1635c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1636c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1637964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1638964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1639c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1640c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1641c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 164231c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1643c4501a6fSZiyue-Zhang 16446a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16456a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1646e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 16476a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1648c4501a6fSZiyue-Zhang csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U 1649964d9a87SZiyue Zhang csBundle(1).fuType := FuType.i2v.U 1650964d9a87SZiyue Zhang csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1651c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1652c4501a6fSZiyue-Zhang csBundle(1).fpWen := true.B 1653c4501a6fSZiyue-Zhang csBundle(1).vecWen := false.B 165431c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1655c4501a6fSZiyue-Zhang 1656c4501a6fSZiyue-Zhang //LMUL 1657c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1658c4501a6fSZiyue-Zhang csBundle(i + 2).srcType(0) := SrcType.fp 16596a926cf7SXuan Hu csBundle(i + 2).srcType(1) := SrcType.fp 1660c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U 1661c4501a6fSZiyue-Zhang csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 16624dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1663c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1664c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 166531c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1666c4501a6fSZiyue-Zhang } 16674aa00286SXuan Hu csBundle.head.waitForward := isSdSegment 16684aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isSdSegment 1669c4501a6fSZiyue-Zhang } 1670c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 1671*55f7bedaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE(emul:Int): Unit ={ 1672*55f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 1673*55f7bedaSZiyue Zhang val src0Type = SrcType.fp 1674*55f7bedaSZiyue Zhang val src1Type = if (i < emul) SrcType.vp else SrcType.no 1675*55f7bedaSZiyue Zhang // lsrc0 is useless after uop 0, but we use it to ensure the correctness of the uop dependency 1676*55f7bedaSZiyue Zhang val lsrc0 = FP_TMP_REG_MV.U 1677*55f7bedaSZiyue Zhang val oldVd = dest + i.U 1678*55f7bedaSZiyue Zhang csBundle(i + 1).srcType(0) := src0Type 1679*55f7bedaSZiyue Zhang csBundle(i + 1).lsrc(0) := lsrc0 1680*55f7bedaSZiyue Zhang csBundle(i + 1).srcType(1) := src1Type 1681*55f7bedaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 1682*55f7bedaSZiyue Zhang csBundle(i + 1).srcType(2) := SrcType.vp 1683*55f7bedaSZiyue Zhang csBundle(i + 1).lsrc(2) := oldVd 1684*55f7bedaSZiyue Zhang csBundle(i + 1).ldest := dest + i.U 1685*55f7bedaSZiyue Zhang csBundle(i + 1).uopIdx := i.U 1686*55f7bedaSZiyue Zhang csBundle(i + 1).vlsInstr := true.B 1687*55f7bedaSZiyue Zhang } 1688*55f7bedaSZiyue Zhang } 1689*55f7bedaSZiyue Zhang 16900cd00663SzhanglyGit val vlmul = vlmulReg 16910cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 16920cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1693c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 1694c4501a6fSZiyue-Zhang val simple_lmul = MuxLookup(vlmul, 0.U(2.W), Array( 1695c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1696c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1697c4501a6fSZiyue-Zhang "b011".U -> 3.U 1698c4501a6fSZiyue-Zhang )) 1699c4501a6fSZiyue-Zhang val simple_emul = MuxLookup(vemul, 0.U(2.W), Array( 1700c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1701c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1702c4501a6fSZiyue-Zhang "b011".U -> 3.U 1703c4501a6fSZiyue-Zhang )) 1704c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1705c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1706c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1707c4501a6fSZiyue-Zhang csBundle(0).ldest := FP_TMP_REG_MV.U 1708964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1709964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1710c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1711c4501a6fSZiyue-Zhang csBundle(0).fpWen := true.B 1712c4501a6fSZiyue-Zhang csBundle(0).vecWen := false.B 171331c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1714c4501a6fSZiyue-Zhang 1715c4501a6fSZiyue-Zhang //LMUL 1716*55f7bedaSZiyue Zhang when(nf === 0.U) { 1717*55f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 1718*55f7bedaSZiyue Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul) 1719c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1720c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1721c4501a6fSZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.fp 1722c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U 1723c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1724792b1339SAnzooooo csBundle(i + 1).srcType(2) := SrcType.vp 1725*55f7bedaSZiyue Zhang // lsrc2 is old vd 1726792b1339SAnzooooo csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1727c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1728c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 172931c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1730c4501a6fSZiyue-Zhang } 1731*55f7bedaSZiyue Zhang }.otherwise{ 1732*55f7bedaSZiyue Zhang // nf > 1, is segment indexed load/store 1733*55f7bedaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1) 1734*55f7bedaSZiyue Zhang switch(vemul) { 1735*55f7bedaSZiyue Zhang is("b001".U ){ 1736*55f7bedaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2) 1737*55f7bedaSZiyue Zhang } 1738*55f7bedaSZiyue Zhang is("b010".U ){ 1739*55f7bedaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(4) 1740*55f7bedaSZiyue Zhang } 1741*55f7bedaSZiyue Zhang is("b011".U ){ 1742*55f7bedaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(8) 1743*55f7bedaSZiyue Zhang } 1744*55f7bedaSZiyue Zhang } 1745*55f7bedaSZiyue Zhang } 17464aa00286SXuan Hu csBundle.head.waitForward := isIxSegment 17474aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isIxSegment 1748c4501a6fSZiyue-Zhang } 1749d91483a6Sfdy } 1750d91483a6Sfdy 1751d91483a6Sfdy //readyFromRename Counter 1752e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1753e25c13faSXuan Hu 1754e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1755e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1756d91483a6Sfdy 1757189ec863SzhanglyGit switch(state) { 1758e25c13faSXuan Hu is(s_idle) { 1759e25c13faSXuan Hu when (inValid) { 1760e25c13faSXuan Hu stateNext := s_active 1761e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1762d91483a6Sfdy } 1763e25c13faSXuan Hu } 1764e25c13faSXuan Hu is(s_active) { 1765e25c13faSXuan Hu when (thisAllOut) { 1766e25c13faSXuan Hu when (inValid) { 1767e25c13faSXuan Hu stateNext := s_active 1768e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1769e25c13faSXuan Hu }.otherwise { 1770e25c13faSXuan Hu stateNext := s_idle 1771e25c13faSXuan Hu uopResNext := 0.U 1772e25c13faSXuan Hu } 1773e25c13faSXuan Hu }.otherwise { 1774e25c13faSXuan Hu stateNext := s_active 1775e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1776e25c13faSXuan Hu } 1777d91483a6Sfdy } 1778d91483a6Sfdy } 1779d91483a6Sfdy 1780e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1781e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1782189ec863SzhanglyGit 1783e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1784d91483a6Sfdy 1785d91483a6Sfdy for(i <- 0 until RenameWidth) { 1786e25c13faSXuan Hu outValids(i) := complexNum > i.U 1787e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1788d91483a6Sfdy } 1789d91483a6Sfdy 1790e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1791e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1792d91483a6Sfdy 1793e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1794e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1795e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1796e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1797e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1798e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1799e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1800e25c13faSXuan Hu// 1801e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1802e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1803e25c13faSXuan Hu// 0.U) 1804e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1805e25c13faSXuan Hu// case(dst, i) => 1806e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1807e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1808e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1809e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1810e25c13faSXuan Hu// ).toSeq) 1811e25c13faSXuan Hu// } 1812e25c13faSXuan Hu// 1813e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1814e25c13faSXuan Hu// case (dst, i) => 1815e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1816e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1817e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1818e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1819e25c13faSXuan Hu// ).toSeq) 1820e25c13faSXuan Hu// } 1821e25c13faSXuan Hu// 1822e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1823e25c13faSXuan Hu// io.deq.complexNum := complexNum 1824e25c13faSXuan Hu// io.deq.validToRename := validToRename 1825e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1826d91483a6Sfdy} 1827