1d91483a6Sfdy/*************************************************************************************** 2d91483a6Sfdy * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d91483a6Sfdy * Copyright (c) 2020-2021 Peng Cheng Laboratory 4d91483a6Sfdy * 5d91483a6Sfdy * XiangShan is licensed under Mulan PSL v2. 6d91483a6Sfdy * You can use this software according to the terms and conditions of the Mulan PSL v2. 7d91483a6Sfdy * You may obtain a copy of Mulan PSL v2 at: 8d91483a6Sfdy * http://license.coscl.org.cn/MulanPSL2 9d91483a6Sfdy * 10d91483a6Sfdy * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d91483a6Sfdy * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d91483a6Sfdy * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d91483a6Sfdy * 14d91483a6Sfdy * See the Mulan PSL v2 for more details. 15d91483a6Sfdy ***************************************************************************************/ 16d91483a6Sfdy 17d91483a6Sfdypackage xiangshan.backend.decode 18d91483a6Sfdy 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20d91483a6Sfdyimport chisel3._ 21d91483a6Sfdyimport chisel3.util._ 22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions 23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat 24d91483a6Sfdyimport utils._ 25d91483a6Sfdyimport utility._ 26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr 27d91483a6Sfdyimport xiangshan._ 28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU 29d91483a6Sfdyimport xiangshan.backend.fu.FuType 30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._ 31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst} 3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields 33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul} 34d91483a6Sfdyimport yunsuan.VpermType 35d91483a6Sfdyimport scala.collection.Seq 36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder} 37c4501a6fSZiyue-Zhang 38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module { 3955f7bedaSZiyue Zhang val src = IO(Input(UInt(4.W))) 40c4501a6fSZiyue-Zhang val outOffsetVs2 = IO(Output(UInt(3.W))) 41c4501a6fSZiyue-Zhang val outOffsetVd = IO(Output(UInt(3.W))) 4255f7bedaSZiyue Zhang def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, uopIdx:Int): (Int, Int) ={ 4355f7bedaSZiyue Zhang // only consider non segment indexed load/store 44c4501a6fSZiyue-Zhang if (lmul < emul) { // lmul < emul, uop num is depend on emul * nf 45c4501a6fSZiyue-Zhang var offset = 1 << (emul - lmul) 46de785770Szhanglinjuan for (i <- 0 until (1 << emul)) { 4755f7bedaSZiyue Zhang if (uopIdx == i) { 4855f7bedaSZiyue Zhang return (i, i / offset) 49c4501a6fSZiyue-Zhang } 50c4501a6fSZiyue-Zhang } 51c379dcbeSZiyue-Zhang } else { // lmul > emul, uop num is depend on lmul * nf 52c4501a6fSZiyue-Zhang var offset = 1 << (lmul - emul) 53de785770Szhanglinjuan for (i <- 0 until (1 << lmul)) { 5455f7bedaSZiyue Zhang if (uopIdx == i) { 5555f7bedaSZiyue Zhang return (i / offset, i) 56c4501a6fSZiyue-Zhang } 57c4501a6fSZiyue-Zhang } 58c4501a6fSZiyue-Zhang } 5955f7bedaSZiyue Zhang return (0, 0) 60c4501a6fSZiyue-Zhang } 61c4501a6fSZiyue-Zhang // strided load/store 6255f7bedaSZiyue Zhang var combVemulNf : Seq[(Int, Int, Int, Int)] = Seq() 63c4501a6fSZiyue-Zhang for (emul <- 0 until 4) { 64c4501a6fSZiyue-Zhang for (lmul <- 0 until 4) { 6555f7bedaSZiyue Zhang var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, uopIdx) 66c4501a6fSZiyue-Zhang var offsetVs2 = offset._1 67c4501a6fSZiyue-Zhang var offsetVd = offset._2 6855f7bedaSZiyue Zhang combVemulNf :+= (emul, lmul, offsetVs2, offsetVd) 69c4501a6fSZiyue-Zhang } 70c4501a6fSZiyue-Zhang } 710cd00663SzhanglyGit val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map { 7255f7bedaSZiyue Zhang case (emul, lmul, offsetVs2, offsetVd) => 7355f7bedaSZiyue Zhang (BitPat((emul << 2 | lmul).U(4.W)), BitPat((offsetVs2 << 3 | offsetVd).U(6.W))) 7455f7bedaSZiyue Zhang }, BitPat.N(6))) 75c4501a6fSZiyue-Zhang outOffsetVs2 := out(5, 3) 76c4501a6fSZiyue-Zhang outOffsetVd := out(2, 0) 77c4501a6fSZiyue-Zhang} 78d91483a6Sfdy 79d91483a6Sfdytrait VectorConstants { 80d91483a6Sfdy val MAX_VLMUL = 8 81189ec863SzhanglyGit val VECTOR_TMP_REG_LMUL = 33 // 33~47 -> 15 82e4e68f86Sxiaofeibao val VECTOR_COMPRESS = 1 // in v0 regfile 83c4501a6fSZiyue-Zhang val MAX_INDEXED_LS_UOPNUM = 64 84d91483a6Sfdy} 85d91483a6Sfdy 86d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle { 87e25c13faSXuan Hu val redirect = Input(Bool()) 88d91483a6Sfdy val csrCtrl = Input(new CustomCSRCtrlIO) 8996a12457Ssinsanction val vtypeBypass = Input(new VType) 90e25c13faSXuan Hu // When the first inst in decode vector is complex inst, pass it in 91e25c13faSXuan Hu val in = Flipped(DecoupledIO(new Bundle { 92e25c13faSXuan Hu val simpleDecodedInst = new DecodedInst 93e25c13faSXuan Hu val uopInfo = new UopInfo 94e25c13faSXuan Hu })) 95e25c13faSXuan Hu val out = new Bundle { 96e25c13faSXuan Hu val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst)) 97e25c13faSXuan Hu } 98e25c13faSXuan Hu val complexNum = Output(UInt(3.W)) 99d91483a6Sfdy} 10017ec87f2SXuan Hu 101d91483a6Sfdy/** 102d91483a6Sfdy * @author zly 103d91483a6Sfdy */ 104d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants { 105d91483a6Sfdy val io = IO(new DecodeUnitCompIO) 106d91483a6Sfdy 107e25c13faSXuan Hu // alias 108e25c13faSXuan Hu private val inReady = io.in.ready 109e25c13faSXuan Hu private val inValid = io.in.valid 110e25c13faSXuan Hu private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst) 111229ab603SXuan Hu private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields) 112e25c13faSXuan Hu private val inUopInfo = io.in.bits.uopInfo 113e25c13faSXuan Hu private val outValids = io.out.complexDecodedInsts.map(_.valid) 114e25c13faSXuan Hu private val outReadys = io.out.complexDecodedInsts.map(_.ready) 115e25c13faSXuan Hu private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits) 116e25c13faSXuan Hu private val outComplexNum = io.complexNum 117e25c13faSXuan Hu 118d91483a6Sfdy val maxUopSize = MaxUopSize 119229ab603SXuan Hu when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) { 120229ab603SXuan Hu when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) { 121229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType) 122229ab603SXuan Hu }.elsewhen(inInstFields.RS1 === 0.U) { 123229ab603SXuan Hu inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType) 124229ab603SXuan Hu } 125229ab603SXuan Hu } 126229ab603SXuan Hu 127e25c13faSXuan Hu val latchedInst = RegEnable(inDecodedInst, inValid && inReady) 128e25c13faSXuan Hu val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady) 129d91483a6Sfdy //input bits 130e25c13faSXuan Hu private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields) 131d91483a6Sfdy 132e25c13faSXuan Hu val src1 = Cat(0.U(1.W), instFields.RS1) 133e25c13faSXuan Hu val src2 = Cat(0.U(1.W), instFields.RS2) 134e25c13faSXuan Hu val dest = Cat(0.U(1.W), instFields.RD) 1357f9f0a79SzhanglyGit 136e25c13faSXuan Hu val nf = instFields.NF 137e25c13faSXuan Hu val width = instFields.WIDTH(1, 0) 138d91483a6Sfdy 139d91483a6Sfdy //output of DecodeUnit 140e25c13faSXuan Hu val numOfUop = Wire(UInt(log2Up(maxUopSize).W)) 141e25c13faSXuan Hu val numOfWB = Wire(UInt(log2Up(maxUopSize).W)) 1427f9f0a79SzhanglyGit val lmul = Wire(UInt(4.W)) 143189ec863SzhanglyGit val isVsetSimple = Wire(Bool()) 144d91483a6Sfdy 14555f7bedaSZiyue Zhang val indexedLSRegOffset = Seq.tabulate(MAX_VLMUL)(i => Module(new indexedLSUopTable(i))) 146c4501a6fSZiyue-Zhang indexedLSRegOffset.map(_.src := 0.U) 147c4501a6fSZiyue-Zhang 148d91483a6Sfdy //pre decode 149e25c13faSXuan Hu lmul := latchedUopInfo.lmul 150e25c13faSXuan Hu isVsetSimple := latchedInst.isVset 151e25c13faSXuan Hu val vlmulReg = latchedInst.vpu.vlmul 152e25c13faSXuan Hu val vsewReg = latchedInst.vpu.vsew 153*5110577fSZiyue Zhang val vstartReg = latchedInst.vpu.vstart 154229ab603SXuan Hu 155d91483a6Sfdy //Type of uop Div 156e25c13faSXuan Hu val typeOfSplit = latchedInst.uopSplitType 157e25c13faSXuan Hu val src1Type = latchedInst.srcType(0) 158d6059658SZiyue Zhang val src1IsImm = src1Type === SrcType.imm 159395c8649SZiyue-Zhang val src1IsFp = src1Type === SrcType.fp 160d91483a6Sfdy 1617635b2a1SZiyue Zhang val isVstore = FuType.isVStore(latchedInst.fuType) 1627635b2a1SZiyue Zhang 163e25c13faSXuan Hu numOfUop := latchedUopInfo.numOfUop 164e25c13faSXuan Hu numOfWB := latchedUopInfo.numOfWB 165e25c13faSXuan Hu 166e25c13faSXuan Hu //uops dispatch 167e25c13faSXuan Hu val s_idle :: s_active :: Nil = Enum(2) 168e25c13faSXuan Hu val state = RegInit(s_idle) 169e25c13faSXuan Hu val stateNext = WireDefault(state) 170e25c13faSXuan Hu val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W)) 171e25c13faSXuan Hu val uopRes = RegInit(0.U(log2Up(maxUopSize).W)) 172e25c13faSXuan Hu val uopResNext = WireInit(uopRes) 173964d9a87SZiyue Zhang val e64 = 3.U(2.W) 1744aa00286SXuan Hu val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U) 1754aa00286SXuan Hu val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U 1764aa00286SXuan Hu val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U 1777f9f0a79SzhanglyGit 178d91483a6Sfdy //uop div up to maxUopSize 179d91483a6Sfdy val csBundle = Wire(Vec(maxUopSize, new DecodedInst)) 180e25c13faSXuan Hu csBundle.foreach { case dst => 181e25c13faSXuan Hu dst := latchedInst 182e25c13faSXuan Hu dst.numUops := latchedUopInfo.numOfUop 183e25c13faSXuan Hu dst.numWB := latchedUopInfo.numOfWB 184d91483a6Sfdy dst.firstUop := false.B 185d91483a6Sfdy dst.lastUop := false.B 18631c51290Szhanglinjuan dst.vlsInstr := false.B 187d91483a6Sfdy } 188d91483a6Sfdy 189d91483a6Sfdy csBundle(0).firstUop := true.B 190d91483a6Sfdy csBundle(numOfUop - 1.U).lastUop := true.B 191d91483a6Sfdy 192*5110577fSZiyue Zhang // when vstart is not zero, the last uop will modify vstart to zero 193*5110577fSZiyue Zhang // therefore, blockback and flush pipe 194*5110577fSZiyue Zhang csBundle(numOfUop - 1.U).blockBackward := vstartReg =/= 0.U 195*5110577fSZiyue Zhang csBundle(numOfUop - 1.U).flushPipe := vstartReg =/= 0.U 196*5110577fSZiyue Zhang 197189ec863SzhanglyGit switch(typeOfSplit) { 198e25c13faSXuan Hu is(UopSplitType.VSET) { 1994cdab2a9SXuan Hu // In simple decoder, rfWen and vecWen are not set 200189ec863SzhanglyGit when(isVsetSimple) { 2014cdab2a9SXuan Hu // Default 2024cdab2a9SXuan Hu // uop0 set rd, never flushPipe 203d91483a6Sfdy csBundle(0).fuType := FuType.vsetiwi.U 204d91483a6Sfdy csBundle(0).flushPipe := false.B 2051436b764SZiyue Zhang csBundle(0).blockBackward := false.B 206d91483a6Sfdy csBundle(0).rfWen := true.B 2074cdab2a9SXuan Hu // uop1 set vl, vsetvl will flushPipe 208430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 209e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 210e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 2114cdab2a9SXuan Hu when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 212d8ceb649SZiyue Zhang // write nothing, uop0 is a nop instruction 213d8ceb649SZiyue Zhang csBundle(0).rfWen := false.B 214d8ceb649SZiyue Zhang csBundle(0).fpWen := false.B 215d8ceb649SZiyue Zhang csBundle(0).vecWen := false.B 216e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2174cdab2a9SXuan Hu csBundle(1).fuType := FuType.vsetfwf.U 218b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 219b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 220b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 221b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 222b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2234cdab2a9SXuan Hu }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) { 2244cdab2a9SXuan Hu // uop0: mv vtype gpr to vector region 2254cdab2a9SXuan Hu csBundle(0).srcType(0) := SrcType.xp 2264cdab2a9SXuan Hu csBundle(0).srcType(1) := SrcType.no 2270f423558SZiyue-Zhang csBundle(0).lsrc(0) := src2 228d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 229c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 230964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 231964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 232964d9a87SZiyue Zhang csBundle(0).rfWen := false.B 233c8cff56fSsinsanction csBundle(0).fpWen := false.B 234c8cff56fSsinsanction csBundle(0).vecWen := true.B 235e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 2364cdab2a9SXuan Hu // uop1: uvsetvcfg_vv 237d91483a6Sfdy csBundle(1).fuType := FuType.vsetfwf.U 2384cdab2a9SXuan Hu // vl 239b37ee2eeSZiyue-Zhang csBundle(1).srcType(0) := SrcType.no 240b37ee2eeSZiyue-Zhang csBundle(1).srcType(2) := SrcType.no 241b37ee2eeSZiyue-Zhang csBundle(1).srcType(3) := SrcType.no 242b37ee2eeSZiyue-Zhang csBundle(1).srcType(4) := SrcType.vp 243b37ee2eeSZiyue-Zhang csBundle(1).lsrc(4) := Vl_IDX.U 2444cdab2a9SXuan Hu // vtype 245c8cff56fSsinsanction csBundle(1).srcType(1) := SrcType.vp 246c8cff56fSsinsanction csBundle(1).lsrc(1) := VECTOR_TMP_REG_LMUL.U 247e4e68f86Sxiaofeibao csBundle(1).vecWen := false.B 248e4e68f86Sxiaofeibao csBundle(1).vlWen := true.B 249430c2c95Sxiaofeibao csBundle(1).ldest := Vl_IDX.U 25017d9db4eSZiyue Zhang }.elsewhen(dest === 0.U) { 25117d9db4eSZiyue Zhang // write nothing, uop0 is a nop instruction 25217d9db4eSZiyue Zhang csBundle(0).rfWen := false.B 25317d9db4eSZiyue Zhang csBundle(0).fpWen := false.B 25417d9db4eSZiyue Zhang csBundle(0).vecWen := false.B 255e4e68f86Sxiaofeibao csBundle(0).vlWen := false.B 256e03e0c5bSZiyue Zhang }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType)) { 257e03e0c5bSZiyue Zhang // because vsetvl may modified src2 when src2 == rd, 258e03e0c5bSZiyue Zhang // we need to modify vd in second uop to avoid dependency 259e03e0c5bSZiyue Zhang // uop0 set vl 260e03e0c5bSZiyue Zhang csBundle(0).fuType := FuType.vsetiwf.U 261e03e0c5bSZiyue Zhang csBundle(0).ldest := Vl_IDX.U 262e03e0c5bSZiyue Zhang csBundle(0).rfWen := false.B 263e03e0c5bSZiyue Zhang csBundle(0).vlWen := true.B 264e03e0c5bSZiyue Zhang // uop1 set rd 265e03e0c5bSZiyue Zhang csBundle(1).fuType := FuType.vsetiwi.U 266e03e0c5bSZiyue Zhang csBundle(1).ldest := dest 267e03e0c5bSZiyue Zhang csBundle(1).rfWen := true.B 268e03e0c5bSZiyue Zhang csBundle(1).vlWen := false.B 269d91483a6Sfdy } 27096a12457Ssinsanction // use bypass vtype from vtypeGen 27196a12457Ssinsanction csBundle(0).vpu.connectVType(io.vtypeBypass) 27296a12457Ssinsanction csBundle(1).vpu.connectVType(io.vtypeBypass) 273d91483a6Sfdy } 274d91483a6Sfdy } 27517ec87f2SXuan Hu is(UopSplitType.VEC_VVV) { 276d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 277d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 278d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 279d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 280d91483a6Sfdy csBundle(i).ldest := dest + i.U 281d91483a6Sfdy csBundle(i).uopIdx := i.U 282d91483a6Sfdy } 283d91483a6Sfdy } 284684d7aceSxiaofeibao-xjtu is(UopSplitType.VEC_VFV) { 285395c8649SZiyue-Zhang /* 286b50f8edeSsinsanction f to vector move 287395c8649SZiyue-Zhang */ 288395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 289395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 290b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 291395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 292395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 293395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 294395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 295395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 296783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 297395c8649SZiyue-Zhang /* 298395c8649SZiyue-Zhang LMUL 299395c8649SZiyue-Zhang */ 300684d7aceSxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL) { 301395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 302395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 303395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 304395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 305395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 306395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 307684d7aceSxiaofeibao-xjtu } 308684d7aceSxiaofeibao-xjtu } 30917ec87f2SXuan Hu is(UopSplitType.VEC_EXT2) { 310d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 311d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 312d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 313d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 314d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 315d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 316d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 317d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 318d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 319d91483a6Sfdy } 320d91483a6Sfdy } 32117ec87f2SXuan Hu is(UopSplitType.VEC_EXT4) { 322d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 4) { 323d91483a6Sfdy csBundle(4 * i).lsrc(1) := src2 + i.U 324d91483a6Sfdy csBundle(4 * i).lsrc(2) := dest + (4 * i).U 325d91483a6Sfdy csBundle(4 * i).ldest := dest + (4 * i).U 326d91483a6Sfdy csBundle(4 * i).uopIdx := (4 * i).U 327d91483a6Sfdy csBundle(4 * i + 1).lsrc(1) := src2 + i.U 328d91483a6Sfdy csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U 329d91483a6Sfdy csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U 330d91483a6Sfdy csBundle(4 * i + 1).uopIdx := (4 * i + 1).U 331d91483a6Sfdy csBundle(4 * i + 2).lsrc(1) := src2 + i.U 332d91483a6Sfdy csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U 333d91483a6Sfdy csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U 334d91483a6Sfdy csBundle(4 * i + 2).uopIdx := (4 * i + 2).U 335d91483a6Sfdy csBundle(4 * i + 3).lsrc(1) := src2 + i.U 336d91483a6Sfdy csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U 337d91483a6Sfdy csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U 338d91483a6Sfdy csBundle(4 * i + 3).uopIdx := (4 * i + 3).U 339d91483a6Sfdy } 340d91483a6Sfdy } 34117ec87f2SXuan Hu is(UopSplitType.VEC_EXT8) { 342d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 343d91483a6Sfdy csBundle(i).lsrc(1) := src2 344d91483a6Sfdy csBundle(i).lsrc(2) := dest + i.U 345d91483a6Sfdy csBundle(i).ldest := dest + i.U 346d91483a6Sfdy csBundle(i).uopIdx := i.U 347d91483a6Sfdy } 348d91483a6Sfdy } 34917ec87f2SXuan Hu is(UopSplitType.VEC_0XV) { 350d91483a6Sfdy /* 351395c8649SZiyue-Zhang i/f to vector move 352d91483a6Sfdy */ 353395c8649SZiyue-Zhang csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg) 354d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 355b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 356d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 3577c67deccSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 358395c8649SZiyue-Zhang csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U) 359395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 360d91483a6Sfdy csBundle(0).rfWen := false.B 3617c67deccSZiyue Zhang csBundle(0).fpWen := false.B 3627c67deccSZiyue Zhang csBundle(0).vecWen := true.B 363d91483a6Sfdy /* 3647c67deccSZiyue Zhang vmv.s.x 365d91483a6Sfdy */ 3667c67deccSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 3677c67deccSZiyue Zhang csBundle(1).srcType(1) := SrcType.imm 368d91483a6Sfdy csBundle(1).srcType(2) := SrcType.vp 3697c67deccSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 370d91483a6Sfdy csBundle(1).lsrc(1) := 0.U 371d91483a6Sfdy csBundle(1).lsrc(2) := dest 372d91483a6Sfdy csBundle(1).ldest := dest 373d91483a6Sfdy csBundle(1).rfWen := false.B 374d91483a6Sfdy csBundle(1).fpWen := false.B 375d91483a6Sfdy csBundle(1).vecWen := true.B 3767c67deccSZiyue Zhang csBundle(1).uopIdx := 0.U 377d91483a6Sfdy } 37817ec87f2SXuan Hu is(UopSplitType.VEC_VXV) { 379d91483a6Sfdy /* 380d6059658SZiyue Zhang i to vector move 381d91483a6Sfdy */ 382e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 383d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 384b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 385d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 386fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 387fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 388b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 389fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 390783a1d5fSlewislzh csBundle(0).vpu.isReverse := false.B 391fc85f18fSZiyue Zhang /* 392fc85f18fSZiyue Zhang LMUL 393fc85f18fSZiyue Zhang */ 394fc85f18fSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 395fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 396fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 397d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 398d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 399d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 400d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 401d91483a6Sfdy } 402d91483a6Sfdy } 40317ec87f2SXuan Hu is(UopSplitType.VEC_VVW) { 404d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 405d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 406d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + i.U 407d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 408d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 409d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 410d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 411d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 412d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 413d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 414d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 415d91483a6Sfdy } 416d91483a6Sfdy } 4173748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_VFW) { 418395c8649SZiyue-Zhang /* 419395c8649SZiyue-Zhang f to vector move 420395c8649SZiyue-Zhang */ 421395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 422395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 423b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 424395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 425395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 426395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 427395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 428395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 429395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 430395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 431395c8649SZiyue-Zhang 4323748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 433395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 434395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 4353748ec56Sxiaofeibao-xjtu csBundle(2 * i + 1).lsrc(1) := src2 + i.U 436395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 437395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 438395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 439395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 440395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 441395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + i.U 442395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 443395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 444395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 4453748ec56Sxiaofeibao-xjtu } 4463748ec56Sxiaofeibao-xjtu } 44717ec87f2SXuan Hu is(UopSplitType.VEC_WVW) { 448d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 449d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 450d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 451d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + (2 * i).U 452d91483a6Sfdy csBundle(2 * i).ldest := dest + (2 * i).U 453d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 454d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 455d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 456d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U 457d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U 458d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 459d91483a6Sfdy } 460d91483a6Sfdy } 46117ec87f2SXuan Hu is(UopSplitType.VEC_VXW) { 462d91483a6Sfdy /* 463d6059658SZiyue Zhang i to vector move 464d91483a6Sfdy */ 465d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 466d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 467b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 468d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 469fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 470fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 471b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 472fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 473d91483a6Sfdy 474d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 475fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 476fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 477d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 478d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 479d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 480d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 481fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 482fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 483d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + i.U 484d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 485d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 486d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 487d91483a6Sfdy } 488d91483a6Sfdy } 48917ec87f2SXuan Hu is(UopSplitType.VEC_WXW) { 490d91483a6Sfdy /* 491d6059658SZiyue Zhang i to vector move 492d91483a6Sfdy */ 493d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 494d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 495b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 496d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 497fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 498fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 499b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 500fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 501d91483a6Sfdy 502d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 503fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 504fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 505d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 506d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 507d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + (2 * i).U 508d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 509fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 510fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 511d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 512d91483a6Sfdy csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 513d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 514d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 515d91483a6Sfdy } 516d91483a6Sfdy } 51717ec87f2SXuan Hu is(UopSplitType.VEC_WVV) { 518d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 519d91483a6Sfdy 520d91483a6Sfdy csBundle(2 * i).lsrc(0) := src1 + i.U 521d91483a6Sfdy csBundle(2 * i).lsrc(1) := src2 + (2 * i).U 522d91483a6Sfdy csBundle(2 * i).lsrc(2) := dest + i.U 523d6f9198fSXuan Hu csBundle(2 * i).ldest := dest + i.U 524d91483a6Sfdy csBundle(2 * i).uopIdx := (2 * i).U 525d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src1 + i.U 526d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U 527d6f9198fSXuan Hu csBundle(2 * i + 1).lsrc(2) := dest + i.U 528d91483a6Sfdy csBundle(2 * i + 1).ldest := dest + i.U 529d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i + 1).U 530d91483a6Sfdy } 531d91483a6Sfdy } 5323748ec56Sxiaofeibao-xjtu is(UopSplitType.VEC_WFW) { 533395c8649SZiyue-Zhang /* 534395c8649SZiyue-Zhang f to vector move 535395c8649SZiyue-Zhang */ 536395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 537395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 538b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 539395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 540395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 541395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 542395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 543395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 544395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 545395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 546395c8649SZiyue-Zhang 5473748ec56Sxiaofeibao-xjtu for (i <- 0 until MAX_VLMUL / 2) { 548395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 549395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 550395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 551395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U 552395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := dest + (2 * i).U 553395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 554395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 555395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 556395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 557395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U 558395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U 559395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 5603748ec56Sxiaofeibao-xjtu } 5613748ec56Sxiaofeibao-xjtu } 56217ec87f2SXuan Hu is(UopSplitType.VEC_WXV) { 563d91483a6Sfdy /* 564d6059658SZiyue Zhang i to vector move 565d91483a6Sfdy */ 566e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 567d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 568b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 569d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 570fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 571fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 572b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 573fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 574d91483a6Sfdy 575d91483a6Sfdy for (i <- 0 until MAX_VLMUL / 2) { 576fc85f18fSZiyue Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 577fc85f18fSZiyue Zhang csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 578d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U 579d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 580d6f9198fSXuan Hu csBundle(2 * i + 1).ldest := dest + i.U 581d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 582fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 583fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 584d91483a6Sfdy csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U 585d6f9198fSXuan Hu csBundle(2 * i + 2).lsrc(2) := dest + i.U 586d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 587d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 588d91483a6Sfdy } 589d91483a6Sfdy } 59017ec87f2SXuan Hu is(UopSplitType.VEC_VVM) { 591d91483a6Sfdy csBundle(0).lsrc(2) := dest 592d6f9198fSXuan Hu csBundle(0).ldest := dest 593d91483a6Sfdy csBundle(0).uopIdx := 0.U 594d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 595d91483a6Sfdy csBundle(i).lsrc(0) := src1 + i.U 596d91483a6Sfdy csBundle(i).lsrc(1) := src2 + i.U 597d6f9198fSXuan Hu csBundle(i).lsrc(2) := dest 598d6f9198fSXuan Hu csBundle(i).ldest := dest 599d91483a6Sfdy csBundle(i).uopIdx := i.U 600d91483a6Sfdy } 601d91483a6Sfdy } 602f06d6d60Sxiaofeibao-xjtu is(UopSplitType.VEC_VFM) { 603395c8649SZiyue-Zhang /* 604395c8649SZiyue-Zhang f to vector move 605395c8649SZiyue-Zhang */ 606395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 607395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 608b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 609395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 610395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 611395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 612395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 613395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 614395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 615395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 616395c8649SZiyue-Zhang //LMUL 617395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 618395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 619395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 620395c8649SZiyue-Zhang csBundle(1).ldest := dest 621395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 622f06d6d60Sxiaofeibao-xjtu for (i <- 1 until MAX_VLMUL) { 623395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 624395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 625395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 626395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest 627395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest 628395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 629f06d6d60Sxiaofeibao-xjtu } 630f06d6d60Sxiaofeibao-xjtu csBundle(numOfUop - 1.U).ldest := dest 631f06d6d60Sxiaofeibao-xjtu } 63217ec87f2SXuan Hu is(UopSplitType.VEC_VXM) { 633d91483a6Sfdy /* 634d6059658SZiyue Zhang i to vector move 635d91483a6Sfdy */ 636e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 637d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 638b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 639d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 640fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 641fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 642b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg) 643fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 644d91483a6Sfdy //LMUL 645fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 646fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 647d91483a6Sfdy csBundle(1).lsrc(2) := dest 648d6f9198fSXuan Hu csBundle(1).ldest := dest 649d91483a6Sfdy csBundle(1).uopIdx := 0.U 650d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 651fc85f18fSZiyue Zhang csBundle(i + 1).srcType(0) := SrcType.vp 652fc85f18fSZiyue Zhang csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 653d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 654d6f9198fSXuan Hu csBundle(i + 1).lsrc(2) := dest 655d6f9198fSXuan Hu csBundle(i + 1).ldest := dest 656d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 657d91483a6Sfdy } 658d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 659d91483a6Sfdy } 66017ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1UP) { 661d91483a6Sfdy /* 662d6059658SZiyue Zhang i to vector move 663d91483a6Sfdy */ 664d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 665d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 666b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 667d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 668fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 669fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 670b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 671fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 672d91483a6Sfdy //LMUL 673fc85f18fSZiyue Zhang csBundle(1).srcType(0) := SrcType.vp 674fc85f18fSZiyue Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 675d91483a6Sfdy csBundle(1).lsrc(2) := dest 676d91483a6Sfdy csBundle(1).ldest := dest 677d91483a6Sfdy csBundle(1).uopIdx := 0.U 678d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 679d91483a6Sfdy csBundle(i + 1).srcType(0) := SrcType.vp 680d91483a6Sfdy csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 681d91483a6Sfdy csBundle(i + 1).lsrc(1) := src2 + i.U 682d91483a6Sfdy csBundle(i + 1).lsrc(2) := dest + i.U 683d91483a6Sfdy csBundle(i + 1).ldest := dest + i.U 684d91483a6Sfdy csBundle(i + 1).uopIdx := i.U 685d91483a6Sfdy } 686d91483a6Sfdy } 68717ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1UP) { 688395c8649SZiyue-Zhang /* 689b50f8edeSsinsanction f to vector move 690395c8649SZiyue-Zhang */ 691d91483a6Sfdy csBundle(0).srcType(0) := SrcType.fp 692395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 693b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 694395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 695395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 696395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 697395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 698395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 699395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 700395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 701395c8649SZiyue-Zhang //LMUL 702395c8649SZiyue-Zhang csBundle(1).srcType(0) := SrcType.vp 703395c8649SZiyue-Zhang csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 704395c8649SZiyue-Zhang csBundle(1).lsrc(1) := src2 705395c8649SZiyue-Zhang csBundle(1).lsrc(2) := dest 706395c8649SZiyue-Zhang csBundle(1).ldest := dest 707395c8649SZiyue-Zhang csBundle(1).uopIdx := 0.U 708d91483a6Sfdy for (i <- 1 until MAX_VLMUL) { 709395c8649SZiyue-Zhang csBundle(i + 1).srcType(0) := SrcType.vp 710395c8649SZiyue-Zhang csBundle(i + 1).lsrc(0) := src2 + (i - 1).U 711395c8649SZiyue-Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 712395c8649SZiyue-Zhang csBundle(i + 1).lsrc(2) := dest + i.U 713395c8649SZiyue-Zhang csBundle(i + 1).ldest := dest + i.U 714395c8649SZiyue-Zhang csBundle(i + 1).uopIdx := i.U 715d91483a6Sfdy } 716d91483a6Sfdy } 71717ec87f2SXuan Hu is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16 718d91483a6Sfdy /* 719d6059658SZiyue Zhang i to vector move 720d91483a6Sfdy */ 721d91483a6Sfdy csBundle(0).srcType(0) := SrcType.reg 722d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 723b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 724d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 725fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 726fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 727b8505463SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg) 728fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 729d91483a6Sfdy //LMUL 730d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 731d91483a6Sfdy csBundle(2 * i + 1).srcType(0) := SrcType.vp 732d91483a6Sfdy csBundle(2 * i + 1).srcType(1) := SrcType.vp 733d91483a6Sfdy csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 734d91483a6Sfdy csBundle(2 * i + 1).lsrc(1) := src2 + i.U 735d91483a6Sfdy csBundle(2 * i + 1).lsrc(2) := dest + i.U 736fc85f18fSZiyue Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 737d91483a6Sfdy csBundle(2 * i + 1).uopIdx := (2 * i).U 738d91483a6Sfdy if (2 * i + 2 < MAX_VLMUL * 2) { 739fc85f18fSZiyue Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 740fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 741d91483a6Sfdy // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 742fc85f18fSZiyue Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 743d91483a6Sfdy csBundle(2 * i + 2).ldest := dest + i.U 744d91483a6Sfdy csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 745d91483a6Sfdy } 746d91483a6Sfdy } 7478cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 7488cbcda9aSZiyue Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 749d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 750d91483a6Sfdy } 75117ec87f2SXuan Hu is(UopSplitType.VEC_FSLIDE1DOWN) { 752395c8649SZiyue-Zhang /* 753b50f8edeSsinsanction f to vector move 754395c8649SZiyue-Zhang */ 755395c8649SZiyue-Zhang csBundle(0).srcType(0) := SrcType.fp 756395c8649SZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 757b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 758395c8649SZiyue-Zhang csBundle(0).lsrc(1) := 0.U 759395c8649SZiyue-Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 760395c8649SZiyue-Zhang csBundle(0).fuType := FuType.f2v.U 761395c8649SZiyue-Zhang csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg) 762395c8649SZiyue-Zhang csBundle(0).rfWen := false.B 763395c8649SZiyue-Zhang csBundle(0).fpWen := false.B 764395c8649SZiyue-Zhang csBundle(0).vecWen := true.B 765d91483a6Sfdy //LMUL 766d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 767395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(0) := SrcType.vp 768395c8649SZiyue-Zhang csBundle(2 * i + 1).srcType(1) := SrcType.vp 769395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U 770395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(1) := src2 + i.U 771395c8649SZiyue-Zhang csBundle(2 * i + 1).lsrc(2) := dest + i.U 772395c8649SZiyue-Zhang csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U 773395c8649SZiyue-Zhang csBundle(2 * i + 1).uopIdx := (2 * i).U 774395c8649SZiyue-Zhang if (2 * i + 2 < MAX_VLMUL * 2) { 775395c8649SZiyue-Zhang csBundle(2 * i + 2).srcType(0) := SrcType.vp 776395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 777395c8649SZiyue-Zhang // csBundle(2 * i + 2).lsrc(1) := src2 + i.U // DontCare 778395c8649SZiyue-Zhang csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U 779395c8649SZiyue-Zhang csBundle(2 * i + 2).ldest := dest + i.U 780395c8649SZiyue-Zhang csBundle(2 * i + 2).uopIdx := (2 * i + 1).U 781d91483a6Sfdy } 782395c8649SZiyue-Zhang } 783395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp 784395c8649SZiyue-Zhang csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 785d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U 786d91483a6Sfdy } 78717ec87f2SXuan Hu is(UopSplitType.VEC_VRED) { 788aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b001".U) { 789d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 790d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 791d91483a6Sfdy csBundle(0).lsrc(1) := src2 792d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 793d91483a6Sfdy csBundle(0).uopIdx := 0.U 794d91483a6Sfdy } 795aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b010".U) { 796d91483a6Sfdy csBundle(0).srcType(2) := SrcType.DC 797d91483a6Sfdy csBundle(0).lsrc(0) := src2 + 1.U 798d91483a6Sfdy csBundle(0).lsrc(1) := src2 799d91483a6Sfdy csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 800d91483a6Sfdy csBundle(0).uopIdx := 0.U 801d91483a6Sfdy 802d91483a6Sfdy csBundle(1).srcType(2) := SrcType.DC 803d91483a6Sfdy csBundle(1).lsrc(0) := src2 + 3.U 804d91483a6Sfdy csBundle(1).lsrc(1) := src2 + 2.U 805d91483a6Sfdy csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 806d91483a6Sfdy csBundle(1).uopIdx := 1.U 807d91483a6Sfdy 808d91483a6Sfdy csBundle(2).srcType(2) := SrcType.DC 809d91483a6Sfdy csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 810d91483a6Sfdy csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U 811d91483a6Sfdy csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 812d91483a6Sfdy csBundle(2).uopIdx := 2.U 813d91483a6Sfdy } 814aaa08c5aSxiaofeibao-xjtu when(vlmulReg === "b011".U) { 815d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 816d91483a6Sfdy if (i < MAX_VLMUL - MAX_VLMUL / 2) { 817d91483a6Sfdy csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 818d91483a6Sfdy csBundle(i).lsrc(1) := src2 + (i * 2).U 819d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 820d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 4) { 821d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U 822d91483a6Sfdy csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U 823d91483a6Sfdy csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 824d91483a6Sfdy } else if (i < MAX_VLMUL - MAX_VLMUL / 8) { 825d91483a6Sfdy csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 826d91483a6Sfdy csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 827d91483a6Sfdy csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 828d91483a6Sfdy } 829d91483a6Sfdy csBundle(i).srcType(2) := SrcType.DC 830d91483a6Sfdy csBundle(i).uopIdx := i.U 831d91483a6Sfdy } 832d91483a6Sfdy } 833caa15984SZiyue Zhang when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) { 834caa15984SZiyue Zhang /* 835caa15984SZiyue Zhang * 2 <= vlmul <= 8 836caa15984SZiyue Zhang */ 837d91483a6Sfdy csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp 838d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(0) := src1 839d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U 840d91483a6Sfdy csBundle(numOfUop - 1.U).lsrc(2) := dest 841d91483a6Sfdy csBundle(numOfUop - 1.U).ldest := dest 842d91483a6Sfdy csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U 843d91483a6Sfdy } 844d91483a6Sfdy } 845582849ffSxiaofeibao-xjtu is(UopSplitType.VEC_VFRED) { 846aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 847aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 848582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m8){ 849582849ffSxiaofeibao-xjtu for (i <- 0 until 4) { 850582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 851582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 852582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 853582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 854582849ffSxiaofeibao-xjtu } 855582849ffSxiaofeibao-xjtu for (i <- 4 until 6) { 856582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U 857582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U 858582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 859582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 860582849ffSxiaofeibao-xjtu } 861582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U 862582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 863582849ffSxiaofeibao-xjtu csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U 864582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 865582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 866582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 867582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 868582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 869582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 870582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 871582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := src1 872582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 873582849ffSxiaofeibao-xjtu csBundle(8).ldest := dest 874582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 875582849ffSxiaofeibao-xjtu } 876582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 877582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 878582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 879582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 880582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 881582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 882582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 883582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 884582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 885582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 886582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 887582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := src1 888582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 889582849ffSxiaofeibao-xjtu csBundle(9).ldest := dest 890582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 891582849ffSxiaofeibao-xjtu } 892582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 893582849ffSxiaofeibao-xjtu csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U 894582849ffSxiaofeibao-xjtu csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U 895582849ffSxiaofeibao-xjtu csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U 896582849ffSxiaofeibao-xjtu csBundle(7).vpu.fpu.isFoldTo1_2 := true.B 897582849ffSxiaofeibao-xjtu csBundle(7).uopIdx := 7.U 898582849ffSxiaofeibao-xjtu csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U 899582849ffSxiaofeibao-xjtu csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U 900582849ffSxiaofeibao-xjtu csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U 901582849ffSxiaofeibao-xjtu csBundle(8).vpu.fpu.isFoldTo1_4 := true.B 902582849ffSxiaofeibao-xjtu csBundle(8).uopIdx := 8.U 903582849ffSxiaofeibao-xjtu csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U 904582849ffSxiaofeibao-xjtu csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U 905582849ffSxiaofeibao-xjtu csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U 906582849ffSxiaofeibao-xjtu csBundle(9).vpu.fpu.isFoldTo1_8 := true.B 907582849ffSxiaofeibao-xjtu csBundle(9).uopIdx := 9.U 908582849ffSxiaofeibao-xjtu csBundle(10).lsrc(0) := src1 909582849ffSxiaofeibao-xjtu csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U 910582849ffSxiaofeibao-xjtu csBundle(10).ldest := dest 911582849ffSxiaofeibao-xjtu csBundle(10).uopIdx := 10.U 912582849ffSxiaofeibao-xjtu } 913582849ffSxiaofeibao-xjtu } 914582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m4) { 915582849ffSxiaofeibao-xjtu for (i <- 0 until 2) { 916582849ffSxiaofeibao-xjtu csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U 917582849ffSxiaofeibao-xjtu csBundle(i).lsrc(1) := src2 + (i * 2).U 918582849ffSxiaofeibao-xjtu csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 919582849ffSxiaofeibao-xjtu csBundle(i).uopIdx := i.U 920582849ffSxiaofeibao-xjtu } 921582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 922582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 923582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 924582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 925582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 926582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 927582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 928582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 929582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 930582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 931582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 932582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 933582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 934582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 935582849ffSxiaofeibao-xjtu } 936582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 937582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 938582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 939582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 940582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 941582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 942582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 943582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 944582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 945582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 946582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 947582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := src1 948582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 949582849ffSxiaofeibao-xjtu csBundle(5).ldest := dest 950582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 951582849ffSxiaofeibao-xjtu } 952582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 953582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 954582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 955582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 956582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_2 := true.B 957582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 958582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U 959582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 960582849ffSxiaofeibao-xjtu csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U 961582849ffSxiaofeibao-xjtu csBundle(4).vpu.fpu.isFoldTo1_4 := true.B 962582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 963582849ffSxiaofeibao-xjtu csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U 964582849ffSxiaofeibao-xjtu csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U 965582849ffSxiaofeibao-xjtu csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U 966582849ffSxiaofeibao-xjtu csBundle(5).vpu.fpu.isFoldTo1_8 := true.B 967582849ffSxiaofeibao-xjtu csBundle(5).uopIdx := 5.U 968582849ffSxiaofeibao-xjtu csBundle(6).lsrc(0) := src1 969582849ffSxiaofeibao-xjtu csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U 970582849ffSxiaofeibao-xjtu csBundle(6).ldest := dest 971582849ffSxiaofeibao-xjtu csBundle(6).uopIdx := 6.U 972582849ffSxiaofeibao-xjtu } 973582849ffSxiaofeibao-xjtu } 974582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m2) { 975582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 + 1.U 976582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 + 0.U 977582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 978582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 979582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 980582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 981582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 982582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 983582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 984582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 985582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 986582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 987582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 988582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 989582849ffSxiaofeibao-xjtu } 990582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 991582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 992582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 993582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 994582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 995582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 996582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 997582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 998582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 999582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 1000582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1001582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1002582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1003582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1004582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1005582849ffSxiaofeibao-xjtu } 1006582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1007582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1008582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1009582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1010582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_2 := true.B 1011582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1012582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1013582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1014582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1015582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_4 := true.B 1016582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1017582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U 1018582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1019582849ffSxiaofeibao-xjtu csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U 1020582849ffSxiaofeibao-xjtu csBundle(3).vpu.fpu.isFoldTo1_8 := true.B 1021582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1022582849ffSxiaofeibao-xjtu csBundle(4).lsrc(0) := src1 1023582849ffSxiaofeibao-xjtu csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U 1024582849ffSxiaofeibao-xjtu csBundle(4).ldest := dest 1025582849ffSxiaofeibao-xjtu csBundle(4).uopIdx := 4.U 1026582849ffSxiaofeibao-xjtu } 1027582849ffSxiaofeibao-xjtu } 1028582849ffSxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1029582849ffSxiaofeibao-xjtu when(vsew === VSew.e64) { 1030582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1031582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1032582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1033582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1034582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1035582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1036582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1037582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1038582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1039582849ffSxiaofeibao-xjtu } 1040582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1041582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1042582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1043582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1044582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1045582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1046582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1047582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1048582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1049582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1050582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1051582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1052582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1053582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1054582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1055582849ffSxiaofeibao-xjtu } 1056582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1057582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1058582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1059582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1060582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_2 := true.B 1061582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1062582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1063582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1064582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1065582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_4 := true.B 1066582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1067582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U 1068582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1069582849ffSxiaofeibao-xjtu csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U 1070582849ffSxiaofeibao-xjtu csBundle(2).vpu.fpu.isFoldTo1_8 := true.B 1071582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1072582849ffSxiaofeibao-xjtu csBundle(3).lsrc(0) := src1 1073582849ffSxiaofeibao-xjtu csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U 1074582849ffSxiaofeibao-xjtu csBundle(3).ldest := dest 1075582849ffSxiaofeibao-xjtu csBundle(3).uopIdx := 3.U 1076582849ffSxiaofeibao-xjtu } 1077582849ffSxiaofeibao-xjtu } 1078582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1079582849ffSxiaofeibao-xjtu when(vsew === VSew.e32) { 1080582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1081582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1082582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1083582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1084582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1085582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1086582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1087582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1088582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1089582849ffSxiaofeibao-xjtu } 1090582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1091582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1092582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1093582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1094582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_4 := true.B 1095582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1096582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U 1097582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1098582849ffSxiaofeibao-xjtu csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1099582849ffSxiaofeibao-xjtu csBundle(1).vpu.fpu.isFoldTo1_8 := true.B 1100582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1101582849ffSxiaofeibao-xjtu csBundle(2).lsrc(0) := src1 1102582849ffSxiaofeibao-xjtu csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 1103582849ffSxiaofeibao-xjtu csBundle(2).ldest := dest 1104582849ffSxiaofeibao-xjtu csBundle(2).uopIdx := 2.U 1105582849ffSxiaofeibao-xjtu } 1106582849ffSxiaofeibao-xjtu } 1107582849ffSxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1108582849ffSxiaofeibao-xjtu when(vsew === VSew.e16) { 1109582849ffSxiaofeibao-xjtu csBundle(0).lsrc(0) := src2 1110582849ffSxiaofeibao-xjtu csBundle(0).lsrc(1) := src2 1111582849ffSxiaofeibao-xjtu csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U 1112582849ffSxiaofeibao-xjtu csBundle(0).vpu.fpu.isFoldTo1_8 := true.B 1113582849ffSxiaofeibao-xjtu csBundle(0).uopIdx := 0.U 1114582849ffSxiaofeibao-xjtu csBundle(1).lsrc(0) := src1 1115582849ffSxiaofeibao-xjtu csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U 1116582849ffSxiaofeibao-xjtu csBundle(1).ldest := dest 1117582849ffSxiaofeibao-xjtu csBundle(1).uopIdx := 1.U 1118582849ffSxiaofeibao-xjtu } 1119582849ffSxiaofeibao-xjtu } 1120582849ffSxiaofeibao-xjtu } 1121d91483a6Sfdy 1122b94b1889Sxiaofeibao-xjtu is(UopSplitType.VEC_VFREDOSUM) { 1123b94b1889Sxiaofeibao-xjtu import yunsuan.VfaluType 1124aaa08c5aSxiaofeibao-xjtu val vlmul = vlmulReg 1125aaa08c5aSxiaofeibao-xjtu val vsew = vsewReg 1126e25c13faSXuan Hu val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum 1127b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m8) { 1128b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1129b94b1889Sxiaofeibao-xjtu val vlmax = 16 1130b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1131b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1132b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1133b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1134b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1135b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1136b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1137b94b1889Sxiaofeibao-xjtu } 1138b94b1889Sxiaofeibao-xjtu } 1139b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1140b94b1889Sxiaofeibao-xjtu val vlmax = 32 1141b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1142b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1143b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1144b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1145b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1146b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B) 1147b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1148b94b1889Sxiaofeibao-xjtu } 1149b94b1889Sxiaofeibao-xjtu } 1150b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1151b94b1889Sxiaofeibao-xjtu val vlmax = 64 1152b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1153b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1154b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1155b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1156b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1157b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B) 1158b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1159b94b1889Sxiaofeibao-xjtu } 1160b94b1889Sxiaofeibao-xjtu } 1161b94b1889Sxiaofeibao-xjtu } 1162b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m4) { 1163b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1164b94b1889Sxiaofeibao-xjtu val vlmax = 8 1165b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1166b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1167b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1168b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1169b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1170b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1171b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1172b94b1889Sxiaofeibao-xjtu } 1173b94b1889Sxiaofeibao-xjtu } 1174b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1175b94b1889Sxiaofeibao-xjtu val vlmax = 16 1176b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1177b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1178b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1179b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1180b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1181b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1182b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1183b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1184b94b1889Sxiaofeibao-xjtu } 1185b94b1889Sxiaofeibao-xjtu } 1186b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1187b94b1889Sxiaofeibao-xjtu val vlmax = 32 1188b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1189b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1190b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1191b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1192b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1193b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1194b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1195b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1196b94b1889Sxiaofeibao-xjtu } 1197b94b1889Sxiaofeibao-xjtu } 1198b94b1889Sxiaofeibao-xjtu } 1199b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m2) { 1200b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1201b94b1889Sxiaofeibao-xjtu val vlmax = 4 1202b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1203b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1204b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1205b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1206b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1207b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1208b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1209b94b1889Sxiaofeibao-xjtu } 1210b94b1889Sxiaofeibao-xjtu } 1211b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1212b94b1889Sxiaofeibao-xjtu val vlmax = 8 1213b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1214b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1215b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1216b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1217b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1218b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1219b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1220b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1221b94b1889Sxiaofeibao-xjtu } 1222b94b1889Sxiaofeibao-xjtu } 1223b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1224b94b1889Sxiaofeibao-xjtu val vlmax = 16 1225b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1226b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1227b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1228b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1229b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1230b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1231b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1232b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1233b94b1889Sxiaofeibao-xjtu } 1234b94b1889Sxiaofeibao-xjtu } 1235b94b1889Sxiaofeibao-xjtu } 1236b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.m1) { 1237b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e64) { 1238b94b1889Sxiaofeibao-xjtu val vlmax = 2 1239b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1240b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1241b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U) 1242b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1243b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1244b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B) 1245b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1246b94b1889Sxiaofeibao-xjtu } 1247b94b1889Sxiaofeibao-xjtu } 1248b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1249b94b1889Sxiaofeibao-xjtu val vlmax = 4 1250b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1251b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1252b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1253b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1254b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1255b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1256b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1257b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1258b94b1889Sxiaofeibao-xjtu } 1259b94b1889Sxiaofeibao-xjtu } 1260b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1261b94b1889Sxiaofeibao-xjtu val vlmax = 8 1262b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1263b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1264b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1265b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1266b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1267b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1268b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1269b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1270b94b1889Sxiaofeibao-xjtu } 1271b94b1889Sxiaofeibao-xjtu } 1272b94b1889Sxiaofeibao-xjtu } 1273b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf2) { 1274b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e32) { 1275b94b1889Sxiaofeibao-xjtu val vlmax = 2 1276b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1277b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1278b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U) 1279b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1280b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1281b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B) 1282b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B) 1283b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1284b94b1889Sxiaofeibao-xjtu } 1285b94b1889Sxiaofeibao-xjtu } 1286b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1287b94b1889Sxiaofeibao-xjtu val vlmax = 4 1288b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1289b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1290b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1291b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1292b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1293b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1294b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1295b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1296b94b1889Sxiaofeibao-xjtu } 1297b94b1889Sxiaofeibao-xjtu } 1298b94b1889Sxiaofeibao-xjtu } 1299b94b1889Sxiaofeibao-xjtu when(vlmul === VLmul.mf4) { 1300b94b1889Sxiaofeibao-xjtu when(vsew === VSew.e16) { 1301b94b1889Sxiaofeibao-xjtu val vlmax = 2 1302b94b1889Sxiaofeibao-xjtu for (i <- 0 until vlmax) { 1303b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U) 1304b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U) 1305b94b1889Sxiaofeibao-xjtu csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U) 1306b94b1889Sxiaofeibao-xjtu csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U) 1307b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B) 1308b94b1889Sxiaofeibao-xjtu csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B) 1309b94b1889Sxiaofeibao-xjtu csBundle(i).uopIdx := i.U 1310b94b1889Sxiaofeibao-xjtu } 1311b94b1889Sxiaofeibao-xjtu } 1312b94b1889Sxiaofeibao-xjtu } 1313b94b1889Sxiaofeibao-xjtu } 1314d6059658SZiyue Zhang 131517ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEUP) { 1316d6059658SZiyue Zhang // i to vector move 1317e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1318d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1319b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1320d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1321fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1322fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1323b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1324fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1325d91483a6Sfdy // LMUL 1326d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1327d91483a6Sfdy for (j <- 0 to i) { 13284ee69032SzhanglyGit val old_vd = if (j == 0) { 13294ee69032SzhanglyGit dest + i.U 1330fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13314ee69032SzhanglyGit val vd = if (j == i) { 13324ee69032SzhanglyGit dest + i.U 1333fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1334fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp 1335fc85f18fSZiyue Zhang csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1336d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U 1337d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd 1338d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).ldest := vd 1339d91483a6Sfdy csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U 1340d91483a6Sfdy } 1341d91483a6Sfdy } 1342d91483a6Sfdy 134317ec87f2SXuan Hu is(UopSplitType.VEC_SLIDEDOWN) { 1344d6059658SZiyue Zhang // i to vector move 1345e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1346d91483a6Sfdy csBundle(0).srcType(1) := SrcType.imm 1347b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1348d91483a6Sfdy csBundle(0).lsrc(1) := 0.U 1349fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1350fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1351b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 1352fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1353d91483a6Sfdy // LMUL 1354d91483a6Sfdy for (i <- 0 until MAX_VLMUL) 1355d91483a6Sfdy for (j <- (0 to i).reverse) { 1356d91483a6Sfdy when(i.U < lmul) { 13574ee69032SzhanglyGit val old_vd = if (j == 0) { 13584ee69032SzhanglyGit dest + lmul - 1.U - i.U 1359fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j).U 13604ee69032SzhanglyGit val vd = if (j == i) { 13614ee69032SzhanglyGit dest + lmul - 1.U - i.U 1362fc85f18fSZiyue Zhang } else (VECTOR_TMP_REG_LMUL + j + 1).U 1363fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp 1364fc85f18fSZiyue Zhang csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1365d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U 1366d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd 1367d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd 1368d91483a6Sfdy csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U 1369d91483a6Sfdy } 1370d91483a6Sfdy } 1371d91483a6Sfdy } 1372d91483a6Sfdy 137317ec87f2SXuan Hu is(UopSplitType.VEC_M0X) { 1374d91483a6Sfdy // LMUL 1375d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1376d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1377d91483a6Sfdy val ldest = (VECTOR_TMP_REG_LMUL + i).U 1378d91483a6Sfdy csBundle(i).srcType(0) := srcType0 1379d91483a6Sfdy csBundle(i).srcType(1) := SrcType.vp 1380d91483a6Sfdy csBundle(i).rfWen := false.B 1381cd2c45feSZiyue Zhang csBundle(i).fpWen := false.B 1382d91483a6Sfdy csBundle(i).vecWen := true.B 1383d91483a6Sfdy csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1384d91483a6Sfdy csBundle(i).lsrc(1) := src2 1385d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1386d91483a6Sfdy csBundle(i).ldest := ldest 1387d91483a6Sfdy csBundle(i).uopIdx := i.U 1388d91483a6Sfdy } 1389762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).rfWen := Mux(dest === 0.U, false.B, true.B) 1390762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).fpWen := false.B 1391762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).vecWen := false.B 1392762f2b39SZiyue Zhang csBundle(numOfUop - 1.U).ldest := dest 1393d91483a6Sfdy } 1394d91483a6Sfdy 139517ec87f2SXuan Hu is(UopSplitType.VEC_MVV) { 1396d91483a6Sfdy // LMUL 1397d91483a6Sfdy for (i <- 0 until MAX_VLMUL) { 1398d91483a6Sfdy val srcType0 = if (i == 0) SrcType.DC else SrcType.vp 1399d91483a6Sfdy csBundle(i * 2 + 0).srcType(0) := srcType0 1400d91483a6Sfdy csBundle(i * 2 + 0).srcType(1) := SrcType.vp 1401d91483a6Sfdy csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1402d91483a6Sfdy csBundle(i * 2 + 0).lsrc(1) := src2 1403d91483a6Sfdy csBundle(i * 2 + 0).lsrc(2) := dest + i.U 1404d91483a6Sfdy csBundle(i * 2 + 0).ldest := dest + i.U 1405d91483a6Sfdy csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U 1406d91483a6Sfdy 1407d91483a6Sfdy csBundle(i * 2 + 1).srcType(0) := srcType0 1408d91483a6Sfdy csBundle(i * 2 + 1).srcType(1) := SrcType.vp 1409d91483a6Sfdy csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U 1410d91483a6Sfdy csBundle(i * 2 + 1).lsrc(1) := src2 1411d91483a6Sfdy // csBundle(i).lsrc(2) := dest + i.U DontCare 1412d91483a6Sfdy csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U 1413d91483a6Sfdy csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U 1414d91483a6Sfdy } 1415d91483a6Sfdy } 1416189ec863SzhanglyGit is(UopSplitType.VEC_VWW) { 1417189ec863SzhanglyGit for (i <- 0 until MAX_VLMUL*2) { 1418189ec863SzhanglyGit when(i.U < lmul){ 1419189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1420189ec863SzhanglyGit csBundle(i).lsrc(0) := src2 + i.U 1421189ec863SzhanglyGit csBundle(i).lsrc(1) := src2 + i.U 1422189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1423189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1424189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1425189ec863SzhanglyGit } otherwise { 1426189ec863SzhanglyGit csBundle(i).srcType(2) := SrcType.DC 1427189ec863SzhanglyGit csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U 1428189ec863SzhanglyGit csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) 1429189ec863SzhanglyGit // csBundle(i).lsrc(2) := dest + (2 * i).U 1430189ec863SzhanglyGit csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U 1431189ec863SzhanglyGit csBundle(i).uopIdx := i.U 1432189ec863SzhanglyGit } 1433189ec863SzhanglyGit csBundle(numOfUop-1.U).srcType(2) := SrcType.vp 1434189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(0) := src1 1435189ec863SzhanglyGit csBundle(numOfUop-1.U).lsrc(2) := dest 1436189ec863SzhanglyGit csBundle(numOfUop-1.U).ldest := dest 1437189ec863SzhanglyGit } 1438189ec863SzhanglyGit } 1439189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER) { 1440189ec863SzhanglyGit def genCsBundle_VEC_RGATHER(len:Int): Unit ={ 1441189ec863SzhanglyGit for (i <- 0 until len) 1442189ec863SzhanglyGit for (j <- 0 until len) { 1443189ec863SzhanglyGit // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm 1444189ec863SzhanglyGit // csBundle(i * len + j).srcType(1) := SrcType.vp 1445189ec863SzhanglyGit // csBundle(i * len + j).srcType(2) := SrcType.vp 1446189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1447189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1448189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U 1449189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1450189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1451189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1452189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1453189ec863SzhanglyGit } 1454189ec863SzhanglyGit } 1455aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1456189ec863SzhanglyGit is("b001".U ){ 1457189ec863SzhanglyGit genCsBundle_VEC_RGATHER(2) 1458189ec863SzhanglyGit } 1459189ec863SzhanglyGit is("b010".U ){ 1460189ec863SzhanglyGit genCsBundle_VEC_RGATHER(4) 1461189ec863SzhanglyGit } 1462189ec863SzhanglyGit is("b011".U ){ 1463189ec863SzhanglyGit genCsBundle_VEC_RGATHER(8) 1464189ec863SzhanglyGit } 1465189ec863SzhanglyGit } 1466189ec863SzhanglyGit } 1467189ec863SzhanglyGit is(UopSplitType.VEC_RGATHER_VX) { 1468189ec863SzhanglyGit def genCsBundle_RGATHER_VX(len:Int): Unit ={ 1469189ec863SzhanglyGit for (i <- 0 until len) 1470189ec863SzhanglyGit for (j <- 0 until len) { 1471fc85f18fSZiyue Zhang csBundle(i * len + j + 1).srcType(0) := SrcType.vp 1472189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(1) := SrcType.vp 1473189ec863SzhanglyGit // csBundle(i * len + j + 1).srcType(2) := SrcType.vp 1474fc85f18fSZiyue Zhang csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1475189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(1) := src2 + j.U 1476fc85f18fSZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1477189ec863SzhanglyGit csBundle(i * len + j + 1).lsrc(2) := vd_old 1478fc85f18fSZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1479189ec863SzhanglyGit csBundle(i * len + j + 1).ldest := vd 1480189ec863SzhanglyGit csBundle(i * len + j + 1).uopIdx := (i * len + j).U 1481189ec863SzhanglyGit } 1482189ec863SzhanglyGit } 1483d6059658SZiyue Zhang // i to vector move 1484e03e0c5bSZiyue Zhang csBundle(0).srcType(0) := Mux(src1IsImm, SrcType.imm, SrcType.reg) 1485189ec863SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 1486b50f8edeSsinsanction csBundle(0).srcType(2) := SrcType.imm 1487189ec863SzhanglyGit csBundle(0).lsrc(1) := 0.U 1488fc85f18fSZiyue Zhang csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1489fc85f18fSZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1490b1712600SZiyue Zhang csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg) 149193a5bfb8SZiyue Zhang csBundle(0).rfWen := false.B 149293a5bfb8SZiyue Zhang csBundle(0).fpWen := false.B 1493fc85f18fSZiyue Zhang csBundle(0).vecWen := true.B 1494189ec863SzhanglyGit genCsBundle_RGATHER_VX(1) 1495783e318eSsinceforYy switch(vlmulReg) { 1496189ec863SzhanglyGit is("b001".U ){ 1497189ec863SzhanglyGit genCsBundle_RGATHER_VX(2) 1498189ec863SzhanglyGit } 1499189ec863SzhanglyGit is("b010".U ){ 1500189ec863SzhanglyGit genCsBundle_RGATHER_VX(4) 1501189ec863SzhanglyGit } 1502189ec863SzhanglyGit is("b011".U ){ 1503189ec863SzhanglyGit genCsBundle_RGATHER_VX(8) 1504189ec863SzhanglyGit } 1505189ec863SzhanglyGit } 1506189ec863SzhanglyGit } 1507189ec863SzhanglyGit is(UopSplitType.VEC_RGATHEREI16) { 1508189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={ 1509189ec863SzhanglyGit for (i <- 0 until len) 1510189ec863SzhanglyGit for (j <- 0 until len) { 1511189ec863SzhanglyGit val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U 1512189ec863SzhanglyGit val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U 1513189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U 1514189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U 1515189ec863SzhanglyGit csBundle((i * len + j)*2+0).lsrc(2) := vd_old0 1516189ec863SzhanglyGit csBundle((i * len + j)*2+0).ldest := vd0 1517189ec863SzhanglyGit csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U 1518189ec863SzhanglyGit val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U 1519189ec863SzhanglyGit val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U 1520189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U 1521189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U 1522189ec863SzhanglyGit csBundle((i * len + j)*2+1).lsrc(2) := vd_old1 1523189ec863SzhanglyGit csBundle((i * len + j)*2+1).ldest := vd1 1524189ec863SzhanglyGit csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U 1525189ec863SzhanglyGit } 1526189ec863SzhanglyGit } 1527189ec863SzhanglyGit def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={ 1528189ec863SzhanglyGit for (i <- 0 until len) 1529189ec863SzhanglyGit for (j <- 0 until len) { 1530189ec863SzhanglyGit val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 1531189ec863SzhanglyGit val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 1532189ec863SzhanglyGit csBundle(i * len + j).lsrc(0) := src1 + i.U 1533189ec863SzhanglyGit csBundle(i * len + j).lsrc(1) := src2 + j.U 1534189ec863SzhanglyGit csBundle(i * len + j).lsrc(2) := vd_old 1535189ec863SzhanglyGit csBundle(i * len + j).ldest := vd 1536189ec863SzhanglyGit csBundle(i * len + j).uopIdx := (i * len + j).U 1537189ec863SzhanglyGit } 1538189ec863SzhanglyGit } 153993a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={ 154093a5bfb8SZiyue Zhang for (i <- 0 until len) 154193a5bfb8SZiyue Zhang for (j <- 0 until len) { 154293a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 154393a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 154493a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U 154593a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 154693a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 154793a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 154893a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 154993a5bfb8SZiyue Zhang } 155093a5bfb8SZiyue Zhang } 155193a5bfb8SZiyue Zhang def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={ 155293a5bfb8SZiyue Zhang for (i <- 0 until len) 155393a5bfb8SZiyue Zhang for (j <- 0 until len) { 155493a5bfb8SZiyue Zhang val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U 155593a5bfb8SZiyue Zhang val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U 155693a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U 155793a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(1) := src2 + j.U 155893a5bfb8SZiyue Zhang csBundle(i * len + j).lsrc(2) := vd_old 155993a5bfb8SZiyue Zhang csBundle(i * len + j).ldest := vd 156093a5bfb8SZiyue Zhang csBundle(i * len + j).uopIdx := (i * len + j).U 156193a5bfb8SZiyue Zhang } 156293a5bfb8SZiyue Zhang } 1563aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR){ 1564189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(1) 156593a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 156693a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(1) 156793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 156893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(1) 1569189ec863SzhanglyGit }.otherwise{ 1570189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(1) 1571189ec863SzhanglyGit } 157293a5bfb8SZiyue Zhang switch(vlmulReg) { 1573189ec863SzhanglyGit is("b001".U) { 1574aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1575189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(2) 157693a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 157793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(2) 157893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 157993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(2) 1580189ec863SzhanglyGit }.otherwise{ 1581189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(2) 1582189ec863SzhanglyGit } 1583189ec863SzhanglyGit } 1584189ec863SzhanglyGit is("b010".U) { 1585aaa08c5aSxiaofeibao-xjtu when(!vsewReg.orR) { 1586189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16_SEW8(4) 158793a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e32){ 158893a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(4) 158993a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 159093a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(4) 1591189ec863SzhanglyGit }.otherwise{ 1592189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(4) 1593189ec863SzhanglyGit } 1594189ec863SzhanglyGit } 1595189ec863SzhanglyGit is("b011".U) { 159693a5bfb8SZiyue Zhang when(vsewReg === VSew.e32){ 159793a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW32(8) 159893a5bfb8SZiyue Zhang }.elsewhen(vsewReg === VSew.e64){ 159993a5bfb8SZiyue Zhang genCsBundle_VEC_RGATHEREI16_SEW64(8) 160093a5bfb8SZiyue Zhang }.otherwise{ 1601189ec863SzhanglyGit genCsBundle_VEC_RGATHEREI16(8) 1602189ec863SzhanglyGit } 1603189ec863SzhanglyGit } 1604189ec863SzhanglyGit } 160593a5bfb8SZiyue Zhang } 1606189ec863SzhanglyGit is(UopSplitType.VEC_COMPRESS) { 1607189ec863SzhanglyGit def genCsBundle_VEC_COMPRESS(len:Int): Unit = { 1608189ec863SzhanglyGit for (i <- 0 until len) { 1609189ec863SzhanglyGit val jlen = if (i == len-1) i+1 else i+2 1610189ec863SzhanglyGit for (j <- 0 until jlen) { 1611189ec863SzhanglyGit val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U 1612189ec863SzhanglyGit val vd = if(i==len-1) (dest + j.U) else { 16133bec463eSlewislzh if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U 1614189ec863SzhanglyGit } 16153bec463eSlewislzh csBundle(i*(i+3)/2 + j).vecWen := true.B 16163bec463eSlewislzh csBundle(i*(i+3)/2 + j).v0Wen := false.B 16175da52072SsinceforYy val src13Type = if (j == i+1) DontCare else SrcType.vp 16185da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(0) := src13Type 16195da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp 16205da52072SsinceforYy csBundle(i*(i+3)/2 + j).srcType(2) := src13Type 16213bec463eSlewislzh if (i == 0) { 1622189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(0) := src1 16233bec463eSlewislzh } else { 16243bec463eSlewislzh csBundle(i*(i+3)/2 + j).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16253bec463eSlewislzh } 1626189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U 1627189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old 1628189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).ldest := vd 1629189ec863SzhanglyGit csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U 1630189ec863SzhanglyGit } 1631189ec863SzhanglyGit } 1632189ec863SzhanglyGit } 1633aaa08c5aSxiaofeibao-xjtu switch(vlmulReg) { 1634189ec863SzhanglyGit is("b001".U ){ 1635189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(2) 1636189ec863SzhanglyGit } 1637189ec863SzhanglyGit is("b010".U ){ 1638189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(4) 1639189ec863SzhanglyGit } 1640189ec863SzhanglyGit is("b011".U ){ 1641189ec863SzhanglyGit genCsBundle_VEC_COMPRESS(8) 1642189ec863SzhanglyGit } 1643189ec863SzhanglyGit } 1644189ec863SzhanglyGit } 16450a34fc22SZiyue Zhang is(UopSplitType.VEC_MVNR) { 16460a34fc22SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 16470a34fc22SZiyue Zhang csBundle(i).lsrc(0) := src1 + i.U 16480a34fc22SZiyue Zhang csBundle(i).lsrc(1) := src2 + i.U 16490a34fc22SZiyue Zhang csBundle(i).lsrc(2) := dest + i.U 16500a34fc22SZiyue Zhang csBundle(i).ldest := dest + i.U 16510a34fc22SZiyue Zhang csBundle(i).uopIdx := i.U 16520a34fc22SZiyue Zhang } 16530a34fc22SZiyue Zhang } 1654c4501a6fSZiyue-Zhang is(UopSplitType.VEC_US_LDST) { 16554ee69032SzhanglyGit /* 16564ee69032SzhanglyGit FMV.D.X 16574ee69032SzhanglyGit */ 16584ee69032SzhanglyGit csBundle(0).srcType(0) := SrcType.reg 16594ee69032SzhanglyGit csBundle(0).srcType(1) := SrcType.imm 16604ee69032SzhanglyGit csBundle(0).lsrc(1) := 0.U 1661c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1662964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1663964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 16644ee69032SzhanglyGit csBundle(0).rfWen := false.B 1665c8cff56fSsinsanction csBundle(0).fpWen := false.B 1666c8cff56fSsinsanction csBundle(0).vecWen := true.B 166731c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 16684ee69032SzhanglyGit //LMUL 16694ee69032SzhanglyGit for (i <- 0 until MAX_VLMUL) { 1670c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1671c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 16724dfab1f2Szhanglinjuan csBundle(i + 1).lsrc(2) := dest + i.U // old vd 16734ee69032SzhanglyGit csBundle(i + 1).ldest := dest + i.U 16744ee69032SzhanglyGit csBundle(i + 1).uopIdx := i.U 167531c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 16764ee69032SzhanglyGit } 16774aa00286SXuan Hu csBundle.head.waitForward := isUsSegment 16784aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isUsSegment 16794ee69032SzhanglyGit } 1680c4501a6fSZiyue-Zhang is(UopSplitType.VEC_S_LDST) { 1681c4501a6fSZiyue-Zhang /* 1682c4501a6fSZiyue-Zhang FMV.D.X 1683c4501a6fSZiyue-Zhang */ 1684c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1685c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1686c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1687c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1688964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1689964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1690c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1691c8cff56fSsinsanction csBundle(0).fpWen := false.B 1692c8cff56fSsinsanction csBundle(0).vecWen := true.B 169331c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1694c4501a6fSZiyue-Zhang 16956a926cf7SXuan Hu csBundle(1).srcType(0) := SrcType.reg 16966a926cf7SXuan Hu csBundle(1).srcType(1) := SrcType.imm 1697e25c13faSXuan Hu csBundle(1).lsrc(0) := latchedInst.lsrc(1) 16986a926cf7SXuan Hu csBundle(1).lsrc(1) := 0.U 1699c8cff56fSsinsanction csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U 1700964d9a87SZiyue Zhang csBundle(1).fuType := FuType.i2v.U 1701964d9a87SZiyue Zhang csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1702c4501a6fSZiyue-Zhang csBundle(1).rfWen := false.B 1703c8cff56fSsinsanction csBundle(1).fpWen := false.B 1704c8cff56fSsinsanction csBundle(1).vecWen := true.B 170531c51290Szhanglinjuan csBundle(1).vlsInstr := true.B 1706c4501a6fSZiyue-Zhang 1707c4501a6fSZiyue-Zhang //LMUL 1708c4501a6fSZiyue-Zhang for (i <- 0 until MAX_VLMUL) { 1709c8cff56fSsinsanction csBundle(i + 2).srcType(0) := SrcType.vp 1710c8cff56fSsinsanction csBundle(i + 2).srcType(1) := SrcType.vp 1711c8cff56fSsinsanction csBundle(i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1712c8cff56fSsinsanction csBundle(i + 2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U 17134dfab1f2Szhanglinjuan csBundle(i + 2).lsrc(2) := dest + i.U // old vd 1714c4501a6fSZiyue-Zhang csBundle(i + 2).ldest := dest + i.U 1715c4501a6fSZiyue-Zhang csBundle(i + 2).uopIdx := i.U 171631c51290Szhanglinjuan csBundle(i + 2).vlsInstr := true.B 1717c4501a6fSZiyue-Zhang } 17184aa00286SXuan Hu csBundle.head.waitForward := isSdSegment 17194aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isSdSegment 1720c4501a6fSZiyue-Zhang } 1721c4501a6fSZiyue-Zhang is(UopSplitType.VEC_I_LDST) { 17222de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE(lmul:Int, nf:Int): Unit ={ 172355f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17242de01baaSZiyue Zhang val vecWen = if (i < lmul * nf) true.B else false.B 17252de01baaSZiyue Zhang val src2Type = if (i < lmul * nf) SrcType.vp else SrcType.no 1726c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1727c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 17282de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := SrcType.no 172955f7bedaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17302de01baaSZiyue Zhang csBundle(i + 1).srcType(2) := src2Type 17312de01baaSZiyue Zhang csBundle(i + 1).lsrc(2) := dest + i.U 173255f7bedaSZiyue Zhang csBundle(i + 1).ldest := dest + i.U 17332de01baaSZiyue Zhang csBundle(i + 1).rfWen := false.B 17342de01baaSZiyue Zhang csBundle(i + 1).fpWen := false.B 17352de01baaSZiyue Zhang csBundle(i + 1).vecWen := vecWen 173655f7bedaSZiyue Zhang csBundle(i + 1).uopIdx := i.U 173755f7bedaSZiyue Zhang csBundle(i + 1).vlsInstr := true.B 173855f7bedaSZiyue Zhang } 173955f7bedaSZiyue Zhang } 17402de01baaSZiyue Zhang def genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(emul:Int): Unit ={ 17412de01baaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 17422de01baaSZiyue Zhang val src1Type = if (i < emul) SrcType.vp else SrcType.no 17432de01baaSZiyue Zhang csBundle(i + 1).srcType(1) := src1Type 17442de01baaSZiyue Zhang csBundle(i + 1).lsrc(1) := src2 + i.U 17452de01baaSZiyue Zhang } 17462de01baaSZiyue Zhang } 174755f7bedaSZiyue Zhang 17480cd00663SzhanglyGit val vlmul = vlmulReg 17490cd00663SzhanglyGit val vsew = Cat(0.U(1.W), vsewReg) 17500cd00663SzhanglyGit val veew = Cat(0.U(1.W), width) 1751c4501a6fSZiyue-Zhang val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt 175219d66d7fSXuan Hu val simple_lmul = MuxLookup(vlmul, 0.U(2.W))(Array( 1753c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1754c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1755c4501a6fSZiyue-Zhang "b011".U -> 3.U 1756c4501a6fSZiyue-Zhang )) 175719d66d7fSXuan Hu val simple_emul = MuxLookup(vemul, 0.U(2.W))(Array( 1758c4501a6fSZiyue-Zhang "b001".U -> 1.U, 1759c4501a6fSZiyue-Zhang "b010".U -> 2.U, 1760c4501a6fSZiyue-Zhang "b011".U -> 3.U 1761c4501a6fSZiyue-Zhang )) 1762c4501a6fSZiyue-Zhang csBundle(0).srcType(0) := SrcType.reg 1763c4501a6fSZiyue-Zhang csBundle(0).srcType(1) := SrcType.imm 1764c4501a6fSZiyue-Zhang csBundle(0).lsrc(1) := 0.U 1765c8cff56fSsinsanction csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U 1766964d9a87SZiyue Zhang csBundle(0).fuType := FuType.i2v.U 1767964d9a87SZiyue Zhang csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64) 1768c4501a6fSZiyue-Zhang csBundle(0).rfWen := false.B 1769c8cff56fSsinsanction csBundle(0).fpWen := false.B 1770c8cff56fSsinsanction csBundle(0).vecWen := true.B 177131c51290Szhanglinjuan csBundle(0).vlsInstr := true.B 1772c4501a6fSZiyue-Zhang 1773c4501a6fSZiyue-Zhang //LMUL 177455f7bedaSZiyue Zhang when(nf === 0.U) { 177555f7bedaSZiyue Zhang for (i <- 0 until MAX_VLMUL) { 177655f7bedaSZiyue Zhang indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul) 1777c4501a6fSZiyue-Zhang val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2 1778c4501a6fSZiyue-Zhang val offsetVd = indexedLSRegOffset(i).outOffsetVd 1779c8cff56fSsinsanction csBundle(i + 1).srcType(0) := SrcType.vp 1780c8cff56fSsinsanction csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U 1781c4501a6fSZiyue-Zhang csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U)) 1782792b1339SAnzooooo csBundle(i + 1).srcType(2) := SrcType.vp 178355f7bedaSZiyue Zhang // lsrc2 is old vd 1784792b1339SAnzooooo csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1785c4501a6fSZiyue-Zhang csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U)) 1786c4501a6fSZiyue-Zhang csBundle(i + 1).uopIdx := i.U 178731c51290Szhanglinjuan csBundle(i + 1).vlsInstr := true.B 1788c4501a6fSZiyue-Zhang } 178955f7bedaSZiyue Zhang }.otherwise{ 179055f7bedaSZiyue Zhang // nf > 1, is segment indexed load/store 17912de01baaSZiyue Zhang // gen src0, vd 17922de01baaSZiyue Zhang switch(simple_lmul) { 17932de01baaSZiyue Zhang is(0.U) { 17942de01baaSZiyue Zhang switch(nf) { 17952de01baaSZiyue Zhang is(1.U) { 17962de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 2) 179755f7bedaSZiyue Zhang } 17982de01baaSZiyue Zhang is(2.U) { 17992de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 3) 180055f7bedaSZiyue Zhang } 18012de01baaSZiyue Zhang is(3.U) { 18022de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 4) 18032de01baaSZiyue Zhang } 18042de01baaSZiyue Zhang is(4.U) { 18052de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 5) 18062de01baaSZiyue Zhang } 18072de01baaSZiyue Zhang is(5.U) { 18082de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 6) 18092de01baaSZiyue Zhang } 18102de01baaSZiyue Zhang is(6.U) { 18112de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 7) 18122de01baaSZiyue Zhang } 18132de01baaSZiyue Zhang is(7.U) { 18142de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(1, 8) 18152de01baaSZiyue Zhang } 18162de01baaSZiyue Zhang } 18172de01baaSZiyue Zhang } 18182de01baaSZiyue Zhang is(1.U) { 18192de01baaSZiyue Zhang switch(nf) { 18202de01baaSZiyue Zhang is(1.U) { 18212de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 2) 18222de01baaSZiyue Zhang } 18232de01baaSZiyue Zhang is(2.U) { 18242de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 3) 18252de01baaSZiyue Zhang } 18262de01baaSZiyue Zhang is(3.U) { 18272de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(2, 4) 18282de01baaSZiyue Zhang } 18292de01baaSZiyue Zhang } 18302de01baaSZiyue Zhang } 18312de01baaSZiyue Zhang is(2.U) { 18322de01baaSZiyue Zhang switch(nf) { 18332de01baaSZiyue Zhang is(1.U) { 18342de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE(4, 2) 18352de01baaSZiyue Zhang } 18362de01baaSZiyue Zhang } 18372de01baaSZiyue Zhang } 18382de01baaSZiyue Zhang } 18392de01baaSZiyue Zhang 18402de01baaSZiyue Zhang // gen src1 18412de01baaSZiyue Zhang switch(simple_emul) { 18422de01baaSZiyue Zhang is(0.U) { 18432de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(1) 18442de01baaSZiyue Zhang } 18452de01baaSZiyue Zhang is(1.U) { 18462de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(2) 18472de01baaSZiyue Zhang } 18482de01baaSZiyue Zhang is(2.U) { 18492de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(4) 18502de01baaSZiyue Zhang } 18512de01baaSZiyue Zhang is(3.U) { 18522de01baaSZiyue Zhang genCsBundle_SEGMENT_INDEXED_LOADSTORE_SRC1(8) 185355f7bedaSZiyue Zhang } 185455f7bedaSZiyue Zhang } 18557635b2a1SZiyue Zhang 18567635b2a1SZiyue Zhang // when is vstore instructions, not set vecwen 18577635b2a1SZiyue Zhang when(isVstore) { 18587635b2a1SZiyue Zhang for (i <- 0 until MAX_VLMUL) { 18597635b2a1SZiyue Zhang csBundle(i + 1).vecWen := false.B 18607635b2a1SZiyue Zhang } 18617635b2a1SZiyue Zhang } 186255f7bedaSZiyue Zhang } 18634aa00286SXuan Hu csBundle.head.waitForward := isIxSegment 18644aa00286SXuan Hu csBundle(numOfUop - 1.U).blockBackward := isIxSegment 1865c4501a6fSZiyue-Zhang } 1866d91483a6Sfdy } 1867d91483a6Sfdy 1868d91483a6Sfdy //readyFromRename Counter 1869e25c13faSXuan Hu val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U) 1870e25c13faSXuan Hu 1871e25c13faSXuan Hu // The left uops of the complex inst in ComplexDecoder can be send out this cycle 1872e25c13faSXuan Hu val thisAllOut = uopRes <= readyCounter 1873d91483a6Sfdy 1874189ec863SzhanglyGit switch(state) { 1875e25c13faSXuan Hu is(s_idle) { 1876e25c13faSXuan Hu when (inValid) { 1877e25c13faSXuan Hu stateNext := s_active 1878e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1879d91483a6Sfdy } 1880e25c13faSXuan Hu } 1881e25c13faSXuan Hu is(s_active) { 1882e25c13faSXuan Hu when (thisAllOut) { 1883e25c13faSXuan Hu when (inValid) { 1884e25c13faSXuan Hu stateNext := s_active 1885e25c13faSXuan Hu uopResNext := inUopInfo.numOfUop 1886e25c13faSXuan Hu }.otherwise { 1887e25c13faSXuan Hu stateNext := s_idle 1888e25c13faSXuan Hu uopResNext := 0.U 1889e25c13faSXuan Hu } 1890e25c13faSXuan Hu }.otherwise { 1891e25c13faSXuan Hu stateNext := s_active 1892e25c13faSXuan Hu uopResNext := uopRes - readyCounter 1893e25c13faSXuan Hu } 1894d91483a6Sfdy } 1895d91483a6Sfdy } 1896d91483a6Sfdy 1897e25c13faSXuan Hu state := Mux(io.redirect, s_idle, stateNext) 1898e25c13faSXuan Hu uopRes := Mux(io.redirect, 0.U, uopResNext) 1899189ec863SzhanglyGit 1900e25c13faSXuan Hu val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes) 1901d91483a6Sfdy 1902d91483a6Sfdy for(i <- 0 until RenameWidth) { 1903e25c13faSXuan Hu outValids(i) := complexNum > i.U 1904e25c13faSXuan Hu outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1)) 1905d91483a6Sfdy } 1906d91483a6Sfdy 1907e25c13faSXuan Hu outComplexNum := Mux(state === s_active, complexNum, 0.U) 1908e25c13faSXuan Hu inReady := state === s_idle || state === s_active && thisAllOut 1909d91483a6Sfdy 1910e25c13faSXuan Hu// val validSimple = Wire(Vec(DecodeWidth, Bool())) 1911e25c13faSXuan Hu// validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 } 1912e25c13faSXuan Hu// val notInf = Wire(Vec(DecodeWidth, Bool())) 1913e25c13faSXuan Hu// notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 } 1914e25c13faSXuan Hu// notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc) 1915e25c13faSXuan Hu// val notInfVec = Wire(Vec(DecodeWidth, Bool())) 1916e25c13faSXuan Hu// notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR} 1917e25c13faSXuan Hu// 1918e25c13faSXuan Hu// complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR , 1919e25c13faSXuan Hu// Mux(uopRes0 > readyCounter, readyCounter, uopRes0), 1920e25c13faSXuan Hu// 0.U) 1921e25c13faSXuan Hu// validToRename.zipWithIndex.foreach{ 1922e25c13faSXuan Hu// case(dst, i) => 1923e25c13faSXuan Hu// val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i)) 1924e25c13faSXuan Hu// dst := MuxCase(false.B, Seq( 1925e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B), 1926e25c13faSXuan Hu// (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)), 1927e25c13faSXuan Hu// ).toSeq) 1928e25c13faSXuan Hu// } 1929e25c13faSXuan Hu// 1930e25c13faSXuan Hu// readyToIBuf.zipWithIndex.foreach { 1931e25c13faSXuan Hu// case (dst, i) => 1932e25c13faSXuan Hu// val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B) 1933e25c13faSXuan Hu// dst := MuxCase(true.B, Seq( 1934e25c13faSXuan Hu// (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B, 1935e25c13faSXuan Hu// (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B)) 1936e25c13faSXuan Hu// ).toSeq) 1937e25c13faSXuan Hu// } 1938e25c13faSXuan Hu// 1939e25c13faSXuan Hu// io.deq.decodedInsts := decodedInsts 1940e25c13faSXuan Hu// io.deq.complexNum := complexNum 1941e25c13faSXuan Hu// io.deq.validToRename := validToRename 1942e25c13faSXuan Hu// io.deq.readyToIBuf := readyToIBuf 1943d91483a6Sfdy} 1944