xref: /XiangShan/src/main/scala/xiangshan/backend/decode/DecodeUnitComp.scala (revision 4aa0028654716f3ef660f985eb6662c6c75b70d0)
1d91483a6Sfdy/***************************************************************************************
2d91483a6Sfdy  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d91483a6Sfdy  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4d91483a6Sfdy  *
5d91483a6Sfdy  * XiangShan is licensed under Mulan PSL v2.
6d91483a6Sfdy  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7d91483a6Sfdy  * You may obtain a copy of Mulan PSL v2 at:
8d91483a6Sfdy  *          http://license.coscl.org.cn/MulanPSL2
9d91483a6Sfdy  *
10d91483a6Sfdy  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d91483a6Sfdy  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d91483a6Sfdy  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d91483a6Sfdy  *
14d91483a6Sfdy  * See the Mulan PSL v2 for more details.
15d91483a6Sfdy  ***************************************************************************************/
16d91483a6Sfdy
17d91483a6Sfdypackage xiangshan.backend.decode
18d91483a6Sfdy
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20d91483a6Sfdyimport chisel3._
21d91483a6Sfdyimport chisel3.util._
22d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions
23d91483a6Sfdyimport freechips.rocketchip.util.uintToBitPat
24d91483a6Sfdyimport utils._
25d91483a6Sfdyimport utility._
26d91483a6Sfdyimport xiangshan.ExceptionNO.illegalInstr
27d91483a6Sfdyimport xiangshan._
28d91483a6Sfdyimport xiangshan.backend.fu.fpu.FPU
29d91483a6Sfdyimport xiangshan.backend.fu.FuType
30d91483a6Sfdyimport freechips.rocketchip.rocket.Instructions._
31d91483a6Sfdyimport xiangshan.backend.Bundles.{DecodedInst, StaticInst}
3298cfe81bSxgkiriimport xiangshan.backend.decode.isa.bitfield.XSInstBitFields
33582849ffSxiaofeibao-xjtuimport xiangshan.backend.fu.vector.Bundles.{VSew, VType, VLmul}
34d91483a6Sfdyimport yunsuan.VpermType
35d91483a6Sfdyimport scala.collection.Seq
36c4501a6fSZiyue-Zhangimport chisel3.util.experimental.decode.{QMCMinimizer, TruthTable, decoder}
37c4501a6fSZiyue-Zhang
38c4501a6fSZiyue-Zhangclass indexedLSUopTable(uopIdx:Int) extends Module {
39c4501a6fSZiyue-Zhang  val src = IO(Input(UInt(7.W)))
40c4501a6fSZiyue-Zhang  val outOffsetVs2 = IO(Output(UInt(3.W)))
41c4501a6fSZiyue-Zhang  val outOffsetVd = IO(Output(UInt(3.W)))
427e0af973Szhanglinjuan  val outIsFirstUopInVd = IO(Output(Bool()))
437e0af973Szhanglinjuan  def genCsBundle_VEC_INDEXED_LDST(lmul:Int, emul:Int, nfields:Int, uopIdx:Int): (Int, Int, Int) ={
44c4501a6fSZiyue-Zhang    if (lmul * nfields <= 8) {
45c4501a6fSZiyue-Zhang      for (k <-0 until nfields) {
46c4501a6fSZiyue-Zhang        if (lmul < emul) {    // lmul < emul, uop num is depend on emul * nf
47c4501a6fSZiyue-Zhang          var offset = 1 << (emul - lmul)
48de785770Szhanglinjuan          for (i <- 0 until (1 << emul)) {
49de785770Szhanglinjuan            if (uopIdx == k * (1 << emul) + i) {
507e0af973Szhanglinjuan              return (i, i / offset + k * (1 << lmul), if (i % offset == 0) 1 else 0)
51c4501a6fSZiyue-Zhang            }
52c4501a6fSZiyue-Zhang          }
53c379dcbeSZiyue-Zhang        } else {              // lmul > emul, uop num is depend on lmul * nf
54c4501a6fSZiyue-Zhang          var offset = 1 << (lmul - emul)
55de785770Szhanglinjuan          for (i <- 0 until (1 << lmul)) {
56de785770Szhanglinjuan            if (uopIdx == k * (1 << lmul) + i) {
577e0af973Szhanglinjuan              return (i / offset, i + k * (1 << lmul), 1)
58c4501a6fSZiyue-Zhang            }
59c4501a6fSZiyue-Zhang          }
60c4501a6fSZiyue-Zhang        }
61c4501a6fSZiyue-Zhang      }
62c4501a6fSZiyue-Zhang    }
637e0af973Szhanglinjuan    return (0, 0, 1)
64c4501a6fSZiyue-Zhang  }
65c4501a6fSZiyue-Zhang  // strided load/store
667e0af973Szhanglinjuan  var combVemulNf : Seq[(Int, Int, Int, Int, Int, Int)] = Seq()
67c4501a6fSZiyue-Zhang  for (emul <- 0 until 4) {
68c4501a6fSZiyue-Zhang    for (lmul <- 0 until 4) {
69c4501a6fSZiyue-Zhang      for (nf <- 0 until 8) {
703cb76c96Szhanglinjuan        var offset = genCsBundle_VEC_INDEXED_LDST(lmul, emul, nf+1, uopIdx)
71c4501a6fSZiyue-Zhang        var offsetVs2 = offset._1
72c4501a6fSZiyue-Zhang        var offsetVd = offset._2
737e0af973Szhanglinjuan        var isFirstUopInVd = offset._3
747e0af973Szhanglinjuan        combVemulNf :+= (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd)
75c4501a6fSZiyue-Zhang      }
76c4501a6fSZiyue-Zhang    }
77c4501a6fSZiyue-Zhang  }
780cd00663SzhanglyGit  val out = decoder(QMCMinimizer, src, TruthTable(combVemulNf.map {
797e0af973Szhanglinjuan    case (emul, lmul, nf, isFirstUopInVd, offsetVs2, offsetVd) =>
807e0af973Szhanglinjuan      (BitPat((emul << 5 | lmul << 3 | nf).U(7.W)), BitPat((isFirstUopInVd << 6 | offsetVs2 << 3 | offsetVd).U(7.W)))
810cd00663SzhanglyGit  }, BitPat.N(7)))
82c4501a6fSZiyue-Zhang  outOffsetVs2 := out(5, 3)
83c4501a6fSZiyue-Zhang  outOffsetVd := out(2, 0)
847e0af973Szhanglinjuan  outIsFirstUopInVd := out(6).asBool
85c4501a6fSZiyue-Zhang}
86d91483a6Sfdy
87d91483a6Sfdytrait VectorConstants {
88d91483a6Sfdy  val MAX_VLMUL = 8
89d91483a6Sfdy  val FP_TMP_REG_MV = 32
90189ec863SzhanglyGit  val VECTOR_TMP_REG_LMUL = 33 // 33~47  ->  15
91c4501a6fSZiyue-Zhang  val MAX_INDEXED_LS_UOPNUM = 64
92d91483a6Sfdy}
93d91483a6Sfdy
94d91483a6Sfdyclass DecodeUnitCompIO(implicit p: Parameters) extends XSBundle {
95e25c13faSXuan Hu  val redirect = Input(Bool())
96d91483a6Sfdy  val csrCtrl = Input(new CustomCSRCtrlIO)
9796a12457Ssinsanction  val vtypeBypass = Input(new VType)
98e25c13faSXuan Hu  // When the first inst in decode vector is complex inst, pass it in
99e25c13faSXuan Hu  val in = Flipped(DecoupledIO(new Bundle {
100e25c13faSXuan Hu    val simpleDecodedInst = new DecodedInst
101e25c13faSXuan Hu    val uopInfo = new UopInfo
102e25c13faSXuan Hu  }))
103e25c13faSXuan Hu  val out = new Bundle {
104e25c13faSXuan Hu    val complexDecodedInsts = Vec(RenameWidth, DecoupledIO(new DecodedInst))
105e25c13faSXuan Hu  }
106e25c13faSXuan Hu  val complexNum = Output(UInt(3.W))
107d91483a6Sfdy}
10817ec87f2SXuan Hu
109d91483a6Sfdy/**
110d91483a6Sfdy  * @author zly
111d91483a6Sfdy  */
112d91483a6Sfdyclass DecodeUnitComp()(implicit p : Parameters) extends XSModule with DecodeUnitConstants with VectorConstants {
113d91483a6Sfdy  val io = IO(new DecodeUnitCompIO)
114d91483a6Sfdy
115e25c13faSXuan Hu  // alias
116e25c13faSXuan Hu  private val inReady = io.in.ready
117e25c13faSXuan Hu  private val inValid = io.in.valid
118e25c13faSXuan Hu  private val inDecodedInst = WireInit(io.in.bits.simpleDecodedInst)
119229ab603SXuan Hu  private val inInstFields = io.in.bits.simpleDecodedInst.instr.asTypeOf(new XSInstBitFields)
120e25c13faSXuan Hu  private val inUopInfo = io.in.bits.uopInfo
121e25c13faSXuan Hu  private val outValids = io.out.complexDecodedInsts.map(_.valid)
122e25c13faSXuan Hu  private val outReadys = io.out.complexDecodedInsts.map(_.ready)
123e25c13faSXuan Hu  private val outDecodedInsts = io.out.complexDecodedInsts.map(_.bits)
124e25c13faSXuan Hu  private val outComplexNum = io.complexNum
125e25c13faSXuan Hu
126d91483a6Sfdy  val maxUopSize = MaxUopSize
127229ab603SXuan Hu  when (io.in.fire && io.in.bits.simpleDecodedInst.isVset) {
128229ab603SXuan Hu    when(inInstFields.RD === 0.U && inInstFields.RS1 === 0.U) {
129229ab603SXuan Hu      inDecodedInst.fuOpType := VSETOpType.keepVl(io.in.bits.simpleDecodedInst.fuOpType)
130229ab603SXuan Hu    }.elsewhen(inInstFields.RS1 === 0.U) {
131229ab603SXuan Hu      inDecodedInst.fuOpType := VSETOpType.setVlmax(io.in.bits.simpleDecodedInst.fuOpType)
132229ab603SXuan Hu    }
133229ab603SXuan Hu  }
134229ab603SXuan Hu
135e25c13faSXuan Hu  val latchedInst = RegEnable(inDecodedInst, inValid && inReady)
136e25c13faSXuan Hu  val latchedUopInfo = RegEnable(inUopInfo, inValid && inReady)
137d91483a6Sfdy  //input bits
138e25c13faSXuan Hu  private val instFields: XSInstBitFields = latchedInst.instr.asTypeOf(new XSInstBitFields)
139d91483a6Sfdy
140e25c13faSXuan Hu  val src1 = Cat(0.U(1.W), instFields.RS1)
141e25c13faSXuan Hu  val src2 = Cat(0.U(1.W), instFields.RS2)
142e25c13faSXuan Hu  val dest = Cat(0.U(1.W), instFields.RD)
1437f9f0a79SzhanglyGit
144e25c13faSXuan Hu  val nf    = instFields.NF
145e25c13faSXuan Hu  val width = instFields.WIDTH(1, 0)
146d91483a6Sfdy
147d91483a6Sfdy  //output of DecodeUnit
148e25c13faSXuan Hu  val numOfUop = Wire(UInt(log2Up(maxUopSize).W))
149e25c13faSXuan Hu  val numOfWB = Wire(UInt(log2Up(maxUopSize).W))
1507f9f0a79SzhanglyGit  val lmul = Wire(UInt(4.W))
151189ec863SzhanglyGit  val isVsetSimple = Wire(Bool())
152d91483a6Sfdy
153c4501a6fSZiyue-Zhang  val indexedLSRegOffset = Seq.tabulate(MAX_INDEXED_LS_UOPNUM)(i => Module(new indexedLSUopTable(i)))
154c4501a6fSZiyue-Zhang  indexedLSRegOffset.map(_.src := 0.U)
155c4501a6fSZiyue-Zhang
156d91483a6Sfdy  //pre decode
157e25c13faSXuan Hu  lmul := latchedUopInfo.lmul
158e25c13faSXuan Hu  isVsetSimple := latchedInst.isVset
159e25c13faSXuan Hu  val vlmulReg = latchedInst.vpu.vlmul
160e25c13faSXuan Hu  val vsewReg = latchedInst.vpu.vsew
161229ab603SXuan Hu
162d91483a6Sfdy  //Type of uop Div
163e25c13faSXuan Hu  val typeOfSplit = latchedInst.uopSplitType
164e25c13faSXuan Hu  val src1Type = latchedInst.srcType(0)
165d6059658SZiyue Zhang  val src1IsImm = src1Type === SrcType.imm
166395c8649SZiyue-Zhang  val src1IsFp = src1Type === SrcType.fp
167d91483a6Sfdy
168e25c13faSXuan Hu  numOfUop := latchedUopInfo.numOfUop
169e25c13faSXuan Hu  numOfWB := latchedUopInfo.numOfWB
170e25c13faSXuan Hu
171e25c13faSXuan Hu  //uops dispatch
172e25c13faSXuan Hu  val s_idle :: s_active :: Nil = Enum(2)
173e25c13faSXuan Hu  val state = RegInit(s_idle)
174e25c13faSXuan Hu  val stateNext = WireDefault(state)
175e25c13faSXuan Hu  val numDecodedUop = RegInit(0.U(log2Up(maxUopSize).W))
176e25c13faSXuan Hu  val uopRes = RegInit(0.U(log2Up(maxUopSize).W))
177e25c13faSXuan Hu  val uopResNext = WireInit(uopRes)
178964d9a87SZiyue Zhang  val e64 = 3.U(2.W)
179*4aa00286SXuan Hu  val isUsSegment = instFields.MOP === 0.U && nf =/= 0.U && (instFields.LUMOP === 0.U || instFields.LUMOP === "b10000".U)
180*4aa00286SXuan Hu  val isIxSegment = instFields.MOP(0) === 1.U && nf =/= 0.U
181*4aa00286SXuan Hu  val isSdSegment = instFields.MOP === "b10".U && nf =/= 0.U
1827f9f0a79SzhanglyGit
183d91483a6Sfdy  //uop div up to maxUopSize
184d91483a6Sfdy  val csBundle = Wire(Vec(maxUopSize, new DecodedInst))
185e25c13faSXuan Hu  csBundle.foreach { case dst =>
186e25c13faSXuan Hu    dst := latchedInst
187e25c13faSXuan Hu    dst.numUops := latchedUopInfo.numOfUop
188e25c13faSXuan Hu    dst.numWB := latchedUopInfo.numOfWB
189d91483a6Sfdy    dst.firstUop := false.B
190d91483a6Sfdy    dst.lastUop := false.B
19131c51290Szhanglinjuan    dst.vlsInstr := false.B
192d91483a6Sfdy  }
193d91483a6Sfdy
194d91483a6Sfdy  csBundle(0).firstUop := true.B
195d91483a6Sfdy  csBundle(numOfUop - 1.U).lastUop := true.B
196d91483a6Sfdy
197189ec863SzhanglyGit  switch(typeOfSplit) {
198e25c13faSXuan Hu    is(UopSplitType.VSET) {
1994cdab2a9SXuan Hu      // In simple decoder, rfWen and vecWen are not set
200189ec863SzhanglyGit      when(isVsetSimple) {
2014cdab2a9SXuan Hu        // Default
2024cdab2a9SXuan Hu        // uop0 set rd, never flushPipe
203d91483a6Sfdy        csBundle(0).fuType := FuType.vsetiwi.U
204d91483a6Sfdy        csBundle(0).flushPipe := false.B
205d91483a6Sfdy        csBundle(0).rfWen := true.B
2064cdab2a9SXuan Hu        // uop1 set vl, vsetvl will flushPipe
207cb10a55bSXuan Hu        csBundle(1).ldest := VCONFIG_IDX.U
208fe60541bSXuan Hu        csBundle(1).vecWen := true.B
2094cdab2a9SXuan Hu        when(VSETOpType.isVsetvli(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) {
210d8ceb649SZiyue Zhang          // write nothing, uop0 is a nop instruction
211d8ceb649SZiyue Zhang          csBundle(0).rfWen := false.B
212d8ceb649SZiyue Zhang          csBundle(0).fpWen := false.B
213d8ceb649SZiyue Zhang          csBundle(0).vecWen := false.B
2144cdab2a9SXuan Hu          csBundle(1).fuType := FuType.vsetfwf.U
2154cdab2a9SXuan Hu          csBundle(1).srcType(0) := SrcType.vp
2164cdab2a9SXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
2174cdab2a9SXuan Hu        }.elsewhen(VSETOpType.isVsetvl(latchedInst.fuOpType) && dest === 0.U && src1 === 0.U) {
2184cdab2a9SXuan Hu          // uop0: mv vtype gpr to vector region
2194cdab2a9SXuan Hu          csBundle(0).srcType(0) := SrcType.xp
2204cdab2a9SXuan Hu          csBundle(0).srcType(1) := SrcType.no
221d91483a6Sfdy          csBundle(0).lsrc(1) := 0.U
222d91483a6Sfdy          csBundle(0).ldest := FP_TMP_REG_MV.U
223964d9a87SZiyue Zhang          csBundle(0).fuType := FuType.i2v.U
224964d9a87SZiyue Zhang          csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
225964d9a87SZiyue Zhang          csBundle(0).rfWen := false.B
226d91483a6Sfdy          csBundle(0).fpWen := true.B
227964d9a87SZiyue Zhang          csBundle(0).vecWen := false.B
228d91483a6Sfdy          csBundle(0).flushPipe := false.B
2294cdab2a9SXuan Hu          // uop1: uvsetvcfg_vv
230d91483a6Sfdy          csBundle(1).fuType := FuType.vsetfwf.U
2314cdab2a9SXuan Hu          // vl
232d91483a6Sfdy          csBundle(1).srcType(0) := SrcType.vp
233cb10a55bSXuan Hu          csBundle(1).lsrc(0) := VCONFIG_IDX.U
2344cdab2a9SXuan Hu          // vtype
235d91483a6Sfdy          csBundle(1).srcType(1) := SrcType.fp
236d91483a6Sfdy          csBundle(1).lsrc(1) := FP_TMP_REG_MV.U
2374cdab2a9SXuan Hu          csBundle(1).vecWen := true.B
238cb10a55bSXuan Hu          csBundle(1).ldest := VCONFIG_IDX.U
239d91483a6Sfdy        }
24096a12457Ssinsanction        // use bypass vtype from vtypeGen
24196a12457Ssinsanction        csBundle(0).vpu.connectVType(io.vtypeBypass)
24296a12457Ssinsanction        csBundle(1).vpu.connectVType(io.vtypeBypass)
243d91483a6Sfdy      }
244d91483a6Sfdy    }
24517ec87f2SXuan Hu    is(UopSplitType.VEC_VVV) {
246d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
247d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
248d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
249d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
250d91483a6Sfdy        csBundle(i).ldest := dest + i.U
251d91483a6Sfdy        csBundle(i).uopIdx := i.U
252d91483a6Sfdy      }
253d91483a6Sfdy    }
254684d7aceSxiaofeibao-xjtu    is(UopSplitType.VEC_VFV) {
255395c8649SZiyue-Zhang      /*
256395c8649SZiyue-Zhang      i to vector move
257395c8649SZiyue-Zhang       */
258395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
259395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
260395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
261395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
262395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
263395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
264395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
265783a1d5fSlewislzh      csBundle(0).vpu.isReverse := false.B
266395c8649SZiyue-Zhang      /*
267395c8649SZiyue-Zhang      LMUL
268395c8649SZiyue-Zhang       */
269684d7aceSxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL) {
270395c8649SZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
271395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
272395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(1) := src2 + i.U
273395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(2) := dest + i.U
274395c8649SZiyue-Zhang        csBundle(i + 1).ldest := dest + i.U
275395c8649SZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
276684d7aceSxiaofeibao-xjtu      }
277684d7aceSxiaofeibao-xjtu    }
27817ec87f2SXuan Hu    is(UopSplitType.VEC_EXT2) {
279d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
280d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
281d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
282d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
283d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
284d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
285d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
286d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
287d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
288d91483a6Sfdy      }
289d91483a6Sfdy    }
29017ec87f2SXuan Hu    is(UopSplitType.VEC_EXT4) {
291d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 4) {
292d91483a6Sfdy        csBundle(4 * i).lsrc(1) := src2 + i.U
293d91483a6Sfdy        csBundle(4 * i).lsrc(2) := dest + (4 * i).U
294d91483a6Sfdy        csBundle(4 * i).ldest := dest + (4 * i).U
295d91483a6Sfdy        csBundle(4 * i).uopIdx := (4 * i).U
296d91483a6Sfdy        csBundle(4 * i + 1).lsrc(1) := src2 + i.U
297d91483a6Sfdy        csBundle(4 * i + 1).lsrc(2) := dest + (4 * i + 1).U
298d91483a6Sfdy        csBundle(4 * i + 1).ldest := dest + (4 * i + 1).U
299d91483a6Sfdy        csBundle(4 * i + 1).uopIdx := (4 * i + 1).U
300d91483a6Sfdy        csBundle(4 * i + 2).lsrc(1) := src2 + i.U
301d91483a6Sfdy        csBundle(4 * i + 2).lsrc(2) := dest + (4 * i + 2).U
302d91483a6Sfdy        csBundle(4 * i + 2).ldest := dest + (4 * i + 2).U
303d91483a6Sfdy        csBundle(4 * i + 2).uopIdx := (4 * i + 2).U
304d91483a6Sfdy        csBundle(4 * i + 3).lsrc(1) := src2 + i.U
305d91483a6Sfdy        csBundle(4 * i + 3).lsrc(2) := dest + (4 * i + 3).U
306d91483a6Sfdy        csBundle(4 * i + 3).ldest := dest + (4 * i + 3).U
307d91483a6Sfdy        csBundle(4 * i + 3).uopIdx := (4 * i + 3).U
308d91483a6Sfdy      }
309d91483a6Sfdy    }
31017ec87f2SXuan Hu    is(UopSplitType.VEC_EXT8) {
311d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
312d91483a6Sfdy        csBundle(i).lsrc(1) := src2
313d91483a6Sfdy        csBundle(i).lsrc(2) := dest + i.U
314d91483a6Sfdy        csBundle(i).ldest := dest + i.U
315d91483a6Sfdy        csBundle(i).uopIdx := i.U
316d91483a6Sfdy      }
317d91483a6Sfdy    }
31817ec87f2SXuan Hu    is(UopSplitType.VEC_0XV) {
319d91483a6Sfdy      /*
320395c8649SZiyue-Zhang      i/f to vector move
321d91483a6Sfdy       */
322395c8649SZiyue-Zhang      csBundle(0).srcType(0) := Mux(src1IsFp, SrcType.fp, SrcType.reg)
323d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
324d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
3257c67deccSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
326395c8649SZiyue-Zhang      csBundle(0).fuType := Mux(src1IsFp, FuType.f2v.U, FuType.i2v.U)
327395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsFp, IF2VectorType.fDup2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
328d91483a6Sfdy      csBundle(0).rfWen := false.B
3297c67deccSZiyue Zhang      csBundle(0).fpWen := false.B
3307c67deccSZiyue Zhang      csBundle(0).vecWen := true.B
331d91483a6Sfdy      /*
3327c67deccSZiyue Zhang      vmv.s.x
333d91483a6Sfdy       */
3347c67deccSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
3357c67deccSZiyue Zhang      csBundle(1).srcType(1) := SrcType.imm
336d91483a6Sfdy      csBundle(1).srcType(2) := SrcType.vp
3377c67deccSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
338d91483a6Sfdy      csBundle(1).lsrc(1) := 0.U
339d91483a6Sfdy      csBundle(1).lsrc(2) := dest
340d91483a6Sfdy      csBundle(1).ldest := dest
341d91483a6Sfdy      csBundle(1).rfWen := false.B
342d91483a6Sfdy      csBundle(1).fpWen := false.B
343d91483a6Sfdy      csBundle(1).vecWen := true.B
3447c67deccSZiyue Zhang      csBundle(1).uopIdx := 0.U
345d91483a6Sfdy    }
34617ec87f2SXuan Hu    is(UopSplitType.VEC_VXV) {
347d91483a6Sfdy      /*
348d6059658SZiyue Zhang      i to vector move
349d91483a6Sfdy       */
350d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
351d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
352d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
353fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
354fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
355b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
356fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
357783a1d5fSlewislzh      csBundle(0).vpu.isReverse := false.B
358fc85f18fSZiyue Zhang      /*
359fc85f18fSZiyue Zhang      LMUL
360fc85f18fSZiyue Zhang       */
361fc85f18fSZiyue Zhang      for (i <- 0 until MAX_VLMUL) {
362fc85f18fSZiyue Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
363fc85f18fSZiyue Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
364d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
365d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
366d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
367d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
368d91483a6Sfdy      }
369d91483a6Sfdy    }
37017ec87f2SXuan Hu    is(UopSplitType.VEC_VVW) {
371d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
372d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
373d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + i.U
374d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
375d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
376d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
377d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
378d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
379d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
380d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
381d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
382d91483a6Sfdy      }
383d91483a6Sfdy    }
3843748ec56Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFW) {
385395c8649SZiyue-Zhang      /*
386395c8649SZiyue-Zhang      f to vector move
387395c8649SZiyue-Zhang       */
388395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
389395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
390395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
391395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
392395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
393395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
394395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
395395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
396395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
397395c8649SZiyue-Zhang
3983748ec56Sxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL / 2) {
399395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
400395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
4013748ec56Sxiaofeibao-xjtu        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
402395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
403395c8649SZiyue-Zhang        csBundle(2 * i + 1).ldest := dest + (2 * i).U
404395c8649SZiyue-Zhang        csBundle(2 * i + 1).uopIdx := (2 * i).U
405395c8649SZiyue-Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
406395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
407395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
408395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
409395c8649SZiyue-Zhang        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
410395c8649SZiyue-Zhang        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
4113748ec56Sxiaofeibao-xjtu      }
4123748ec56Sxiaofeibao-xjtu    }
41317ec87f2SXuan Hu    is(UopSplitType.VEC_WVW) {
414d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
415d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
416d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
417d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + (2 * i).U
418d91483a6Sfdy        csBundle(2 * i).ldest := dest + (2 * i).U
419d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
420d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
421d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
422d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i + 1).U
423d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i + 1).U
424d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
425d91483a6Sfdy      }
426d91483a6Sfdy    }
42717ec87f2SXuan Hu    is(UopSplitType.VEC_VXW) {
428d91483a6Sfdy      /*
429d6059658SZiyue Zhang      i to vector move
430d91483a6Sfdy       */
431d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
432d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
433d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
434fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
435fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
436b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
437fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
438d91483a6Sfdy
439d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
440fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
441fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
442d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
443d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
444d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
445d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
446fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
447fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
448d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + i.U
449d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
450d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
451d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
452d91483a6Sfdy      }
453d91483a6Sfdy    }
45417ec87f2SXuan Hu    is(UopSplitType.VEC_WXW) {
455d91483a6Sfdy      /*
456d6059658SZiyue Zhang      i to vector move
457d91483a6Sfdy       */
458d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
459d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
460d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
461fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
462fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
463b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
464fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
465d91483a6Sfdy
466d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
467fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
468fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
469d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
470d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
471d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + (2 * i).U
472d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
473fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
474fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
475d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
476d91483a6Sfdy        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
477d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
478d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
479d91483a6Sfdy      }
480d91483a6Sfdy    }
48117ec87f2SXuan Hu    is(UopSplitType.VEC_WVV) {
482d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
483d91483a6Sfdy
484d91483a6Sfdy        csBundle(2 * i).lsrc(0) := src1 + i.U
485d91483a6Sfdy        csBundle(2 * i).lsrc(1) := src2 + (2 * i).U
486d91483a6Sfdy        csBundle(2 * i).lsrc(2) := dest + i.U
487d6f9198fSXuan Hu        csBundle(2 * i).ldest := dest + i.U
488d91483a6Sfdy        csBundle(2 * i).uopIdx := (2 * i).U
489d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src1 + i.U
490d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i + 1).U
491d6f9198fSXuan Hu        csBundle(2 * i + 1).lsrc(2) := dest + i.U
492d91483a6Sfdy        csBundle(2 * i + 1).ldest := dest + i.U
493d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i + 1).U
494d91483a6Sfdy      }
495d91483a6Sfdy    }
4963748ec56Sxiaofeibao-xjtu    is(UopSplitType.VEC_WFW) {
497395c8649SZiyue-Zhang      /*
498395c8649SZiyue-Zhang      f to vector move
499395c8649SZiyue-Zhang       */
500395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
501395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
502395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
503395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
504395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
505395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
506395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
507395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
508395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
509395c8649SZiyue-Zhang
5103748ec56Sxiaofeibao-xjtu      for (i <- 0 until MAX_VLMUL / 2) {
511395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
512395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
513395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
514395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(2) := dest + (2 * i).U
515395c8649SZiyue-Zhang        csBundle(2 * i + 1).ldest := dest + (2 * i).U
516395c8649SZiyue-Zhang        csBundle(2 * i + 1).uopIdx := (2 * i).U
517395c8649SZiyue-Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
518395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
519395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
520395c8649SZiyue-Zhang        csBundle(2 * i + 2).lsrc(2) := dest + (2 * i + 1).U
521395c8649SZiyue-Zhang        csBundle(2 * i + 2).ldest := dest + (2 * i + 1).U
522395c8649SZiyue-Zhang        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
5233748ec56Sxiaofeibao-xjtu      }
5243748ec56Sxiaofeibao-xjtu    }
52517ec87f2SXuan Hu    is(UopSplitType.VEC_WXV) {
526d91483a6Sfdy      /*
527d6059658SZiyue Zhang      i to vector move
528d91483a6Sfdy       */
529d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
530d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
531d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
532fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
533fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
534b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
535fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
536d91483a6Sfdy
537d91483a6Sfdy      for (i <- 0 until MAX_VLMUL / 2) {
538fc85f18fSZiyue Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
539fc85f18fSZiyue Zhang        csBundle(2 * i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
540d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + (2 * i).U
541d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
542d6f9198fSXuan Hu        csBundle(2 * i + 1).ldest := dest + i.U
543d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
544fc85f18fSZiyue Zhang        csBundle(2 * i + 2).srcType(0) := SrcType.vp
545fc85f18fSZiyue Zhang        csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
546d91483a6Sfdy        csBundle(2 * i + 2).lsrc(1) := src2 + (2 * i + 1).U
547d6f9198fSXuan Hu        csBundle(2 * i + 2).lsrc(2) := dest + i.U
548d91483a6Sfdy        csBundle(2 * i + 2).ldest := dest + i.U
549d91483a6Sfdy        csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
550d91483a6Sfdy      }
551d91483a6Sfdy    }
55217ec87f2SXuan Hu    is(UopSplitType.VEC_VVM) {
553d91483a6Sfdy      csBundle(0).lsrc(2) := dest
554d6f9198fSXuan Hu      csBundle(0).ldest := dest
555d91483a6Sfdy      csBundle(0).uopIdx := 0.U
556d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
557d91483a6Sfdy        csBundle(i).lsrc(0) := src1 + i.U
558d91483a6Sfdy        csBundle(i).lsrc(1) := src2 + i.U
559d6f9198fSXuan Hu        csBundle(i).lsrc(2) := dest
560d6f9198fSXuan Hu        csBundle(i).ldest := dest
561d91483a6Sfdy        csBundle(i).uopIdx := i.U
562d91483a6Sfdy      }
563d91483a6Sfdy    }
564f06d6d60Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFM) {
565395c8649SZiyue-Zhang      /*
566395c8649SZiyue-Zhang      f to vector move
567395c8649SZiyue-Zhang       */
568395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
569395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
570395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
571395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
572395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
573395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
574395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
575395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
576395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
577395c8649SZiyue-Zhang      //LMUL
578395c8649SZiyue-Zhang      csBundle(1).srcType(0) := SrcType.vp
579395c8649SZiyue-Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
580395c8649SZiyue-Zhang      csBundle(1).lsrc(2) := dest
581395c8649SZiyue-Zhang      csBundle(1).ldest := dest
582395c8649SZiyue-Zhang      csBundle(1).uopIdx := 0.U
583f06d6d60Sxiaofeibao-xjtu      for (i <- 1 until MAX_VLMUL) {
584395c8649SZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
585395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
586395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(1) := src2 + i.U
587395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(2) := dest
588395c8649SZiyue-Zhang        csBundle(i + 1).ldest := dest
589395c8649SZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
590f06d6d60Sxiaofeibao-xjtu      }
591f06d6d60Sxiaofeibao-xjtu      csBundle(numOfUop - 1.U).ldest := dest
592f06d6d60Sxiaofeibao-xjtu    }
59317ec87f2SXuan Hu    is(UopSplitType.VEC_VXM) {
594d91483a6Sfdy      /*
595d6059658SZiyue Zhang      i to vector move
596d91483a6Sfdy       */
597d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
598d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
599d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
600fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
601fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
602b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.immDup2Vec(2, 0), IF2VectorType.iDup2Vec(2, 0)), vsewReg)
603fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
604d91483a6Sfdy      //LMUL
605fc85f18fSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
606fc85f18fSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
607d91483a6Sfdy      csBundle(1).lsrc(2) := dest
608d6f9198fSXuan Hu      csBundle(1).ldest := dest
609d91483a6Sfdy      csBundle(1).uopIdx := 0.U
610d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
611fc85f18fSZiyue Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
612fc85f18fSZiyue Zhang        csBundle(i + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
613d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
614d6f9198fSXuan Hu        csBundle(i + 1).lsrc(2) := dest
615d6f9198fSXuan Hu        csBundle(i + 1).ldest := dest
616d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
617d91483a6Sfdy      }
618d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest
619d91483a6Sfdy    }
62017ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1UP) {
621d91483a6Sfdy      /*
622d6059658SZiyue Zhang      i to vector move
623d91483a6Sfdy       */
624d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
625d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
626d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
627fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
628fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
629b8505463SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
630fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
631d91483a6Sfdy      //LMUL
632fc85f18fSZiyue Zhang      csBundle(1).srcType(0) := SrcType.vp
633fc85f18fSZiyue Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
634d91483a6Sfdy      csBundle(1).lsrc(2) := dest
635d91483a6Sfdy      csBundle(1).ldest := dest
636d91483a6Sfdy      csBundle(1).uopIdx := 0.U
637d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
638d91483a6Sfdy        csBundle(i + 1).srcType(0) := SrcType.vp
639d91483a6Sfdy        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
640d91483a6Sfdy        csBundle(i + 1).lsrc(1) := src2 + i.U
641d91483a6Sfdy        csBundle(i + 1).lsrc(2) := dest + i.U
642d91483a6Sfdy        csBundle(i + 1).ldest := dest + i.U
643d91483a6Sfdy        csBundle(i + 1).uopIdx := i.U
644d91483a6Sfdy      }
645d91483a6Sfdy    }
64617ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1UP) {
647395c8649SZiyue-Zhang      /*
648395c8649SZiyue-Zhang      i to vector move
649395c8649SZiyue-Zhang       */
650d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.fp
651395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
652395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
653395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
654395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
655395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
656395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
657395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
658395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
659395c8649SZiyue-Zhang      //LMUL
660395c8649SZiyue-Zhang      csBundle(1).srcType(0) := SrcType.vp
661395c8649SZiyue-Zhang      csBundle(1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
662395c8649SZiyue-Zhang      csBundle(1).lsrc(1) := src2
663395c8649SZiyue-Zhang      csBundle(1).lsrc(2) := dest
664395c8649SZiyue-Zhang      csBundle(1).ldest := dest
665395c8649SZiyue-Zhang      csBundle(1).uopIdx := 0.U
666d91483a6Sfdy      for (i <- 1 until MAX_VLMUL) {
667395c8649SZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.vp
668395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(0) := src2 + (i - 1).U
669395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(1) := src2 + i.U
670395c8649SZiyue-Zhang        csBundle(i + 1).lsrc(2) := dest + i.U
671395c8649SZiyue-Zhang        csBundle(i + 1).ldest := dest + i.U
672395c8649SZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
673d91483a6Sfdy      }
674d91483a6Sfdy    }
67517ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDE1DOWN) { // lmul+lmul = 16
676d91483a6Sfdy      /*
677d6059658SZiyue Zhang      i to vector move
678d91483a6Sfdy       */
679d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
680d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
681d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
682fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
683fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
684b8505463SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.iDup2Vec(2, 0), vsewReg)
685fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
686d91483a6Sfdy      //LMUL
687d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
688d91483a6Sfdy        csBundle(2 * i + 1).srcType(0) := SrcType.vp
689d91483a6Sfdy        csBundle(2 * i + 1).srcType(1) := SrcType.vp
690d91483a6Sfdy        csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U
691d91483a6Sfdy        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
692d91483a6Sfdy        csBundle(2 * i + 1).lsrc(2) := dest + i.U
693fc85f18fSZiyue Zhang        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U
694d91483a6Sfdy        csBundle(2 * i + 1).uopIdx := (2 * i).U
695d91483a6Sfdy        if (2 * i + 2 < MAX_VLMUL * 2) {
696fc85f18fSZiyue Zhang          csBundle(2 * i + 2).srcType(0) := SrcType.vp
697fc85f18fSZiyue Zhang          csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
698d91483a6Sfdy          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
699fc85f18fSZiyue Zhang          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U
700d91483a6Sfdy          csBundle(2 * i + 2).ldest := dest + i.U
701d91483a6Sfdy          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
702d91483a6Sfdy        }
703d91483a6Sfdy      }
7048cbcda9aSZiyue Zhang      csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp
7058cbcda9aSZiyue Zhang      csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
706d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
707d91483a6Sfdy    }
70817ec87f2SXuan Hu    is(UopSplitType.VEC_FSLIDE1DOWN) {
709395c8649SZiyue-Zhang      /*
710395c8649SZiyue-Zhang      i to vector move
711395c8649SZiyue-Zhang       */
712395c8649SZiyue-Zhang      csBundle(0).srcType(0) := SrcType.fp
713395c8649SZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
714395c8649SZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
715395c8649SZiyue-Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
716395c8649SZiyue-Zhang      csBundle(0).fuType := FuType.f2v.U
717395c8649SZiyue-Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.fDup2Vec(2, 0), vsewReg)
718395c8649SZiyue-Zhang      csBundle(0).rfWen := false.B
719395c8649SZiyue-Zhang      csBundle(0).fpWen := false.B
720395c8649SZiyue-Zhang      csBundle(0).vecWen := true.B
721d91483a6Sfdy      //LMUL
722d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
723395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(0) := SrcType.vp
724395c8649SZiyue-Zhang        csBundle(2 * i + 1).srcType(1) := SrcType.vp
725395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(0) := src2 + (i + 1).U
726395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(1) := src2 + i.U
727395c8649SZiyue-Zhang        csBundle(2 * i + 1).lsrc(2) := dest + i.U
728395c8649SZiyue-Zhang        csBundle(2 * i + 1).ldest := VECTOR_TMP_REG_LMUL.U + 1.U
729395c8649SZiyue-Zhang        csBundle(2 * i + 1).uopIdx := (2 * i).U
730395c8649SZiyue-Zhang        if (2 * i + 2 < MAX_VLMUL * 2) {
731395c8649SZiyue-Zhang          csBundle(2 * i + 2).srcType(0) := SrcType.vp
732395c8649SZiyue-Zhang          csBundle(2 * i + 2).lsrc(0) := VECTOR_TMP_REG_LMUL.U
733395c8649SZiyue-Zhang          // csBundle(2 * i + 2).lsrc(1) := src2 + i.U         // DontCare
734395c8649SZiyue-Zhang          csBundle(2 * i + 2).lsrc(2) := VECTOR_TMP_REG_LMUL.U + 1.U
735395c8649SZiyue-Zhang          csBundle(2 * i + 2).ldest := dest + i.U
736395c8649SZiyue-Zhang          csBundle(2 * i + 2).uopIdx := (2 * i + 1).U
737d91483a6Sfdy        }
738395c8649SZiyue-Zhang      }
739395c8649SZiyue-Zhang      csBundle(numOfUop - 1.U).srcType(0) := SrcType.vp
740395c8649SZiyue-Zhang      csBundle(numOfUop - 1.U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
741d91483a6Sfdy      csBundle(numOfUop - 1.U).ldest := dest + lmul - 1.U
742d91483a6Sfdy    }
74317ec87f2SXuan Hu    is(UopSplitType.VEC_VRED) {
744aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b001".U) {
745d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
746d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
747d91483a6Sfdy        csBundle(0).lsrc(1) := src2
748d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
749d91483a6Sfdy        csBundle(0).uopIdx := 0.U
750d91483a6Sfdy      }
751aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b010".U) {
752d91483a6Sfdy        csBundle(0).srcType(2) := SrcType.DC
753d91483a6Sfdy        csBundle(0).lsrc(0) := src2 + 1.U
754d91483a6Sfdy        csBundle(0).lsrc(1) := src2
755d91483a6Sfdy        csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
756d91483a6Sfdy        csBundle(0).uopIdx := 0.U
757d91483a6Sfdy
758d91483a6Sfdy        csBundle(1).srcType(2) := SrcType.DC
759d91483a6Sfdy        csBundle(1).lsrc(0) := src2 + 3.U
760d91483a6Sfdy        csBundle(1).lsrc(1) := src2 + 2.U
761d91483a6Sfdy        csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
762d91483a6Sfdy        csBundle(1).uopIdx := 1.U
763d91483a6Sfdy
764d91483a6Sfdy        csBundle(2).srcType(2) := SrcType.DC
765d91483a6Sfdy        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
766d91483a6Sfdy        csBundle(2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
767d91483a6Sfdy        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
768d91483a6Sfdy        csBundle(2).uopIdx := 2.U
769d91483a6Sfdy      }
770aaa08c5aSxiaofeibao-xjtu      when(vlmulReg === "b011".U) {
771d91483a6Sfdy        for (i <- 0 until MAX_VLMUL) {
772d91483a6Sfdy          if (i < MAX_VLMUL - MAX_VLMUL / 2) {
773d91483a6Sfdy            csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
774d91483a6Sfdy            csBundle(i).lsrc(1) := src2 + (i * 2).U
775d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
776d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 4) {
777d91483a6Sfdy            csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2 + 1).U
778d91483a6Sfdy            csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - MAX_VLMUL / 2) * 2).U
779d91483a6Sfdy            csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
780d91483a6Sfdy          } else if (i < MAX_VLMUL - MAX_VLMUL / 8) {
781d91483a6Sfdy            csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
782d91483a6Sfdy            csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
783d91483a6Sfdy            csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
784d91483a6Sfdy          }
785d91483a6Sfdy          csBundle(i).srcType(2) := SrcType.DC
786d91483a6Sfdy          csBundle(i).uopIdx := i.U
787d91483a6Sfdy        }
788d91483a6Sfdy      }
789caa15984SZiyue Zhang      when(vlmulReg(2) === 0.U && vlmulReg(1, 0).orR) {
790caa15984SZiyue Zhang        /*
791caa15984SZiyue Zhang         * 2 <= vlmul <= 8
792caa15984SZiyue Zhang         */
793d91483a6Sfdy        csBundle(numOfUop - 1.U).srcType(2) := SrcType.vp
794d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(0) := src1
795d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(1) := VECTOR_TMP_REG_LMUL.U + numOfUop - 2.U
796d91483a6Sfdy        csBundle(numOfUop - 1.U).lsrc(2) := dest
797d91483a6Sfdy        csBundle(numOfUop - 1.U).ldest := dest
798d91483a6Sfdy        csBundle(numOfUop - 1.U).uopIdx := numOfUop - 1.U
799d91483a6Sfdy      }
800d91483a6Sfdy    }
801582849ffSxiaofeibao-xjtu    is(UopSplitType.VEC_VFRED) {
802aaa08c5aSxiaofeibao-xjtu      val vlmul = vlmulReg
803aaa08c5aSxiaofeibao-xjtu      val vsew = vsewReg
804582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m8){
805582849ffSxiaofeibao-xjtu        for (i <- 0 until 4) {
806582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
807582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := src2 + (i * 2).U
808582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
809582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
810582849ffSxiaofeibao-xjtu        }
811582849ffSxiaofeibao-xjtu        for (i <- 4 until 6) {
812582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2 + 1).U
813582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := (VECTOR_TMP_REG_LMUL + (i - 4) * 2).U
814582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
815582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
816582849ffSxiaofeibao-xjtu        }
817582849ffSxiaofeibao-xjtu        csBundle(6).lsrc(0) := (VECTOR_TMP_REG_LMUL + 5).U
818582849ffSxiaofeibao-xjtu        csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
819582849ffSxiaofeibao-xjtu        csBundle(6).ldest := (VECTOR_TMP_REG_LMUL + 6).U
820582849ffSxiaofeibao-xjtu        csBundle(6).uopIdx := 6.U
821582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
822582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
823582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
824582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
825582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
826582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
827582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := src1
828582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
829582849ffSxiaofeibao-xjtu          csBundle(8).ldest := dest
830582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
831582849ffSxiaofeibao-xjtu        }
832582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
833582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
834582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
835582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
836582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
837582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
838582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U
839582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
840582849ffSxiaofeibao-xjtu          csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U
841582849ffSxiaofeibao-xjtu          csBundle(8).vpu.fpu.isFoldTo1_4 := true.B
842582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
843582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(0) := src1
844582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U
845582849ffSxiaofeibao-xjtu          csBundle(9).ldest := dest
846582849ffSxiaofeibao-xjtu          csBundle(9).uopIdx := 9.U
847582849ffSxiaofeibao-xjtu        }
848582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
849582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(0) := (VECTOR_TMP_REG_LMUL + 6).U
850582849ffSxiaofeibao-xjtu          csBundle(7).lsrc(1) := (VECTOR_TMP_REG_LMUL + 6).U
851582849ffSxiaofeibao-xjtu          csBundle(7).ldest := (VECTOR_TMP_REG_LMUL + 7).U
852582849ffSxiaofeibao-xjtu          csBundle(7).vpu.fpu.isFoldTo1_2 := true.B
853582849ffSxiaofeibao-xjtu          csBundle(7).uopIdx := 7.U
854582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(0) := (VECTOR_TMP_REG_LMUL + 7).U
855582849ffSxiaofeibao-xjtu          csBundle(8).lsrc(1) := (VECTOR_TMP_REG_LMUL + 7).U
856582849ffSxiaofeibao-xjtu          csBundle(8).ldest := (VECTOR_TMP_REG_LMUL + 8).U
857582849ffSxiaofeibao-xjtu          csBundle(8).vpu.fpu.isFoldTo1_4 := true.B
858582849ffSxiaofeibao-xjtu          csBundle(8).uopIdx := 8.U
859582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(0) := (VECTOR_TMP_REG_LMUL + 8).U
860582849ffSxiaofeibao-xjtu          csBundle(9).lsrc(1) := (VECTOR_TMP_REG_LMUL + 8).U
861582849ffSxiaofeibao-xjtu          csBundle(9).ldest := (VECTOR_TMP_REG_LMUL + 9).U
862582849ffSxiaofeibao-xjtu          csBundle(9).vpu.fpu.isFoldTo1_8 := true.B
863582849ffSxiaofeibao-xjtu          csBundle(9).uopIdx := 9.U
864582849ffSxiaofeibao-xjtu          csBundle(10).lsrc(0) := src1
865582849ffSxiaofeibao-xjtu          csBundle(10).lsrc(1) := (VECTOR_TMP_REG_LMUL + 9).U
866582849ffSxiaofeibao-xjtu          csBundle(10).ldest := dest
867582849ffSxiaofeibao-xjtu          csBundle(10).uopIdx := 10.U
868582849ffSxiaofeibao-xjtu        }
869582849ffSxiaofeibao-xjtu      }
870582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m4) {
871582849ffSxiaofeibao-xjtu        for (i <- 0 until 2) {
872582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(0) := src2 + (i * 2 + 1).U
873582849ffSxiaofeibao-xjtu          csBundle(i).lsrc(1) := src2 + (i * 2).U
874582849ffSxiaofeibao-xjtu          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
875582849ffSxiaofeibao-xjtu          csBundle(i).uopIdx := i.U
876582849ffSxiaofeibao-xjtu        }
877582849ffSxiaofeibao-xjtu        csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
878582849ffSxiaofeibao-xjtu        csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
879582849ffSxiaofeibao-xjtu        csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
880582849ffSxiaofeibao-xjtu        csBundle(2).uopIdx := 2.U
881582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
882582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
883582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
884582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
885582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
886582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
887582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := src1
888582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
889582849ffSxiaofeibao-xjtu          csBundle(4).ldest := dest
890582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
891582849ffSxiaofeibao-xjtu        }
892582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
893582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
894582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
895582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
896582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
897582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
898582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U
899582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
900582849ffSxiaofeibao-xjtu          csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U
901582849ffSxiaofeibao-xjtu          csBundle(4).vpu.fpu.isFoldTo1_4 := true.B
902582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
903582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(0) := src1
904582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
905582849ffSxiaofeibao-xjtu          csBundle(5).ldest := dest
906582849ffSxiaofeibao-xjtu          csBundle(5).uopIdx := 5.U
907582849ffSxiaofeibao-xjtu        }
908582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
909582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
910582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
911582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
912582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_2 := true.B
913582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
914582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := (VECTOR_TMP_REG_LMUL + 3).U
915582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
916582849ffSxiaofeibao-xjtu          csBundle(4).ldest := (VECTOR_TMP_REG_LMUL + 4).U
917582849ffSxiaofeibao-xjtu          csBundle(4).vpu.fpu.isFoldTo1_4 := true.B
918582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
919582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(0) := (VECTOR_TMP_REG_LMUL + 4).U
920582849ffSxiaofeibao-xjtu          csBundle(5).lsrc(1) := (VECTOR_TMP_REG_LMUL + 4).U
921582849ffSxiaofeibao-xjtu          csBundle(5).ldest := (VECTOR_TMP_REG_LMUL + 5).U
922582849ffSxiaofeibao-xjtu          csBundle(5).vpu.fpu.isFoldTo1_8 := true.B
923582849ffSxiaofeibao-xjtu          csBundle(5).uopIdx := 5.U
924582849ffSxiaofeibao-xjtu          csBundle(6).lsrc(0) := src1
925582849ffSxiaofeibao-xjtu          csBundle(6).lsrc(1) := (VECTOR_TMP_REG_LMUL + 5).U
926582849ffSxiaofeibao-xjtu          csBundle(6).ldest := dest
927582849ffSxiaofeibao-xjtu          csBundle(6).uopIdx := 6.U
928582849ffSxiaofeibao-xjtu        }
929582849ffSxiaofeibao-xjtu      }
930582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m2) {
931582849ffSxiaofeibao-xjtu        csBundle(0).lsrc(0) := src2 + 1.U
932582849ffSxiaofeibao-xjtu        csBundle(0).lsrc(1) := src2 + 0.U
933582849ffSxiaofeibao-xjtu        csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
934582849ffSxiaofeibao-xjtu        csBundle(0).uopIdx := 0.U
935582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
936582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
937582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
938582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
939582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
940582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
941582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
942582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
943582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
944582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
945582849ffSxiaofeibao-xjtu        }
946582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
947582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
948582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
949582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
950582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
951582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
952582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
953582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
954582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
955582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_4 := true.B
956582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
957582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := src1
958582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
959582849ffSxiaofeibao-xjtu          csBundle(3).ldest := dest
960582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
961582849ffSxiaofeibao-xjtu        }
962582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
963582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
964582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
965582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
966582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_2 := true.B
967582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
968582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
969582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
970582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
971582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_4 := true.B
972582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
973582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := (VECTOR_TMP_REG_LMUL + 2).U
974582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
975582849ffSxiaofeibao-xjtu          csBundle(3).ldest := (VECTOR_TMP_REG_LMUL + 3).U
976582849ffSxiaofeibao-xjtu          csBundle(3).vpu.fpu.isFoldTo1_8 := true.B
977582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
978582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(0) := src1
979582849ffSxiaofeibao-xjtu          csBundle(4).lsrc(1) := (VECTOR_TMP_REG_LMUL + 3).U
980582849ffSxiaofeibao-xjtu          csBundle(4).ldest := dest
981582849ffSxiaofeibao-xjtu          csBundle(4).uopIdx := 4.U
982582849ffSxiaofeibao-xjtu        }
983582849ffSxiaofeibao-xjtu      }
984582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.m1) {
985582849ffSxiaofeibao-xjtu        when(vsew === VSew.e64) {
986582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
987582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
988582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
989582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
990582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
991582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
992582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
993582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
994582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
995582849ffSxiaofeibao-xjtu        }
996582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
997582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
998582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
999582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1000582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
1001582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1002582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
1003582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1004582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
1005582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_4 := true.B
1006582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1007582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
1008582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
1009582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
1010582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
1011582849ffSxiaofeibao-xjtu        }
1012582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
1013582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1014582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1015582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1016582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_2 := true.B
1017582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1018582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
1019582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1020582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
1021582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_4 := true.B
1022582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1023582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := (VECTOR_TMP_REG_LMUL + 1).U
1024582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
1025582849ffSxiaofeibao-xjtu          csBundle(2).ldest := (VECTOR_TMP_REG_LMUL + 2).U
1026582849ffSxiaofeibao-xjtu          csBundle(2).vpu.fpu.isFoldTo1_8 := true.B
1027582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
1028582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(0) := src1
1029582849ffSxiaofeibao-xjtu          csBundle(3).lsrc(1) := (VECTOR_TMP_REG_LMUL + 2).U
1030582849ffSxiaofeibao-xjtu          csBundle(3).ldest := dest
1031582849ffSxiaofeibao-xjtu          csBundle(3).uopIdx := 3.U
1032582849ffSxiaofeibao-xjtu        }
1033582849ffSxiaofeibao-xjtu      }
1034582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.mf2) {
1035582849ffSxiaofeibao-xjtu        when(vsew === VSew.e32) {
1036582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1037582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1038582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1039582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_4 := true.B
1040582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1041582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
1042582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1043582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
1044582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1045582849ffSxiaofeibao-xjtu        }
1046582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
1047582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1048582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1049582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1050582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_4 := true.B
1051582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1052582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := (VECTOR_TMP_REG_LMUL + 0).U
1053582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1054582849ffSxiaofeibao-xjtu          csBundle(1).ldest := (VECTOR_TMP_REG_LMUL + 1).U
1055582849ffSxiaofeibao-xjtu          csBundle(1).vpu.fpu.isFoldTo1_8 := true.B
1056582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1057582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(0) := src1
1058582849ffSxiaofeibao-xjtu          csBundle(2).lsrc(1) := (VECTOR_TMP_REG_LMUL + 1).U
1059582849ffSxiaofeibao-xjtu          csBundle(2).ldest := dest
1060582849ffSxiaofeibao-xjtu          csBundle(2).uopIdx := 2.U
1061582849ffSxiaofeibao-xjtu        }
1062582849ffSxiaofeibao-xjtu      }
1063582849ffSxiaofeibao-xjtu      when(vlmul === VLmul.mf4) {
1064582849ffSxiaofeibao-xjtu        when(vsew === VSew.e16) {
1065582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(0) := src2
1066582849ffSxiaofeibao-xjtu          csBundle(0).lsrc(1) := src2
1067582849ffSxiaofeibao-xjtu          csBundle(0).ldest := (VECTOR_TMP_REG_LMUL + 0).U
1068582849ffSxiaofeibao-xjtu          csBundle(0).vpu.fpu.isFoldTo1_8 := true.B
1069582849ffSxiaofeibao-xjtu          csBundle(0).uopIdx := 0.U
1070582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(0) := src1
1071582849ffSxiaofeibao-xjtu          csBundle(1).lsrc(1) := (VECTOR_TMP_REG_LMUL + 0).U
1072582849ffSxiaofeibao-xjtu          csBundle(1).ldest := dest
1073582849ffSxiaofeibao-xjtu          csBundle(1).uopIdx := 1.U
1074582849ffSxiaofeibao-xjtu        }
1075582849ffSxiaofeibao-xjtu      }
1076582849ffSxiaofeibao-xjtu    }
1077d91483a6Sfdy
1078b94b1889Sxiaofeibao-xjtu    is(UopSplitType.VEC_VFREDOSUM) {
1079b94b1889Sxiaofeibao-xjtu      import yunsuan.VfaluType
1080aaa08c5aSxiaofeibao-xjtu      val vlmul = vlmulReg
1081aaa08c5aSxiaofeibao-xjtu      val vsew = vsewReg
1082e25c13faSXuan Hu      val isWiden = latchedInst.fuOpType === VfaluType.vfwredosum
1083b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m8) {
1084b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1085b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1086b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1087b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1088b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1089b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1090b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1091b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1092b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1093b94b1889Sxiaofeibao-xjtu          }
1094b94b1889Sxiaofeibao-xjtu        }
1095b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1096b94b1889Sxiaofeibao-xjtu          val vlmax = 32
1097b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1098b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1099b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1100b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1101b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1102b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := (if (i % 4 == 0) false.B else true.B)
1103b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1104b94b1889Sxiaofeibao-xjtu          }
1105b94b1889Sxiaofeibao-xjtu        }
1106b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1107b94b1889Sxiaofeibao-xjtu          val vlmax = 64
1108b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1109b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1110b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1111b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1112b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1113b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := (if (i % 8 == 0) false.B else true.B)
1114b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1115b94b1889Sxiaofeibao-xjtu          }
1116b94b1889Sxiaofeibao-xjtu        }
1117b94b1889Sxiaofeibao-xjtu      }
1118b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m4) {
1119b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1120b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1121b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1122b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1123b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1124b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1125b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1126b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1127b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1128b94b1889Sxiaofeibao-xjtu          }
1129b94b1889Sxiaofeibao-xjtu        }
1130b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1131b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1132b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1133b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1134b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1135b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1136b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1137b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1138b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1139b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1140b94b1889Sxiaofeibao-xjtu          }
1141b94b1889Sxiaofeibao-xjtu        }
1142b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1143b94b1889Sxiaofeibao-xjtu          val vlmax = 32
1144b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1145b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1146b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1147b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1148b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1149b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1150b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1151b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1152b94b1889Sxiaofeibao-xjtu          }
1153b94b1889Sxiaofeibao-xjtu        }
1154b94b1889Sxiaofeibao-xjtu      }
1155b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m2) {
1156b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1157b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1158b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1159b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1160b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1161b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1162b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1163b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1164b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1165b94b1889Sxiaofeibao-xjtu          }
1166b94b1889Sxiaofeibao-xjtu        }
1167b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1168b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1169b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1170b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1171b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1172b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1173b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1174b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1175b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1176b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1177b94b1889Sxiaofeibao-xjtu          }
1178b94b1889Sxiaofeibao-xjtu        }
1179b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1180b94b1889Sxiaofeibao-xjtu          val vlmax = 16
1181b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1182b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1183b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1184b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1185b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1186b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1187b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1188b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1189b94b1889Sxiaofeibao-xjtu          }
1190b94b1889Sxiaofeibao-xjtu        }
1191b94b1889Sxiaofeibao-xjtu      }
1192b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.m1) {
1193b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e64) {
1194b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1195b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1196b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1197b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 2 == 0) src2 + (i/2).U else VECTOR_TMP_REG_LMUL.U)
1198b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 2 == 0) src2 + (i/2).U else if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1199b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1200b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := (if (i % 2 == 0) false.B else true.B)
1201b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1202b94b1889Sxiaofeibao-xjtu          }
1203b94b1889Sxiaofeibao-xjtu        }
1204b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1205b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1206b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1207b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1208b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1209b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1210b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1211b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1212b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1213b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1214b94b1889Sxiaofeibao-xjtu          }
1215b94b1889Sxiaofeibao-xjtu        }
1216b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1217b94b1889Sxiaofeibao-xjtu          val vlmax = 8
1218b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1219b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1220b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1221b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1222b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1223b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1224b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1225b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1226b94b1889Sxiaofeibao-xjtu          }
1227b94b1889Sxiaofeibao-xjtu        }
1228b94b1889Sxiaofeibao-xjtu      }
1229b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.mf2) {
1230b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e32) {
1231b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1232b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1233b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1234b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 4 == 0) src2 + (i/4).U else VECTOR_TMP_REG_LMUL.U)
1235b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 4 == 0) src2 + (i/4).U else if (i == vlmax - 1) dest else if (i % 4 == 1) Mux(isWiden, src2 + (i/4).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1236b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1237b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_2 := isWiden && (if (i % 4 == 0) false.B else true.B)
1238b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := !isWiden && (if (i % 4 == 0) false.B else true.B)
1239b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1240b94b1889Sxiaofeibao-xjtu          }
1241b94b1889Sxiaofeibao-xjtu        }
1242b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1243b94b1889Sxiaofeibao-xjtu          val vlmax = 4
1244b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1245b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1246b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1247b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1248b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1249b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1250b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1251b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1252b94b1889Sxiaofeibao-xjtu          }
1253b94b1889Sxiaofeibao-xjtu        }
1254b94b1889Sxiaofeibao-xjtu      }
1255b94b1889Sxiaofeibao-xjtu      when(vlmul === VLmul.mf4) {
1256b94b1889Sxiaofeibao-xjtu        when(vsew === VSew.e16) {
1257b94b1889Sxiaofeibao-xjtu          val vlmax = 2
1258b94b1889Sxiaofeibao-xjtu          for (i <- 0 until vlmax) {
1259b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(0) := (if (i == 0) src1 else VECTOR_TMP_REG_LMUL.U)
1260b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(1) := (if (i % 8 == 0) src2 + (i/8).U else VECTOR_TMP_REG_LMUL.U)
1261b94b1889Sxiaofeibao-xjtu            csBundle(i).lsrc(2) := (if (i % 8 == 0) src2 + (i/8).U else if (i == vlmax - 1) dest else if (i % 8 == 1) Mux(isWiden, src2 + (i/8).U, VECTOR_TMP_REG_LMUL.U) else VECTOR_TMP_REG_LMUL.U)
1262b94b1889Sxiaofeibao-xjtu            csBundle(i).ldest := (if (i == vlmax - 1) dest else VECTOR_TMP_REG_LMUL.U)
1263b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_4 := isWiden && (if (i % 8 == 0) false.B else true.B)
1264b94b1889Sxiaofeibao-xjtu            csBundle(i).vpu.fpu.isFoldTo1_8 := !isWiden && (if (i % 8 == 0) false.B else true.B)
1265b94b1889Sxiaofeibao-xjtu            csBundle(i).uopIdx := i.U
1266b94b1889Sxiaofeibao-xjtu          }
1267b94b1889Sxiaofeibao-xjtu        }
1268b94b1889Sxiaofeibao-xjtu      }
1269b94b1889Sxiaofeibao-xjtu    }
1270d6059658SZiyue Zhang
127117ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEUP) {
1272d6059658SZiyue Zhang      // i to vector move
1273d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
1274d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
1275d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
1276fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1277fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1278b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1279fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1280d91483a6Sfdy      // LMUL
1281d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
1282d91483a6Sfdy        for (j <- 0 to i) {
12834ee69032SzhanglyGit          val old_vd = if (j == 0) {
12844ee69032SzhanglyGit            dest + i.U
1285fc85f18fSZiyue Zhang          } else (VECTOR_TMP_REG_LMUL + j).U
12864ee69032SzhanglyGit          val vd = if (j == i) {
12874ee69032SzhanglyGit            dest + i.U
1288fc85f18fSZiyue Zhang          } else (VECTOR_TMP_REG_LMUL + j + 1).U
1289fc85f18fSZiyue Zhang          csBundle(i * (i + 1) / 2 + j + 1).srcType(0) := SrcType.vp
1290fc85f18fSZiyue Zhang          csBundle(i * (i + 1) / 2 + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1291d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(1) := src2 + j.U
1292d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).lsrc(2) := old_vd
1293d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).ldest := vd
1294d91483a6Sfdy          csBundle(i * (i + 1) / 2 + j + 1).uopIdx := (i * (i + 1) / 2 + j).U
1295d91483a6Sfdy        }
1296d91483a6Sfdy    }
1297d91483a6Sfdy
129817ec87f2SXuan Hu    is(UopSplitType.VEC_SLIDEDOWN) {
1299d6059658SZiyue Zhang      // i to vector move
1300d91483a6Sfdy      csBundle(0).srcType(0) := SrcType.reg
1301d91483a6Sfdy      csBundle(0).srcType(1) := SrcType.imm
1302d91483a6Sfdy      csBundle(0).lsrc(1) := 0.U
1303fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1304fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1305b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
1306fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1307d91483a6Sfdy      // LMUL
1308d91483a6Sfdy      for (i <- 0 until MAX_VLMUL)
1309d91483a6Sfdy        for (j <- (0 to i).reverse) {
1310d91483a6Sfdy          when(i.U < lmul) {
13114ee69032SzhanglyGit            val old_vd = if (j == 0) {
13124ee69032SzhanglyGit              dest + lmul - 1.U - i.U
1313fc85f18fSZiyue Zhang            } else (VECTOR_TMP_REG_LMUL + j).U
13144ee69032SzhanglyGit            val vd = if (j == i) {
13154ee69032SzhanglyGit              dest + lmul - 1.U - i.U
1316fc85f18fSZiyue Zhang            } else (VECTOR_TMP_REG_LMUL + j + 1).U
1317fc85f18fSZiyue Zhang            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).srcType(0) := SrcType.vp
1318fc85f18fSZiyue Zhang            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1319d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(1) := src2 + lmul - 1.U - j.U
1320d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).lsrc(2) := old_vd
1321d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).ldest := vd
1322d91483a6Sfdy            csBundle(numOfUop - (i * (i + 1) / 2 + i - j + 1).U).uopIdx := numOfUop - (i * (i + 1) / 2 + i - j + 2).U
1323d91483a6Sfdy          }
1324d91483a6Sfdy        }
1325d91483a6Sfdy    }
1326d91483a6Sfdy
132717ec87f2SXuan Hu    is(UopSplitType.VEC_M0X) {
1328d91483a6Sfdy      // LMUL
1329d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
1330d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
1331d91483a6Sfdy        val ldest = (VECTOR_TMP_REG_LMUL + i).U
1332d91483a6Sfdy        csBundle(i).srcType(0) := srcType0
1333d91483a6Sfdy        csBundle(i).srcType(1) := SrcType.vp
1334d91483a6Sfdy        csBundle(i).rfWen := false.B
1335cd2c45feSZiyue Zhang        csBundle(i).fpWen := false.B
1336d91483a6Sfdy        csBundle(i).vecWen := true.B
1337d91483a6Sfdy        csBundle(i).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1338d91483a6Sfdy        csBundle(i).lsrc(1) := src2
1339d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
1340d91483a6Sfdy        csBundle(i).ldest := ldest
1341d91483a6Sfdy        csBundle(i).uopIdx := i.U
1342d91483a6Sfdy      }
1343cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).rfWen := true.B
1344cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).fpWen := false.B
1345d91483a6Sfdy      csBundle(lmul - 1.U).vecWen := false.B
1346cd2c45feSZiyue Zhang      csBundle(lmul - 1.U).ldest := dest
1347d91483a6Sfdy    }
1348d91483a6Sfdy
134917ec87f2SXuan Hu    is(UopSplitType.VEC_MVV) {
1350d91483a6Sfdy      // LMUL
1351d91483a6Sfdy      for (i <- 0 until MAX_VLMUL) {
1352d91483a6Sfdy        val srcType0 = if (i == 0) SrcType.DC else SrcType.vp
1353d91483a6Sfdy        csBundle(i * 2 + 0).srcType(0) := srcType0
1354d91483a6Sfdy        csBundle(i * 2 + 0).srcType(1) := SrcType.vp
1355d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1356d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(1) := src2
1357d91483a6Sfdy        csBundle(i * 2 + 0).lsrc(2) := dest + i.U
1358d91483a6Sfdy        csBundle(i * 2 + 0).ldest := dest + i.U
1359d91483a6Sfdy        csBundle(i * 2 + 0).uopIdx := (i * 2 + 0).U
1360d91483a6Sfdy
1361d91483a6Sfdy        csBundle(i * 2 + 1).srcType(0) := srcType0
1362d91483a6Sfdy        csBundle(i * 2 + 1).srcType(1) := SrcType.vp
1363d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(0) := (VECTOR_TMP_REG_LMUL + i - 1).U
1364d91483a6Sfdy        csBundle(i * 2 + 1).lsrc(1) := src2
1365d91483a6Sfdy        // csBundle(i).lsrc(2) := dest + i.U  DontCare
1366d91483a6Sfdy        csBundle(i * 2 + 1).ldest := (VECTOR_TMP_REG_LMUL + i).U
1367d91483a6Sfdy        csBundle(i * 2 + 1).uopIdx := (i * 2 + 1).U
1368d91483a6Sfdy      }
1369d91483a6Sfdy    }
1370d91483a6Sfdy
137117ec87f2SXuan Hu    is(UopSplitType.VEC_M0X_VFIRST) {
1372d91483a6Sfdy      // LMUL
1373cd2c45feSZiyue Zhang      csBundle(0).rfWen := true.B
1374cd2c45feSZiyue Zhang      csBundle(0).fpWen := false.B
1375cd2c45feSZiyue Zhang      csBundle(0).vecWen := false.B
1376cd2c45feSZiyue Zhang      csBundle(0).ldest := dest
1377d91483a6Sfdy    }
1378189ec863SzhanglyGit    is(UopSplitType.VEC_VWW) {
1379189ec863SzhanglyGit      for (i <- 0 until MAX_VLMUL*2) {
1380189ec863SzhanglyGit        when(i.U < lmul){
1381189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
1382189ec863SzhanglyGit          csBundle(i).lsrc(0) := src2 + i.U
1383189ec863SzhanglyGit          csBundle(i).lsrc(1) := src2 + i.U
1384189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
1385189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
1386189ec863SzhanglyGit          csBundle(i).uopIdx :=  i.U
1387189ec863SzhanglyGit        } otherwise {
1388189ec863SzhanglyGit          csBundle(i).srcType(2) := SrcType.DC
1389189ec863SzhanglyGit          csBundle(i).lsrc(0) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W)) + 1.U
1390189ec863SzhanglyGit          csBundle(i).lsrc(1) := VECTOR_TMP_REG_LMUL.U + Cat((i.U-lmul),0.U(1.W))
1391189ec863SzhanglyGit          // csBundle(i).lsrc(2) := dest + (2 * i).U
1392189ec863SzhanglyGit          csBundle(i).ldest := (VECTOR_TMP_REG_LMUL + i).U
1393189ec863SzhanglyGit          csBundle(i).uopIdx := i.U
1394189ec863SzhanglyGit        }
1395189ec863SzhanglyGit        csBundle(numOfUop-1.U).srcType(2) := SrcType.vp
1396189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(0) := src1
1397189ec863SzhanglyGit        csBundle(numOfUop-1.U).lsrc(2) := dest
1398189ec863SzhanglyGit        csBundle(numOfUop-1.U).ldest := dest
1399189ec863SzhanglyGit      }
1400189ec863SzhanglyGit    }
1401189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER) {
1402189ec863SzhanglyGit      def genCsBundle_VEC_RGATHER(len:Int): Unit ={
1403189ec863SzhanglyGit        for (i <- 0 until len)
1404189ec863SzhanglyGit          for (j <- 0 until len) {
1405189ec863SzhanglyGit            // csBundle(i * len + j).srcType(0) := SrcType.vp // SrcType.imm
1406189ec863SzhanglyGit            // csBundle(i * len + j).srcType(1) := SrcType.vp
1407189ec863SzhanglyGit            // csBundle(i * len + j).srcType(2) := SrcType.vp
1408189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1409189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1410189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j - 1).U
1411189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1412189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1413189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1414189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1415189ec863SzhanglyGit          }
1416189ec863SzhanglyGit      }
1417aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1418189ec863SzhanglyGit        is("b001".U ){
1419189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(2)
1420189ec863SzhanglyGit        }
1421189ec863SzhanglyGit        is("b010".U ){
1422189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(4)
1423189ec863SzhanglyGit        }
1424189ec863SzhanglyGit        is("b011".U ){
1425189ec863SzhanglyGit          genCsBundle_VEC_RGATHER(8)
1426189ec863SzhanglyGit        }
1427189ec863SzhanglyGit      }
1428189ec863SzhanglyGit    }
1429189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHER_VX) {
1430189ec863SzhanglyGit      def genCsBundle_RGATHER_VX(len:Int): Unit ={
1431189ec863SzhanglyGit        for (i <- 0 until len)
1432189ec863SzhanglyGit          for (j <- 0 until len) {
1433fc85f18fSZiyue Zhang            csBundle(i * len + j + 1).srcType(0) := SrcType.vp
1434189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(1) := SrcType.vp
1435189ec863SzhanglyGit            // csBundle(i * len + j + 1).srcType(2) := SrcType.vp
1436fc85f18fSZiyue Zhang            csBundle(i * len + j + 1).lsrc(0) := VECTOR_TMP_REG_LMUL.U
1437189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(1) := src2 + j.U
1438fc85f18fSZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1439189ec863SzhanglyGit            csBundle(i * len + j + 1).lsrc(2) := vd_old
1440fc85f18fSZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1441189ec863SzhanglyGit            csBundle(i * len + j + 1).ldest := vd
1442189ec863SzhanglyGit            csBundle(i * len + j + 1).uopIdx := (i * len + j).U
1443189ec863SzhanglyGit          }
1444189ec863SzhanglyGit      }
1445d6059658SZiyue Zhang      // i to vector move
1446189ec863SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
1447189ec863SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
1448189ec863SzhanglyGit      csBundle(0).lsrc(1) := 0.U
1449fc85f18fSZiyue Zhang      csBundle(0).ldest := VECTOR_TMP_REG_LMUL.U
1450fc85f18fSZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1451b1712600SZiyue Zhang      csBundle(0).fuOpType := Cat(Mux(src1IsImm, IF2VectorType.imm2Vec(2, 0), IF2VectorType.i2Vec(2, 0)), vsewReg)
145293a5bfb8SZiyue Zhang      csBundle(0).rfWen := false.B
145393a5bfb8SZiyue Zhang      csBundle(0).fpWen := false.B
1454fc85f18fSZiyue Zhang      csBundle(0).vecWen := true.B
1455189ec863SzhanglyGit      genCsBundle_RGATHER_VX(1)
1456783e318eSsinceforYy      switch(vlmulReg) {
1457189ec863SzhanglyGit        is("b001".U ){
1458189ec863SzhanglyGit          genCsBundle_RGATHER_VX(2)
1459189ec863SzhanglyGit        }
1460189ec863SzhanglyGit        is("b010".U ){
1461189ec863SzhanglyGit          genCsBundle_RGATHER_VX(4)
1462189ec863SzhanglyGit        }
1463189ec863SzhanglyGit        is("b011".U ){
1464189ec863SzhanglyGit          genCsBundle_RGATHER_VX(8)
1465189ec863SzhanglyGit        }
1466189ec863SzhanglyGit      }
1467189ec863SzhanglyGit    }
1468189ec863SzhanglyGit    is(UopSplitType.VEC_RGATHEREI16) {
1469189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16_SEW8(len:Int): Unit ={
1470189ec863SzhanglyGit        for (i <- 0 until len)
1471189ec863SzhanglyGit          for (j <- 0 until len) {
1472189ec863SzhanglyGit            val vd_old0 = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2-1).U
1473189ec863SzhanglyGit            val vd0 = (VECTOR_TMP_REG_LMUL + j*2 ).U
1474189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(0) := src1 + (i*2+0).U
1475189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(1) := src2 + j.U
1476189ec863SzhanglyGit            csBundle((i * len + j)*2+0).lsrc(2) := vd_old0
1477189ec863SzhanglyGit            csBundle((i * len + j)*2+0).ldest := vd0
1478189ec863SzhanglyGit            csBundle((i * len + j)*2+0).uopIdx := ((i * len + j)*2+0).U
1479189ec863SzhanglyGit            val vd_old1 = (VECTOR_TMP_REG_LMUL + j*2).U
1480189ec863SzhanglyGit            val vd1 = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j*2+1 ).U
1481189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(0) := src1 + (i*2+1).U
1482189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(1) := src2 + j.U
1483189ec863SzhanglyGit            csBundle((i * len + j)*2+1).lsrc(2) := vd_old1
1484189ec863SzhanglyGit            csBundle((i * len + j)*2+1).ldest := vd1
1485189ec863SzhanglyGit            csBundle((i * len + j)*2+1).uopIdx := ((i * len + j)*2+1).U
1486189ec863SzhanglyGit          }
1487189ec863SzhanglyGit      }
1488189ec863SzhanglyGit      def genCsBundle_VEC_RGATHEREI16(len:Int): Unit ={
1489189ec863SzhanglyGit        for (i <- 0 until len)
1490189ec863SzhanglyGit          for (j <- 0 until len) {
1491189ec863SzhanglyGit            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
1492189ec863SzhanglyGit            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
1493189ec863SzhanglyGit            csBundle(i * len + j).lsrc(0) := src1 + i.U
1494189ec863SzhanglyGit            csBundle(i * len + j).lsrc(1) := src2 + j.U
1495189ec863SzhanglyGit            csBundle(i * len + j).lsrc(2) := vd_old
1496189ec863SzhanglyGit            csBundle(i * len + j).ldest := vd
1497189ec863SzhanglyGit            csBundle(i * len + j).uopIdx := (i * len + j).U
1498189ec863SzhanglyGit          }
1499189ec863SzhanglyGit      }
150093a5bfb8SZiyue Zhang      def genCsBundle_VEC_RGATHEREI16_SEW32(len:Int): Unit ={
150193a5bfb8SZiyue Zhang        for (i <- 0 until len)
150293a5bfb8SZiyue Zhang          for (j <- 0 until len) {
150393a5bfb8SZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
150493a5bfb8SZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
150593a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(0) := src1 + (i / 2).U
150693a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(1) := src2 + j.U
150793a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(2) := vd_old
150893a5bfb8SZiyue Zhang            csBundle(i * len + j).ldest := vd
150993a5bfb8SZiyue Zhang            csBundle(i * len + j).uopIdx := (i * len + j).U
151093a5bfb8SZiyue Zhang          }
151193a5bfb8SZiyue Zhang      }
151293a5bfb8SZiyue Zhang      def genCsBundle_VEC_RGATHEREI16_SEW64(len:Int): Unit ={
151393a5bfb8SZiyue Zhang        for (i <- 0 until len)
151493a5bfb8SZiyue Zhang          for (j <- 0 until len) {
151593a5bfb8SZiyue Zhang            val vd_old = if(j==0) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j-1).U
151693a5bfb8SZiyue Zhang            val vd = if(j==len-1) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j).U
151793a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(0) := src1 + (i / 4).U
151893a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(1) := src2 + j.U
151993a5bfb8SZiyue Zhang            csBundle(i * len + j).lsrc(2) := vd_old
152093a5bfb8SZiyue Zhang            csBundle(i * len + j).ldest := vd
152193a5bfb8SZiyue Zhang            csBundle(i * len + j).uopIdx := (i * len + j).U
152293a5bfb8SZiyue Zhang          }
152393a5bfb8SZiyue Zhang      }
1524aaa08c5aSxiaofeibao-xjtu      when(!vsewReg.orR){
1525189ec863SzhanglyGit        genCsBundle_VEC_RGATHEREI16_SEW8(1)
152693a5bfb8SZiyue Zhang      }.elsewhen(vsewReg === VSew.e32){
152793a5bfb8SZiyue Zhang        genCsBundle_VEC_RGATHEREI16_SEW32(1)
152893a5bfb8SZiyue Zhang      }.elsewhen(vsewReg === VSew.e64){
152993a5bfb8SZiyue Zhang        genCsBundle_VEC_RGATHEREI16_SEW64(1)
1530189ec863SzhanglyGit      }.otherwise{
1531189ec863SzhanglyGit        genCsBundle_VEC_RGATHEREI16(1)
1532189ec863SzhanglyGit      }
153393a5bfb8SZiyue Zhang      switch(vlmulReg) {
1534189ec863SzhanglyGit        is("b001".U) {
1535aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR) {
1536189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(2)
153793a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e32){
153893a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW32(2)
153993a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e64){
154093a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW64(2)
1541189ec863SzhanglyGit          }.otherwise{
1542189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(2)
1543189ec863SzhanglyGit          }
1544189ec863SzhanglyGit        }
1545189ec863SzhanglyGit        is("b010".U) {
1546aaa08c5aSxiaofeibao-xjtu          when(!vsewReg.orR) {
1547189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16_SEW8(4)
154893a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e32){
154993a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW32(4)
155093a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e64){
155193a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW64(4)
1552189ec863SzhanglyGit          }.otherwise{
1553189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(4)
1554189ec863SzhanglyGit          }
1555189ec863SzhanglyGit        }
1556189ec863SzhanglyGit        is("b011".U) {
155793a5bfb8SZiyue Zhang          when(vsewReg === VSew.e32){
155893a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW32(8)
155993a5bfb8SZiyue Zhang          }.elsewhen(vsewReg === VSew.e64){
156093a5bfb8SZiyue Zhang            genCsBundle_VEC_RGATHEREI16_SEW64(8)
156193a5bfb8SZiyue Zhang          }.otherwise{
1562189ec863SzhanglyGit            genCsBundle_VEC_RGATHEREI16(8)
1563189ec863SzhanglyGit          }
1564189ec863SzhanglyGit        }
1565189ec863SzhanglyGit      }
156693a5bfb8SZiyue Zhang    }
1567189ec863SzhanglyGit    is(UopSplitType.VEC_COMPRESS) {
1568189ec863SzhanglyGit      def genCsBundle_VEC_COMPRESS(len:Int): Unit = {
1569189ec863SzhanglyGit        for (i <- 0 until len) {
1570189ec863SzhanglyGit          val jlen = if (i == len-1) i+1 else i+2
1571189ec863SzhanglyGit          for (j <- 0 until jlen) {
1572189ec863SzhanglyGit            val vd_old = if(i==j) (dest + i.U) else (VECTOR_TMP_REG_LMUL + j + 1).U
1573189ec863SzhanglyGit            val vd = if(i==len-1) (dest + j.U) else {
1574189ec863SzhanglyGit              if (j == i+1) VECTOR_TMP_REG_LMUL.U else (VECTOR_TMP_REG_LMUL + j + 1).U
1575189ec863SzhanglyGit            }
15765da52072SsinceforYy            val src13Type = if (j == i+1) DontCare else SrcType.vp
15775da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(0) := src13Type
15785da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(1) := SrcType.vp
15795da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(2) := src13Type
15805da52072SsinceforYy            csBundle(i*(i+3)/2 + j).srcType(3) := SrcType.vp
1581189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(0) := src1
1582189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(1) := src2 + i.U
1583189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).lsrc(2) := vd_old
15845da52072SsinceforYy            csBundle(i*(i+3)/2 + j).lsrc(3) := VECTOR_TMP_REG_LMUL.U
1585189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).ldest := vd
1586189ec863SzhanglyGit            csBundle(i*(i+3)/2 + j).uopIdx := (i*(i+3)/2 + j).U
1587189ec863SzhanglyGit          }
1588189ec863SzhanglyGit        }
1589189ec863SzhanglyGit      }
1590aaa08c5aSxiaofeibao-xjtu      switch(vlmulReg) {
1591189ec863SzhanglyGit        is("b001".U ){
1592189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(2)
1593189ec863SzhanglyGit        }
1594189ec863SzhanglyGit        is("b010".U ){
1595189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(4)
1596189ec863SzhanglyGit        }
1597189ec863SzhanglyGit        is("b011".U ){
1598189ec863SzhanglyGit          genCsBundle_VEC_COMPRESS(8)
1599189ec863SzhanglyGit        }
1600189ec863SzhanglyGit      }
1601189ec863SzhanglyGit    }
16020a34fc22SZiyue Zhang    is(UopSplitType.VEC_MVNR) {
16030a34fc22SZiyue Zhang      for (i <- 0 until MAX_VLMUL) {
16040a34fc22SZiyue Zhang        csBundle(i).lsrc(0) := src1 + i.U
16050a34fc22SZiyue Zhang        csBundle(i).lsrc(1) := src2 + i.U
16060a34fc22SZiyue Zhang        csBundle(i).lsrc(2) := dest + i.U
16070a34fc22SZiyue Zhang        csBundle(i).ldest := dest + i.U
16080a34fc22SZiyue Zhang        csBundle(i).uopIdx := i.U
16090a34fc22SZiyue Zhang      }
16100a34fc22SZiyue Zhang    }
1611c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_US_LDST) {
16124ee69032SzhanglyGit      /*
16134ee69032SzhanglyGit      FMV.D.X
16144ee69032SzhanglyGit       */
16154ee69032SzhanglyGit      csBundle(0).srcType(0) := SrcType.reg
16164ee69032SzhanglyGit      csBundle(0).srcType(1) := SrcType.imm
16174ee69032SzhanglyGit      csBundle(0).lsrc(1) := 0.U
16184ee69032SzhanglyGit      csBundle(0).ldest := FP_TMP_REG_MV.U
1619964d9a87SZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1620964d9a87SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
16214ee69032SzhanglyGit      csBundle(0).rfWen := false.B
16224ee69032SzhanglyGit      csBundle(0).fpWen := true.B
16234ee69032SzhanglyGit      csBundle(0).vecWen := false.B
162431c51290Szhanglinjuan      csBundle(0).vlsInstr := true.B
16254ee69032SzhanglyGit      //LMUL
16264ee69032SzhanglyGit      for (i <- 0 until MAX_VLMUL) {
16274ee69032SzhanglyGit        csBundle(i + 1).srcType(0) := SrcType.fp
16284ee69032SzhanglyGit        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
16294dfab1f2Szhanglinjuan        csBundle(i + 1).lsrc(2) := dest + i.U // old vd
16304ee69032SzhanglyGit        csBundle(i + 1).ldest := dest + i.U
16314ee69032SzhanglyGit        csBundle(i + 1).uopIdx := i.U
163231c51290Szhanglinjuan        csBundle(i + 1).vlsInstr := true.B
16334ee69032SzhanglyGit      }
1634*4aa00286SXuan Hu      csBundle.head.waitForward := isUsSegment
1635*4aa00286SXuan Hu      csBundle(numOfUop - 1.U).blockBackward := isUsSegment
16364ee69032SzhanglyGit    }
1637c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_S_LDST) {
1638c4501a6fSZiyue-Zhang      /*
1639c4501a6fSZiyue-Zhang      FMV.D.X
1640c4501a6fSZiyue-Zhang       */
1641c4501a6fSZiyue-Zhang      csBundle(0).srcType(0) := SrcType.reg
1642c4501a6fSZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
1643c4501a6fSZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
1644c4501a6fSZiyue-Zhang      csBundle(0).ldest := FP_TMP_REG_MV.U
1645964d9a87SZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1646964d9a87SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
1647c4501a6fSZiyue-Zhang      csBundle(0).rfWen := false.B
1648c4501a6fSZiyue-Zhang      csBundle(0).fpWen := true.B
1649c4501a6fSZiyue-Zhang      csBundle(0).vecWen := false.B
165031c51290Szhanglinjuan      csBundle(0).vlsInstr := true.B
1651c4501a6fSZiyue-Zhang
16526a926cf7SXuan Hu      csBundle(1).srcType(0) := SrcType.reg
16536a926cf7SXuan Hu      csBundle(1).srcType(1) := SrcType.imm
1654e25c13faSXuan Hu      csBundle(1).lsrc(0) := latchedInst.lsrc(1)
16556a926cf7SXuan Hu      csBundle(1).lsrc(1) := 0.U
1656c4501a6fSZiyue-Zhang      csBundle(1).ldest := VECTOR_TMP_REG_LMUL.U
1657964d9a87SZiyue Zhang      csBundle(1).fuType := FuType.i2v.U
1658964d9a87SZiyue Zhang      csBundle(1).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
1659c4501a6fSZiyue-Zhang      csBundle(1).rfWen := false.B
1660c4501a6fSZiyue-Zhang      csBundle(1).fpWen := true.B
1661c4501a6fSZiyue-Zhang      csBundle(1).vecWen := false.B
166231c51290Szhanglinjuan      csBundle(1).vlsInstr := true.B
1663c4501a6fSZiyue-Zhang
1664c4501a6fSZiyue-Zhang      //LMUL
1665c4501a6fSZiyue-Zhang      for (i <- 0 until MAX_VLMUL) {
1666c4501a6fSZiyue-Zhang        csBundle(i + 2).srcType(0) := SrcType.fp
16676a926cf7SXuan Hu        csBundle(i + 2).srcType(1) := SrcType.fp
1668c4501a6fSZiyue-Zhang        csBundle(i + 2).lsrc(0) := FP_TMP_REG_MV.U
1669c4501a6fSZiyue-Zhang        csBundle(i + 2).lsrc(1) := VECTOR_TMP_REG_LMUL.U
16704dfab1f2Szhanglinjuan        csBundle(i + 2).lsrc(2) := dest + i.U // old vd
1671c4501a6fSZiyue-Zhang        csBundle(i + 2).ldest := dest + i.U
1672c4501a6fSZiyue-Zhang        csBundle(i + 2).uopIdx := i.U
167331c51290Szhanglinjuan        csBundle(i + 2).vlsInstr := true.B
1674c4501a6fSZiyue-Zhang      }
1675*4aa00286SXuan Hu      csBundle.head.waitForward := isSdSegment
1676*4aa00286SXuan Hu      csBundle(numOfUop - 1.U).blockBackward := isSdSegment
1677c4501a6fSZiyue-Zhang    }
1678c4501a6fSZiyue-Zhang    is(UopSplitType.VEC_I_LDST) {
1679c4501a6fSZiyue-Zhang    /*
1680c4501a6fSZiyue-Zhang      FMV.D.X
1681c4501a6fSZiyue-Zhang       */
16820cd00663SzhanglyGit      val vlmul = vlmulReg
16830cd00663SzhanglyGit      val vsew = Cat(0.U(1.W), vsewReg)
16840cd00663SzhanglyGit      val veew = Cat(0.U(1.W), width)
1685c4501a6fSZiyue-Zhang      val vemul: UInt = veew.asUInt + 1.U + vlmul.asUInt + ~vsew.asUInt
1686c4501a6fSZiyue-Zhang      val simple_lmul = MuxLookup(vlmul, 0.U(2.W), Array(
1687c4501a6fSZiyue-Zhang        "b001".U -> 1.U,
1688c4501a6fSZiyue-Zhang        "b010".U -> 2.U,
1689c4501a6fSZiyue-Zhang        "b011".U -> 3.U
1690c4501a6fSZiyue-Zhang      ))
1691c4501a6fSZiyue-Zhang      val simple_emul = MuxLookup(vemul, 0.U(2.W), Array(
1692c4501a6fSZiyue-Zhang        "b001".U -> 1.U,
1693c4501a6fSZiyue-Zhang        "b010".U -> 2.U,
1694c4501a6fSZiyue-Zhang        "b011".U -> 3.U
1695c4501a6fSZiyue-Zhang      ))
1696c4501a6fSZiyue-Zhang      csBundle(0).srcType(0) := SrcType.reg
1697c4501a6fSZiyue-Zhang      csBundle(0).srcType(1) := SrcType.imm
1698c4501a6fSZiyue-Zhang      csBundle(0).lsrc(1) := 0.U
1699c4501a6fSZiyue-Zhang      csBundle(0).ldest := FP_TMP_REG_MV.U
1700964d9a87SZiyue Zhang      csBundle(0).fuType := FuType.i2v.U
1701964d9a87SZiyue Zhang      csBundle(0).fuOpType := Cat(IF2VectorType.i2Vec(2, 0), e64)
1702c4501a6fSZiyue-Zhang      csBundle(0).rfWen := false.B
1703c4501a6fSZiyue-Zhang      csBundle(0).fpWen := true.B
1704c4501a6fSZiyue-Zhang      csBundle(0).vecWen := false.B
170531c51290Szhanglinjuan      csBundle(0).vlsInstr := true.B
1706c4501a6fSZiyue-Zhang
1707c4501a6fSZiyue-Zhang      //LMUL
1708c4501a6fSZiyue-Zhang      for (i <- 0 until MAX_INDEXED_LS_UOPNUM) {
17090cd00663SzhanglyGit        indexedLSRegOffset(i).src := Cat(simple_emul, simple_lmul, nf)
1710c4501a6fSZiyue-Zhang        val offsetVs2 = indexedLSRegOffset(i).outOffsetVs2
1711c4501a6fSZiyue-Zhang        val offsetVd = indexedLSRegOffset(i).outOffsetVd
17127e0af973Szhanglinjuan        val isFirstUopInVd = indexedLSRegOffset(i).outIsFirstUopInVd
1713c4501a6fSZiyue-Zhang        csBundle(i + 1).srcType(0) := SrcType.fp
1714c4501a6fSZiyue-Zhang        csBundle(i + 1).lsrc(0) := FP_TMP_REG_MV.U
1715c4501a6fSZiyue-Zhang        csBundle(i + 1).lsrc(1) := Mux1H(UIntToOH(offsetVs2, MAX_VLMUL), (0 until MAX_VLMUL).map(j => src2 + j.U))
17167e0af973Szhanglinjuan        /**
17177e0af973Szhanglinjuan          * For indexed instructions, VLSU will concatenate all the uops that write the same logic vd register and
17187e0af973Szhanglinjuan          * writeback only once for all these uops. However, these uops share the same lsrc(2)/old vd and the same
17197e0af973Szhanglinjuan          * ldest/vd that is equal to old vd, which leads to data dependence between the uops. Therefore there will be
17207e0af973Szhanglinjuan          * deadlock for indexed instructions with emul > lmul.
17217e0af973Szhanglinjuan          *
17227e0af973Szhanglinjuan          * Assume N = emul/lmul. To break the deadlock, only the first uop will read old vd as lsrc(2), and the rest
17237e0af973Szhanglinjuan          * N-1 uops will read temporary vector register.
17247e0af973Szhanglinjuan          */
17257e0af973Szhanglinjuan        // csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1726792b1339SAnzooooo        csBundle(i + 1).srcType(2) := SrcType.vp
1727792b1339SAnzooooo        csBundle(i + 1).lsrc(2) := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1728c4501a6fSZiyue-Zhang        csBundle(i + 1).ldest := Mux1H(UIntToOH(offsetVd, MAX_VLMUL), (0 until MAX_VLMUL).map(j => dest + j.U))
1729c4501a6fSZiyue-Zhang        csBundle(i + 1).uopIdx := i.U
173031c51290Szhanglinjuan        csBundle(i + 1).vlsInstr := true.B
1731c4501a6fSZiyue-Zhang      }
1732*4aa00286SXuan Hu      csBundle.head.waitForward := isIxSegment
1733*4aa00286SXuan Hu      csBundle(numOfUop - 1.U).blockBackward := isIxSegment
1734c4501a6fSZiyue-Zhang    }
1735d91483a6Sfdy  }
1736d91483a6Sfdy
1737d91483a6Sfdy  //readyFromRename Counter
1738e25c13faSXuan Hu  val readyCounter = PriorityMuxDefault(outReadys.map(x => !x).zip((0 until RenameWidth).map(_.U)), RenameWidth.U)
1739e25c13faSXuan Hu
1740e25c13faSXuan Hu  // The left uops of the complex inst in ComplexDecoder can be send out this cycle
1741e25c13faSXuan Hu  val thisAllOut = uopRes <= readyCounter
1742d91483a6Sfdy
1743189ec863SzhanglyGit  switch(state) {
1744e25c13faSXuan Hu    is(s_idle) {
1745e25c13faSXuan Hu      when (inValid) {
1746e25c13faSXuan Hu        stateNext := s_active
1747e25c13faSXuan Hu        uopResNext := inUopInfo.numOfUop
1748d91483a6Sfdy      }
1749e25c13faSXuan Hu    }
1750e25c13faSXuan Hu    is(s_active) {
1751e25c13faSXuan Hu      when (thisAllOut) {
1752e25c13faSXuan Hu        when (inValid) {
1753e25c13faSXuan Hu          stateNext := s_active
1754e25c13faSXuan Hu          uopResNext := inUopInfo.numOfUop
1755e25c13faSXuan Hu        }.otherwise {
1756e25c13faSXuan Hu          stateNext := s_idle
1757e25c13faSXuan Hu          uopResNext := 0.U
1758e25c13faSXuan Hu        }
1759e25c13faSXuan Hu      }.otherwise {
1760e25c13faSXuan Hu        stateNext := s_active
1761e25c13faSXuan Hu        uopResNext := uopRes - readyCounter
1762e25c13faSXuan Hu      }
1763d91483a6Sfdy    }
1764d91483a6Sfdy  }
1765d91483a6Sfdy
1766e25c13faSXuan Hu  state := Mux(io.redirect, s_idle, stateNext)
1767e25c13faSXuan Hu  uopRes := Mux(io.redirect, 0.U, uopResNext)
1768189ec863SzhanglyGit
1769e25c13faSXuan Hu  val complexNum = Mux(uopRes > readyCounter, readyCounter, uopRes)
1770d91483a6Sfdy
1771d91483a6Sfdy  for(i <- 0 until RenameWidth) {
1772e25c13faSXuan Hu    outValids(i) := complexNum > i.U
1773e25c13faSXuan Hu    outDecodedInsts(i) := Mux((i.U + numOfUop - uopRes) < maxUopSize.U, csBundle(i.U + numOfUop - uopRes), csBundle(maxUopSize - 1))
1774d91483a6Sfdy  }
1775d91483a6Sfdy
1776e25c13faSXuan Hu  outComplexNum := Mux(state === s_active, complexNum, 0.U)
1777e25c13faSXuan Hu  inReady := state === s_idle || state === s_active && thisAllOut
1778d91483a6Sfdy
1779e25c13faSXuan Hu//  val validSimple = Wire(Vec(DecodeWidth, Bool()))
1780e25c13faSXuan Hu//  validSimple.zip(io.validFromIBuf.zip(io.isComplex)).map{ case (dst, (src1, src2)) => dst := src1 && !src2 }
1781e25c13faSXuan Hu//  val notInf = Wire(Vec(DecodeWidth, Bool()))
1782e25c13faSXuan Hu//  notInf.drop(1).zip(io.validFromIBuf.drop(1).zip(validSimple.drop(1))).map{ case (dst, (src1, src2)) => dst := !src1 || src2 }
1783e25c13faSXuan Hu//  notInf(0) := !io.validFromIBuf(0) || validSimple(0) || (io.isComplex(0) && io.in0pc === io.simple.decodedInst.pc)
1784e25c13faSXuan Hu//  val notInfVec = Wire(Vec(DecodeWidth, Bool()))
1785e25c13faSXuan Hu//  notInfVec.zipWithIndex.map{ case (dst, i) => dst := Cat(notInf.take(i + 1)).andR}
1786e25c13faSXuan Hu//
1787e25c13faSXuan Hu//  complexNum := Mux(io.validFromIBuf(0) && readyCounter.orR ,
1788e25c13faSXuan Hu//    Mux(uopRes0 > readyCounter, readyCounter, uopRes0),
1789e25c13faSXuan Hu//    0.U)
1790e25c13faSXuan Hu//  validToRename.zipWithIndex.foreach{
1791e25c13faSXuan Hu//    case(dst, i) =>
1792e25c13faSXuan Hu//      val validFix = Mux(complexNum.orR, validSimple((i+1).U - complexNum), validSimple(i))
1793e25c13faSXuan Hu//      dst := MuxCase(false.B, Seq(
1794e25c13faSXuan Hu//        (io.validFromIBuf(0) && readyCounter.orR && uopRes0 > readyCounter) -> Mux(readyCounter > i.U, true.B, false.B),
1795e25c13faSXuan Hu//        (io.validFromIBuf(0) && readyCounter.orR && !(uopRes0 > readyCounter)) -> Mux(complexNum > i.U, true.B, validFix && notInfVec(i.U - complexNum) && io.readyFromRename(i)),
1796e25c13faSXuan Hu//      ).toSeq)
1797e25c13faSXuan Hu//  }
1798e25c13faSXuan Hu//
1799e25c13faSXuan Hu//  readyToIBuf.zipWithIndex.foreach {
1800e25c13faSXuan Hu//    case (dst, i) =>
1801e25c13faSXuan Hu//      val readyToIBuf0 = Mux(io.isComplex(0), io.in0pc === io.simple.decodedInst.pc, true.B)
1802e25c13faSXuan Hu//      dst := MuxCase(true.B, Seq(
1803e25c13faSXuan Hu//        (io.validFromIBuf(0) && uopRes0 > readyCounter || !readyCounter.orR) -> false.B,
1804e25c13faSXuan Hu//        (io.validFromIBuf(0) && !(uopRes0 > readyCounter) && readyCounter.orR) -> (if (i==0) readyToIBuf0 else Mux(RenameWidth.U - complexNum >= i.U, notInfVec(i) && validSimple(i) && io.readyFromRename(i), false.B))
1805e25c13faSXuan Hu//      ).toSeq)
1806e25c13faSXuan Hu//  }
1807e25c13faSXuan Hu//
1808e25c13faSXuan Hu//  io.deq.decodedInsts := decodedInsts
1809e25c13faSXuan Hu//  io.deq.complexNum := complexNum
1810e25c13faSXuan Hu//  io.deq.validToRename := validToRename
1811e25c13faSXuan Hu//  io.deq.readyToIBuf := readyToIBuf
1812d91483a6Sfdy}
1813