1package xiangshan.backend 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 6import utility._ 7import xiangshan._ 8import xiangshan.backend.datapath.DataConfig.VAddrData 9import xiangshan.frontend.{FtqPtr, FtqToCtrlIO, Ftq_RF_Components} 10 11class PcTargetMem(params: BackendParams)(implicit p: Parameters) extends LazyModule { 12 override def shouldBeInlined: Boolean = false 13 14 lazy val module = new PcTargetMemImp(this)(p, params) 15} 16 17class PcTargetMemImp(override val wrapper: PcTargetMem)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) with HasXSParameter { 18 19 private val numTargetMemRead = params.numTargetReadPort 20 val io = IO(new PcTargetMemIO()) 21 22 private val targetMem = Module(new SyncDataModuleTemplate(UInt(VAddrData().dataWidth.W), FtqSize, numTargetMemRead, 1)) 23 private val jumpTargetReadVec : Vec[UInt] = Wire(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W))) 24 private val jumpTargetVec : Vec[UInt] = Wire(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W))) 25 26 targetMem.io.wen.head := RegNext(io.fromFrontendFtq.pc_mem_wen) 27 targetMem.io.waddr.head := RegNext(io.fromFrontendFtq.pc_mem_waddr) 28 targetMem.io.wdata.head := RegNext(io.fromFrontendFtq.pc_mem_wdata.startAddr) 29 30 private val newestTarget: UInt = io.fromFrontendFtq.newest_entry_target 31 for (i <- 0 until numTargetMemRead) { 32 val targetPtr = io.fromDataPathFtq(i) 33 // target pc stored in next entry 34 targetMem.io.raddr(i) := (targetPtr + 1.U).value 35 jumpTargetReadVec(i) := targetMem.io.rdata(i) 36 val needNewestTarget = RegNext(targetPtr === io.fromFrontendFtq.newest_entry_ptr) 37 jumpTargetVec(i) := Mux( 38 needNewestTarget, 39 RegNext(newestTarget), 40 jumpTargetReadVec(i) 41 ) 42 } 43 44 io.toExus := jumpTargetVec 45 46} 47 48class PcTargetMemIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 49 //input 50 val fromFrontendFtq = Flipped(new FtqToCtrlIO) 51 val fromDataPathFtq = Input(Vec(params.numTargetReadPort, new FtqPtr)) 52 //output 53 val toExus = Output(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W))) 54}