xref: /XiangShan/src/main/scala/xiangshan/backend/datapath/PcTargetMem.scala (revision 6022c595a167afb1d5c29074bec2994c0b8cf7e2)
1d8a24b06SzhanglyGitpackage xiangshan.backend
2d8a24b06SzhanglyGit
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4d8a24b06SzhanglyGitimport chisel3._
53827c997SsinceforYyimport chisel3.util._
6d8a24b06SzhanglyGitimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7d8a24b06SzhanglyGitimport utility._
8d8a24b06SzhanglyGitimport xiangshan._
9d8a24b06SzhanglyGitimport xiangshan.backend.datapath.DataConfig.VAddrData
10d8a24b06SzhanglyGitimport xiangshan.frontend.{FtqPtr, FtqToCtrlIO, Ftq_RF_Components}
11d8a24b06SzhanglyGit
12d8a24b06SzhanglyGitclass PcTargetMem(params: BackendParams)(implicit p: Parameters) extends LazyModule {
131ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
141ca4a39dSXuan Hu
15d8a24b06SzhanglyGit  lazy val module = new PcTargetMemImp(this)(p, params)
16d8a24b06SzhanglyGit}
17d8a24b06SzhanglyGit
18d8a24b06SzhanglyGitclass PcTargetMemImp(override val wrapper: PcTargetMem)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) with HasXSParameter {
19d8a24b06SzhanglyGit
20d8a24b06SzhanglyGit  private val numTargetMemRead = params.numTargetReadPort
21d8a24b06SzhanglyGit  val io = IO(new PcTargetMemIO())
22d8a24b06SzhanglyGit
23d8a24b06SzhanglyGit  private val targetMem = Module(new SyncDataModuleTemplate(UInt(VAddrData().dataWidth.W), FtqSize, numTargetMemRead, 1))
24d8a24b06SzhanglyGit  private val jumpTargetReadVec : Vec[UInt] = Wire(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W)))
25d8a24b06SzhanglyGit  private val jumpTargetVec     : Vec[UInt] = Wire(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W)))
26d8a24b06SzhanglyGit
27d8a24b06SzhanglyGit  targetMem.io.wen.head := RegNext(io.fromFrontendFtq.pc_mem_wen)
283827c997SsinceforYy  targetMem.io.waddr.head := RegEnable(io.fromFrontendFtq.pc_mem_waddr, io.fromFrontendFtq.pc_mem_wen)
293827c997SsinceforYy  targetMem.io.wdata.head := RegEnable(io.fromFrontendFtq.pc_mem_wdata.startAddr, io.fromFrontendFtq.pc_mem_wen)
30d8a24b06SzhanglyGit
31*6022c595SsinceforYy  private val newestEn: Bool = io.fromFrontendFtq.newest_entry_en
32d8a24b06SzhanglyGit  private val newestTarget: UInt = io.fromFrontendFtq.newest_entry_target
33d8a24b06SzhanglyGit  for (i <- 0 until numTargetMemRead) {
34d8a24b06SzhanglyGit    val targetPtr = io.fromDataPathFtq(i)
35d8a24b06SzhanglyGit    // target pc stored in next entry
36d8a24b06SzhanglyGit    targetMem.io.raddr(i) := (targetPtr + 1.U).value
37d8a24b06SzhanglyGit    jumpTargetReadVec(i) := targetMem.io.rdata(i)
38d8a24b06SzhanglyGit    val needNewestTarget = RegNext(targetPtr === io.fromFrontendFtq.newest_entry_ptr)
39d8a24b06SzhanglyGit    jumpTargetVec(i) := Mux(
40d8a24b06SzhanglyGit      needNewestTarget,
41*6022c595SsinceforYy      RegEnable(newestTarget, newestEn),
42d8a24b06SzhanglyGit      jumpTargetReadVec(i)
43d8a24b06SzhanglyGit    )
44d8a24b06SzhanglyGit  }
45d8a24b06SzhanglyGit
46d8a24b06SzhanglyGit  io.toExus := jumpTargetVec
47d8a24b06SzhanglyGit
48d8a24b06SzhanglyGit}
49d8a24b06SzhanglyGit
50d8a24b06SzhanglyGitclass PcTargetMemIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
51d8a24b06SzhanglyGit  //input
52d8a24b06SzhanglyGit  val fromFrontendFtq = Flipped(new FtqToCtrlIO)
53d8a24b06SzhanglyGit  val fromDataPathFtq = Input(Vec(params.numTargetReadPort, new FtqPtr))
54d8a24b06SzhanglyGit  //output
55d8a24b06SzhanglyGit  val toExus = Output(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W)))
56d8a24b06SzhanglyGit}