1d8a24b06SzhanglyGitpackage xiangshan.backend 2d8a24b06SzhanglyGit 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4d8a24b06SzhanglyGitimport chisel3._ 5*3827c997SsinceforYyimport chisel3.util._ 6d8a24b06SzhanglyGitimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7d8a24b06SzhanglyGitimport utility._ 8d8a24b06SzhanglyGitimport xiangshan._ 9d8a24b06SzhanglyGitimport xiangshan.backend.datapath.DataConfig.VAddrData 10d8a24b06SzhanglyGitimport xiangshan.frontend.{FtqPtr, FtqToCtrlIO, Ftq_RF_Components} 11d8a24b06SzhanglyGit 12d8a24b06SzhanglyGitclass PcTargetMem(params: BackendParams)(implicit p: Parameters) extends LazyModule { 131ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 141ca4a39dSXuan Hu 15d8a24b06SzhanglyGit lazy val module = new PcTargetMemImp(this)(p, params) 16d8a24b06SzhanglyGit} 17d8a24b06SzhanglyGit 18d8a24b06SzhanglyGitclass PcTargetMemImp(override val wrapper: PcTargetMem)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) with HasXSParameter { 19d8a24b06SzhanglyGit 20d8a24b06SzhanglyGit private val numTargetMemRead = params.numTargetReadPort 21d8a24b06SzhanglyGit val io = IO(new PcTargetMemIO()) 22d8a24b06SzhanglyGit 23d8a24b06SzhanglyGit private val targetMem = Module(new SyncDataModuleTemplate(UInt(VAddrData().dataWidth.W), FtqSize, numTargetMemRead, 1)) 24d8a24b06SzhanglyGit private val jumpTargetReadVec : Vec[UInt] = Wire(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W))) 25d8a24b06SzhanglyGit private val jumpTargetVec : Vec[UInt] = Wire(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W))) 26d8a24b06SzhanglyGit 27d8a24b06SzhanglyGit targetMem.io.wen.head := RegNext(io.fromFrontendFtq.pc_mem_wen) 28*3827c997SsinceforYy targetMem.io.waddr.head := RegEnable(io.fromFrontendFtq.pc_mem_waddr, io.fromFrontendFtq.pc_mem_wen) 29*3827c997SsinceforYy targetMem.io.wdata.head := RegEnable(io.fromFrontendFtq.pc_mem_wdata.startAddr, io.fromFrontendFtq.pc_mem_wen) 30d8a24b06SzhanglyGit 31d8a24b06SzhanglyGit private val newestTarget: UInt = io.fromFrontendFtq.newest_entry_target 32d8a24b06SzhanglyGit for (i <- 0 until numTargetMemRead) { 33d8a24b06SzhanglyGit val targetPtr = io.fromDataPathFtq(i) 34d8a24b06SzhanglyGit // target pc stored in next entry 35d8a24b06SzhanglyGit targetMem.io.raddr(i) := (targetPtr + 1.U).value 36d8a24b06SzhanglyGit jumpTargetReadVec(i) := targetMem.io.rdata(i) 37d8a24b06SzhanglyGit val needNewestTarget = RegNext(targetPtr === io.fromFrontendFtq.newest_entry_ptr) 38d8a24b06SzhanglyGit jumpTargetVec(i) := Mux( 39d8a24b06SzhanglyGit needNewestTarget, 40d8a24b06SzhanglyGit RegNext(newestTarget), 41d8a24b06SzhanglyGit jumpTargetReadVec(i) 42d8a24b06SzhanglyGit ) 43d8a24b06SzhanglyGit } 44d8a24b06SzhanglyGit 45d8a24b06SzhanglyGit io.toExus := jumpTargetVec 46d8a24b06SzhanglyGit 47d8a24b06SzhanglyGit} 48d8a24b06SzhanglyGit 49d8a24b06SzhanglyGitclass PcTargetMemIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 50d8a24b06SzhanglyGit //input 51d8a24b06SzhanglyGit val fromFrontendFtq = Flipped(new FtqToCtrlIO) 52d8a24b06SzhanglyGit val fromDataPathFtq = Input(Vec(params.numTargetReadPort, new FtqPtr)) 53d8a24b06SzhanglyGit //output 54d8a24b06SzhanglyGit val toExus = Output(Vec(params.numTargetReadPort, UInt(VAddrData().dataWidth.W))) 55d8a24b06SzhanglyGit}