xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision ef8fa011e9c69f5312d71d3d10bc9f67a1d54834)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
23import utility._
24import utils._
25import xiangshan.ExceptionNO._
26import xiangshan._
27import xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput}
28import xiangshan.backend.ctrlblock.{LsTopdownInfo, MemCtrl, RedirectGenerator}
29import xiangshan.backend.datapath.DataConfig.VAddrData
30import xiangshan.backend.decode.{DecodeStage, FusionDecoder}
31import xiangshan.backend.dispatch.{Dispatch, DispatchQueue}
32import xiangshan.backend.fu.PFEvent
33import xiangshan.backend.fu.vector.Bundles.VType
34import xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator}
35import xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO, RobPtr}
36import xiangshan.frontend.{FtqRead, Ftq_RF_Components}
37
38class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
39  def numRedirect = backendParams.numRedirect
40  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
41  val redirect = Valid(new Redirect)
42}
43
44class CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule {
45  val rob = LazyModule(new Rob(params))
46
47  lazy val module = new CtrlBlockImp(this)(p, params)
48
49}
50
51class CtrlBlockImp(
52  override val wrapper: CtrlBlock
53)(implicit
54  p: Parameters,
55  params: BackendParams
56) extends LazyModuleImp(wrapper)
57  with HasXSParameter
58  with HasCircularQueuePtrHelper
59  with HasPerfEvents
60{
61  val pcMemRdIndexes = new NamedIndexes(Seq(
62    "exu"       -> params.numPcReadPort,
63    "redirect"  -> 1,
64    "memPred"   -> 1,
65    "robFlush"  -> 1,
66    "load"      -> params.LduCnt,
67  ))
68
69  private val numPcMemReadForExu = params.numPcReadPort
70  private val numPcMemRead = pcMemRdIndexes.maxIdx
71
72  private val numTargetMemRead = numPcMemReadForExu
73
74  println(s"pcMem read num: $numPcMemRead")
75  println(s"pcMem read num for exu: $numPcMemReadForExu")
76  println(s"targetMem read num: $numTargetMemRead")
77
78  val io = IO(new CtrlBlockIO())
79
80  val decode = Module(new DecodeStage)
81  val fusionDecoder = Module(new FusionDecoder)
82  val rat = Module(new RenameTableWrapper)
83  val rename = Module(new Rename)
84  val dispatch = Module(new Dispatch)
85  val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth))
86  val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth))
87  val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth))
88  val redirectGen = Module(new RedirectGenerator)
89  private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC"))
90  private val targetMem = Module(new SyncDataModuleTemplate(UInt(VAddrData().dataWidth.W), FtqSize, numTargetMemRead, 1))
91  private val rob = wrapper.rob.module
92  private val memCtrl = Module(new MemCtrl(params))
93
94  private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable
95
96  private val s0_robFlushRedirect = rob.io.flushOut
97  private val s1_robFlushRedirect = Wire(Valid(new Redirect))
98  s1_robFlushRedirect.valid := RegNext(s0_robFlushRedirect.valid)
99  s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid)
100
101  pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value
102  private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).getPc(RegNext(s0_robFlushRedirect.bits.ftqOffset))
103  private val s3_redirectGen = redirectGen.io.stage2Redirect
104  private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen)
105  private val s2_s4_pendingRedirectValid = RegInit(false.B)
106  when (s1_s3_redirect.valid) {
107    s2_s4_pendingRedirectValid := true.B
108  }.elsewhen (RegNext(io.frontend.toFtq.redirect.valid)) {
109    s2_s4_pendingRedirectValid := false.B
110  }
111
112  // Redirect will be RegNext at ExuBlocks and IssueBlocks
113  val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect)
114  val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect)
115
116  private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => {
117    val valid = x.valid
118    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
119    val delayed = Wire(Valid(new ExuOutput(x.bits.params)))
120    delayed.valid := RegNext(valid && !killedByOlder)
121    delayed.bits := RegEnable(x.bits, x.valid)
122    delayed
123  })
124
125  private val exuPredecode = VecInit(
126    delayedNotFlushedWriteBack.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get)
127  )
128
129  private val exuRedirects: IndexedSeq[ValidIO[Redirect]] = delayedNotFlushedWriteBack.filter(_.bits.redirect.nonEmpty).map(x => {
130    val out = Wire(Valid(new Redirect()))
131    out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred
132    out.bits := x.bits.redirect.get.bits
133    out
134  })
135
136  private val memViolation = io.fromMem.violation
137  val loadReplay = Wire(ValidIO(new Redirect))
138  loadReplay.valid := RegNext(memViolation.valid &&
139    !memViolation.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
140  )
141  loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid)
142
143  val pdestReverse = rob.io.commits.info.map(info => info.pdest).reverse
144
145  pcMem.io.raddr(pcMemRdIndexes("redirect").head) := redirectGen.io.redirectPcRead.ptr.value
146  redirectGen.io.redirectPcRead.data := pcMem.io.rdata(pcMemRdIndexes("redirect").head).getPc(RegNext(redirectGen.io.redirectPcRead.offset))
147  pcMem.io.raddr(pcMemRdIndexes("memPred").head) := redirectGen.io.memPredPcRead.ptr.value
148  redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).getPc(RegNext(redirectGen.io.memPredPcRead.offset))
149
150  for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) {
151    pcMem.io.raddr(pcMemIdx) := io.memLdPcRead(i).ptr.value
152    io.memLdPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memLdPcRead(i).offset))
153  }
154
155  redirectGen.io.hartId := io.fromTop.hartId
156  redirectGen.io.exuRedirect := exuRedirects
157  redirectGen.io.exuOutPredecode := exuPredecode // garded by exuRedirect.valid
158  redirectGen.io.loadReplay <> loadReplay
159
160  redirectGen.io.robFlush := s1_robFlushRedirect.valid
161
162  val s6_frontendFlushValid = DelayN(s1_robFlushRedirect.valid, 5)
163  val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ??
164  // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit.
165  // Flushes to frontend may be delayed by some cycles and commit before flush causes errors.
166  // Thus, we make all flush reasons to behave the same as exceptions for frontend.
167  for (i <- 0 until CommitWidth) {
168    // why flushOut: instructions with flushPipe are not commited to frontend
169    // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend.
170    val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid
171    io.frontend.toFtq.rob_commits(i).valid := RegNext(s1_isCommit)
172    io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit)
173  }
174  io.frontend.toFtq.redirect.valid := s6_frontendFlushValid || s3_redirectGen.valid
175  io.frontend.toFtq.redirect.bits := Mux(s6_frontendFlushValid, frontendFlushBits, s3_redirectGen.bits)
176  // Be careful here:
177  // T0: rob.io.flushOut, s0_robFlushRedirect
178  // T1: s1_robFlushRedirect, rob.io.exception.valid
179  // T2: csr.redirect.valid
180  // T3: csr.exception.valid
181  // T4: csr.trapTarget
182  // T5: ctrlBlock.trapTarget
183  // T6: io.frontend.toFtq.stage2Redirect.valid
184  val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(),
185    s1_robFlushPc, // replay inst
186    s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe
187  ), s1_robFlushRedirect.valid)
188  private val s2_csrIsXRet = io.robio.csr.isXRet
189  private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4)
190  private val s2_s5_trapTargetFromCsr = io.robio.csr.trapTarget
191
192  val flushTarget = Mux(s2_csrIsXRet || s5_csrIsTrap, s2_s5_trapTargetFromCsr, s2_robFlushPc)
193  when (s6_frontendFlushValid) {
194    io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush
195    io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegNext(flushTarget)
196  }
197
198  // vtype commit
199  decode.io.commitVType.bits := io.fromDataPath.vtype
200  decode.io.commitVType.valid := RegNext(rob.io.isVsetFlushPipe)
201
202  io.toDataPath.vtypeAddr := rob.io.vconfigPdest
203
204  // vtype walk
205  val isVsetSeq = rob.io.commits.walkValid.zip(rob.io.commits.info).map { case (valid, info) => valid && info.isVset }.reverse
206  val walkVTypeReverse = rob.io.commits.info.map(info => info.vtype).reverse
207  val walkVType = PriorityMux(isVsetSeq, walkVTypeReverse)
208
209  decode.io.walkVType.bits := walkVType.asTypeOf(new VType)
210  decode.io.walkVType.valid := rob.io.commits.isWalk && isVsetSeq.reduce(_ || _)
211
212  decode.io.isRedirect := s1_s3_redirect.valid
213
214  decode.io.in.zip(io.frontend.cfVec).foreach { case (decodeIn, frontendCf) =>
215    decodeIn.valid := frontendCf.valid
216    frontendCf.ready := decodeIn.ready
217    decodeIn.bits.connectCtrlFlow(frontendCf.bits)
218  }
219  decode.io.csrCtrl := RegNext(io.csrCtrl)
220  decode.io.intRat <> rat.io.intReadPorts
221  decode.io.fpRat <> rat.io.fpReadPorts
222  decode.io.vecRat <> rat.io.vecReadPorts
223  decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo
224  decode.io.stallReason.in <> io.frontend.stallReason
225
226  // snapshot check
227  val snpt = Module(new SnapshotGenerator(rename.io.out.head.bits.robIdx))
228  snpt.io.enq := rename.io.out.head.bits.snapshot && rename.io.out.head.fire
229  snpt.io.enqData.head := rename.io.out.head.bits.robIdx
230  snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit &&
231    Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value))).orR
232  snpt.io.flush := s1_s3_redirect.valid
233
234  val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx =>
235    snpt.io.valids(idx) && s1_s3_redirect.bits.robIdx >= snpt.io.snapshots(idx)
236  ).reduceTree(_ || _)
237  val snptSelect = MuxCase(
238    0.U(log2Ceil(RenameSnapshotNum).W),
239    (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx =>
240      (snpt.io.valids(idx) && s1_s3_redirect.bits.robIdx >= snpt.io.snapshots(idx), idx)
241    )
242  )
243
244  rob.io.snpt.snptEnq := DontCare
245  rob.io.snpt.snptDeq := snpt.io.deq
246  rob.io.snpt.useSnpt := useSnpt
247  rob.io.snpt.snptSelect := snptSelect
248  rat.io.snpt.snptEnq := rename.io.out.head.bits.snapshot && rename.io.out.head.fire
249  rat.io.snpt.snptDeq := snpt.io.deq
250  rat.io.snpt.useSnpt := useSnpt
251  rat.io.snpt.snptSelect := snptSelect
252
253  val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault))
254  // fusion decoder
255  for (i <- 0 until DecodeWidth) {
256    fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion)
257    fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr
258    if (i > 0) {
259      fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready
260    }
261  }
262
263  private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst)))
264
265  for (i <- 0 until RenameWidth) {
266    PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready,
267      s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule"))
268
269    decodePipeRename(i).ready := rename.io.in(i).ready
270    rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i)
271    rename.io.in(i).bits := decodePipeRename(i).bits
272  }
273
274  for (i <- 0 until RenameWidth - 1) {
275    fusionDecoder.io.dec(i) := decodePipeRename(i).bits
276    rename.io.fusionInfo(i) := fusionDecoder.io.info(i)
277
278    // update the first RenameWidth - 1 instructions
279    decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire
280    when (fusionDecoder.io.out(i).valid) {
281      fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits)
282      // TODO: remove this dirty code for ftq update
283      val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value
284      val ftqOffset0 = rename.io.in(i).bits.ftqOffset
285      val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset
286      val ftqOffsetDiff = ftqOffset1 - ftqOffset0
287      val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U
288      val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U
289      val cond3 = !sameFtqPtr && ftqOffset1 === 0.U
290      val cond4 = !sameFtqPtr && ftqOffset1 === 1.U
291      rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U)))
292      XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n")
293    }
294
295  }
296
297  // memory dependency predict
298  // when decode, send fold pc to mdp
299  private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W)))
300  for (i <- 0 until DecodeWidth) {
301    mdpFlodPcVec(i) := Mux(
302      decode.io.out(i).fire,
303      decode.io.in(i).bits.foldpc,
304      rename.io.in(i).bits.foldpc
305    )
306  }
307
308  // currently, we only update mdp info when isReplay
309  memCtrl.io.redirect := s1_s3_redirect
310  memCtrl.io.csrCtrl := io.csrCtrl                          // RegNext in memCtrl
311  memCtrl.io.stIn := io.fromMem.stIn                        // RegNext in memCtrl
312  memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate  // RegNext in memCtrl
313  memCtrl.io.mdpFlodPcVec := mdpFlodPcVec
314  memCtrl.io.dispatchLFSTio <> dispatch.io.lfst
315
316  rat.io.redirect := s1_s3_redirect.valid
317  rat.io.robCommits := rob.io.rabCommits
318  rat.io.diffCommits := rob.io.diffCommits
319  rat.io.intRenamePorts := rename.io.intRenamePorts
320  rat.io.fpRenamePorts := rename.io.fpRenamePorts
321  rat.io.vecRenamePorts := rename.io.vecRenamePorts
322
323  rename.io.redirect := s1_s3_redirect
324  rename.io.robCommits <> rob.io.rabCommits
325  rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) =>
326    RegEnable(waittable2rename, decodeOut.fire)
327  }
328  rename.io.ssit := memCtrl.io.ssit2Rename
329  rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data))))
330  rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data))))
331  rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data))))
332  rename.io.int_need_free := rat.io.int_need_free
333  rename.io.int_old_pdest := rat.io.int_old_pdest
334  rename.io.fp_old_pdest := rat.io.fp_old_pdest
335  rename.io.debug_int_rat := rat.io.debug_int_rat
336  rename.io.debug_fp_rat := rat.io.debug_fp_rat
337  rename.io.debug_vec_rat := rat.io.debug_vec_rat
338  rename.io.debug_vconfig_rat := rat.io.debug_vconfig_rat
339  rename.io.stallReason.in <> decode.io.stallReason.out
340  rename.io.snpt.snptEnq := DontCare
341  rename.io.snpt.snptDeq := snpt.io.deq
342  rename.io.snpt.useSnpt := useSnpt
343  rename.io.snpt.snptSelect := snptSelect
344
345  // prevent rob from generating snapshot when full here
346  val renameOut = Wire(chiselTypeOf(rename.io.out))
347  renameOut <> rename.io.out
348  when(isFull(snpt.io.enqPtr, snpt.io.deqPtr)) {
349    renameOut.head.bits.snapshot := false.B
350  }
351
352  // pipeline between rename and dispatch
353  for (i <- 0 until RenameWidth) {
354    PipelineConnect(renameOut(i), dispatch.io.fromRename(i), dispatch.io.recv(i), s1_s3_redirect.valid)
355  }
356
357  dispatch.io.hartId := io.fromTop.hartId
358  dispatch.io.redirect := s1_s3_redirect
359  dispatch.io.enqRob <> rob.io.enq
360  dispatch.io.robHead := rob.io.debugRobHead
361  dispatch.io.stallReason <> rename.io.stallReason.out
362  dispatch.io.lqCanAccept := io.lqCanAccept
363  dispatch.io.sqCanAccept := io.sqCanAccept
364  dispatch.io.robHeadNotReady := rob.io.headNotReady
365  dispatch.io.robFull := rob.io.robFull
366  dispatch.io.singleStep := RegNext(io.csrCtrl.singlestep)
367
368  intDq.io.enq <> dispatch.io.toIntDq
369  intDq.io.redirect <> s2_s4_redirect
370
371  fpDq.io.enq <> dispatch.io.toFpDq
372  fpDq.io.redirect <> s2_s4_redirect
373
374  lsDq.io.enq <> dispatch.io.toLsDq
375  lsDq.io.redirect <> s2_s4_redirect
376
377  io.toIssueBlock.intUops <> intDq.io.deq
378  io.toIssueBlock.vfUops  <> fpDq.io.deq
379  io.toIssueBlock.memUops <> lsDq.io.deq
380  io.toIssueBlock.allocPregs <> dispatch.io.allocPregs
381  io.toIssueBlock.flush   <> s2_s4_redirect
382
383  pcMem.io.wen.head   := RegNext(io.frontend.fromFtq.pc_mem_wen)
384  pcMem.io.waddr.head := RegNext(io.frontend.fromFtq.pc_mem_waddr)
385  pcMem.io.wdata.head := RegNext(io.frontend.fromFtq.pc_mem_wdata)
386  targetMem.io.wen.head := RegNext(io.frontend.fromFtq.pc_mem_wen)
387  targetMem.io.waddr.head := RegNext(io.frontend.fromFtq.pc_mem_waddr)
388  targetMem.io.wdata.head := RegNext(io.frontend.fromFtq.pc_mem_wdata.startAddr)
389
390  private val jumpPcVec         : Vec[UInt] = Wire(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W)))
391  private val jumpTargetReadVec : Vec[UInt] = Wire(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W)))
392  private val jumpTargetVec     : Vec[UInt] = Wire(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W)))
393  io.toIssueBlock.pcVec := jumpPcVec
394  io.toIssueBlock.targetVec := jumpTargetVec
395
396  io.toDataPath.flush := s2_s4_redirect
397  io.toExuBlock.flush := s2_s4_redirect
398
399  for ((pcMemIdx, i) <- pcMemRdIndexes("exu").zipWithIndex) {
400    pcMem.io.raddr(pcMemIdx) := intDq.io.deqNext(i).ftqPtr.value
401    jumpPcVec(i) := pcMem.io.rdata(pcMemIdx).getPc(RegNext(intDq.io.deqNext(i).ftqOffset))
402  }
403
404  val dqOuts = Seq(io.toIssueBlock.intUops) ++ Seq(io.toIssueBlock.vfUops) ++ Seq(io.toIssueBlock.memUops)
405  dqOuts.zipWithIndex.foreach { case (dqOut, dqIdx) =>
406    dqOut.map(_.bits.pc).zipWithIndex.map{ case (pc, portIdx) =>
407      if(params.allSchdParams(dqIdx).numPcReadPort > 0){
408        val realJumpPcVec = jumpPcVec.drop(params.allSchdParams.take(dqIdx).map(_.numPcReadPort).sum).take(params.allSchdParams(dqIdx).numPcReadPort)
409        pc := realJumpPcVec(portIdx)
410      }
411    }
412  }
413
414  private val newestTarget: UInt = io.frontend.fromFtq.newest_entry_target
415  for (i <- 0 until numTargetMemRead) {
416    val targetPtr = intDq.io.deqNext(i).ftqPtr
417    // target pc stored in next entry
418    targetMem.io.raddr(i) := (targetPtr + 1.U).value
419    jumpTargetReadVec(i) := targetMem.io.rdata(i)
420    val needNewestTarget = RegNext(targetPtr === io.frontend.fromFtq.newest_entry_ptr)
421    jumpTargetVec(i) := Mux(
422      needNewestTarget,
423      RegNext(newestTarget),
424      jumpTargetReadVec(i)
425    )
426  }
427
428  rob.io.hartId := io.fromTop.hartId
429  rob.io.redirect := s1_s3_redirect
430  rob.io.writeback := delayedNotFlushedWriteBack
431
432  io.redirect := s1_s3_redirect
433
434  // rob to int block
435  io.robio.csr <> rob.io.csr
436  // When wfi is disabled, it will not block ROB commit.
437  rob.io.csr.wfiEvent := io.robio.csr.wfiEvent
438  rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable
439
440  io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5)
441
442  io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
443  io.robio.exception := rob.io.exception
444  io.robio.exception.bits.pc := s1_robFlushPc
445
446  // rob to mem block
447  io.robio.lsq <> rob.io.lsq
448
449  io.debug_int_rat := rat.io.diff_int_rat
450  io.debug_fp_rat := rat.io.diff_fp_rat
451  io.debug_vec_rat := rat.io.diff_vec_rat
452  io.debug_vconfig_rat := rat.io.diff_vconfig_rat
453
454  // Todo: merge
455//  rob.io.debug_ls := io.robio.debug_ls
456//  rob.io.debugHeadLsIssue := io.robHeadLsIssue
457//  rob.io.lsTopdownInfo := io.robio.lsTopdownInfo
458//  io.robDeqPtr := rob.io.robDeqPtr
459
460  io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull)
461  io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull)
462  io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull)
463  io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull)
464
465  val pfevent = Module(new PFEvent)
466  pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr)
467  val csrevents = pfevent.io.hpmevent.slice(8,16)
468
469  val perfinfo = IO(new Bundle(){
470    val perfEventsRs      = Input(Vec(params.IqCnt, new PerfEvent))
471    val perfEventsEu0     = Input(Vec(6, new PerfEvent))
472    val perfEventsEu1     = Input(Vec(6, new PerfEvent))
473  })
474
475  val allPerfEvents = Seq(decode, rename, dispatch, intDq, fpDq, lsDq, rob).flatMap(_.getPerf)
476  val hpmEvents = allPerfEvents ++ perfinfo.perfEventsEu0 ++ perfinfo.perfEventsEu1 ++ perfinfo.perfEventsRs
477  val perfEvents = HPerfMonitor(csrevents, hpmEvents).getPerfEvents
478  generatePerfEvent()
479}
480
481class CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
482  val fromTop = new Bundle {
483    val hartId = Input(UInt(8.W))
484  }
485  val toTop = new Bundle {
486    val cpuHalt = Output(Bool())
487  }
488  val frontend = Flipped(new FrontendToCtrlIO())
489  val toIssueBlock = new Bundle {
490    val flush = ValidIO(new Redirect)
491    val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq))
492    val intUops = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new DynInst))
493    val vfUops = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new DynInst))
494    val memUops = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new DynInst))
495    val pcVec = Output(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W)))
496    val targetVec = Output(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W)))
497  }
498  val fromDataPath = new Bundle{
499    val vtype = Input(new VType)
500  }
501  val toDataPath = new Bundle {
502    val vtypeAddr = Output(UInt(PhyRegIdxWidth.W))
503    val flush = ValidIO(new Redirect)
504  }
505  val toExuBlock = new Bundle {
506    val flush = ValidIO(new Redirect)
507  }
508  val fromWB = new Bundle {
509    val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles))
510  }
511  val redirect = ValidIO(new Redirect)
512  val fromMem = new Bundle {
513    val stIn = Vec(params.StaCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx
514    val violation = Flipped(ValidIO(new Redirect))
515  }
516  val memLdPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
517  val csrCtrl = Input(new CustomCSRCtrlIO)
518  val robio = new Bundle {
519    val csr = new RobCSRIO
520    val exception = ValidIO(new ExceptionInfo)
521    val lsq = new RobLsqIO
522  }
523
524  val perfInfo = Output(new Bundle{
525    val ctrlInfo = new Bundle {
526      val robFull   = Bool()
527      val intdqFull = Bool()
528      val fpdqFull  = Bool()
529      val lsdqFull  = Bool()
530    }
531  })
532  val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
533  val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
534  val debug_vec_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
535  val debug_vconfig_rat = Output(UInt(PhyRegIdxWidth.W)) // TODO: use me
536
537  // Todo: add these
538  val sqCanAccept = Input(Bool())
539  val lqCanAccept = Input(Bool())
540  val lsTopdownInfo = Vec(params.LduCnt, Input(new LsTopdownInfo))
541  val robDeqPtr = Output(new RobPtr)
542  val robHeadLsIssue = Input(Bool())
543}
544
545class NamedIndexes(namedCnt: Seq[(String, Int)]) {
546  require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name")
547
548  val maxIdx = namedCnt.map(_._2).sum
549  val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i =>
550    val begin = namedCnt.slice(0, i).map(_._2).sum
551    val end = begin + namedCnt(i)._2
552    (namedCnt(i)._1, (begin, end))
553  }.toMap
554
555  def apply(name: String): Seq[Int] = {
556    require(nameRangeMap.contains(name))
557    nameRangeMap(name)._1 until nameRangeMap(name)._2
558  }
559}
560