1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 23import utility._ 24import utils._ 25import xiangshan.ExceptionNO._ 26import xiangshan._ 27import xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput} 28import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator} 29import xiangshan.backend.datapath.DataConfig.VAddrData 30import xiangshan.backend.decode.{DecodeStage, FusionDecoder} 31import xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue} 32import xiangshan.backend.fu.PFEvent 33import xiangshan.backend.fu.vector.Bundles.VType 34import xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator} 35import xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 36import xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components} 37import xiangshan.mem.{LqPtr, LsqEnqIO} 38import xiangshan.backend.issue.{IntScheduler, VfScheduler, MemScheduler} 39 40class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 41 val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 42 val redirect = Valid(new Redirect) 43 val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr)) 44 val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W)) 45} 46 47class CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule { 48 override def shouldBeInlined: Boolean = false 49 50 val rob = LazyModule(new Rob(params)) 51 52 lazy val module = new CtrlBlockImp(this)(p, params) 53 54} 55 56class CtrlBlockImp( 57 override val wrapper: CtrlBlock 58)(implicit 59 p: Parameters, 60 params: BackendParams 61) extends LazyModuleImp(wrapper) 62 with HasXSParameter 63 with HasCircularQueuePtrHelper 64 with HasPerfEvents 65{ 66 val pcMemRdIndexes = new NamedIndexes(Seq( 67 "exu" -> params.numPcReadPort, 68 "redirect" -> 1, 69 "memPred" -> 1, 70 "robFlush" -> 1, 71 "load" -> params.LduCnt, 72 "hybrid" -> params.HyuCnt, 73 "store" -> (if(EnableStorePrefetchSMS) params.StaCnt else 0) 74 )) 75 76 private val numPcMemReadForExu = params.numPcReadPort 77 private val numPcMemRead = pcMemRdIndexes.maxIdx 78 79 println(s"pcMem read num: $numPcMemRead") 80 println(s"pcMem read num for exu: $numPcMemReadForExu") 81 82 val io = IO(new CtrlBlockIO()) 83 84 val decode = Module(new DecodeStage) 85 val fusionDecoder = Module(new FusionDecoder) 86 val rat = Module(new RenameTableWrapper) 87 val rename = Module(new Rename) 88 val dispatch = Module(new Dispatch) 89 val intDq0 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 0)) 90 val intDq1 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 1)) 91 val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth)) 92 val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth)) 93 val redirectGen = Module(new RedirectGenerator) 94 private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC")) 95 private val rob = wrapper.rob.module 96 private val memCtrl = Module(new MemCtrl(params)) 97 98 private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable 99 100 private val s0_robFlushRedirect = rob.io.flushOut 101 private val s1_robFlushRedirect = Wire(Valid(new Redirect)) 102 s1_robFlushRedirect.valid := RegNext(s0_robFlushRedirect.valid, false.B) 103 s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid) 104 105 pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value 106 private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).getPc(RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid)) 107 private val s3_redirectGen = redirectGen.io.stage2Redirect 108 private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen) 109 private val s2_s4_pendingRedirectValid = RegInit(false.B) 110 when (s1_s3_redirect.valid) { 111 s2_s4_pendingRedirectValid := true.B 112 }.elsewhen (RegNext(io.frontend.toFtq.redirect.valid)) { 113 s2_s4_pendingRedirectValid := false.B 114 } 115 116 // Redirect will be RegNext at ExuBlocks and IssueBlocks 117 val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect) 118 val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect) 119 120 private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => { 121 val valid = x.valid 122 val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 123 val delayed = Wire(Valid(new ExuOutput(x.bits.params))) 124 delayed.valid := RegNext(valid && !killedByOlder) 125 delayed.bits := RegEnable(x.bits, x.valid) 126 delayed.bits.debugInfo.writebackTime := GTimer() 127 delayed 128 }).toSeq 129 130 val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu) 131 val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler]) 132 val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler]) 133 val writeFpVecWbData = io.fromWB.wbData.filter(x => x.bits.params.writeFpRf || x.bits.params.writeVecRf) 134 val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu) 135 private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => { 136 val valid = x.valid 137 val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 138 val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W))) 139 delayed.valid := RegNext(valid && !killedByOlder) 140 val isIntSche = intScheWbData.contains(x) 141 val isVfSche = vfScheWbData.contains(x) 142 val isMemVload = memVloadWbData.contains(x) 143 val canSameRobidxWbData = if (isIntSche ||isVfSche) { 144 intScheWbData ++ vfScheWbData 145 } else if (isMemVload) { 146 memVloadWbData 147 } else { 148 Seq(x) 149 } 150 val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => { 151 val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 152 (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder 153 }).toSeq) 154 dontTouch(sameRobidxBools) 155 delayed.bits := RegNext(PopCount(sameRobidxBools)) 156 delayed 157 }).toSeq 158 159 private val exuPredecode = VecInit( 160 delayedNotFlushedWriteBack.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq 161 ) 162 163 private val exuRedirects: Seq[ValidIO[Redirect]] = delayedNotFlushedWriteBack.filter(_.bits.redirect.nonEmpty).map(x => { 164 val out = Wire(Valid(new Redirect())) 165 out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred 166 out.bits := x.bits.redirect.get.bits 167 out.bits.debugIsCtrl := true.B 168 out.bits.debugIsMemVio := false.B 169 out 170 }).toSeq 171 172 private val memViolation = io.fromMem.violation 173 val loadReplay = Wire(ValidIO(new Redirect)) 174 loadReplay.valid := RegNext(memViolation.valid && 175 !memViolation.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 176 ) 177 loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid) 178 loadReplay.bits.debugIsCtrl := false.B 179 loadReplay.bits.debugIsMemVio := true.B 180 181 val pdestReverse = rob.io.commits.info.map(info => info.pdest).reverse 182 183 pcMem.io.raddr(pcMemRdIndexes("redirect").head) := redirectGen.io.redirectPcRead.ptr.value 184 redirectGen.io.redirectPcRead.data := pcMem.io.rdata(pcMemRdIndexes("redirect").head).getPc(RegNext(redirectGen.io.redirectPcRead.offset)) 185 pcMem.io.raddr(pcMemRdIndexes("memPred").head) := redirectGen.io.memPredPcRead.ptr.value 186 redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).getPc(RegNext(redirectGen.io.memPredPcRead.offset)) 187 188 for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) { 189 // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 190 pcMem.io.raddr(pcMemIdx) := io.memLdPcRead(i).ptr.value 191 io.memLdPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memLdPcRead(i).offset)) 192 } 193 194 for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) { 195 // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 196 pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value 197 io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memHyPcRead(i).offset)) 198 } 199 200 if (EnableStorePrefetchSMS) { 201 for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) { 202 pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value 203 io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memStPcRead(i).offset)) 204 } 205 } else { 206 io.memStPcRead.foreach(_.data := 0.U) 207 } 208 209 redirectGen.io.hartId := io.fromTop.hartId 210 redirectGen.io.exuRedirect := exuRedirects.toSeq 211 redirectGen.io.exuOutPredecode := exuPredecode // guarded by exuRedirect.valid 212 redirectGen.io.loadReplay <> loadReplay 213 214 redirectGen.io.robFlush := s1_robFlushRedirect.valid 215 216 val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4) 217 val s6_flushFromRobValid = RegNext(s5_flushFromRobValidAhead) 218 val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ?? 219 // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 220 // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 221 // Thus, we make all flush reasons to behave the same as exceptions for frontend. 222 for (i <- 0 until CommitWidth) { 223 // why flushOut: instructions with flushPipe are not commited to frontend 224 // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 225 val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid 226 io.frontend.toFtq.rob_commits(i).valid := RegNext(s1_isCommit) 227 io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit) 228 } 229 io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid 230 io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits) 231 io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid 232 io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid)) 233 234 //jmp/brh 235 for (i <- 0 until NumRedirect) { 236 io.frontend.toFtq.ftqIdxAhead(i).valid := exuRedirects(i).valid && exuRedirects(i).bits.cfiUpdate.isMisPred && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 237 io.frontend.toFtq.ftqIdxAhead(i).bits := exuRedirects(i).bits.ftqIdx 238 } 239 //loadreplay 240 io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 241 io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx 242 //exception 243 io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead 244 io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx 245 // Be careful here: 246 // T0: rob.io.flushOut, s0_robFlushRedirect 247 // T1: s1_robFlushRedirect, rob.io.exception.valid 248 // T2: csr.redirect.valid 249 // T3: csr.exception.valid 250 // T4: csr.trapTarget 251 // T5: ctrlBlock.trapTarget 252 // T6: io.frontend.toFtq.stage2Redirect.valid 253 val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(), 254 s1_robFlushPc, // replay inst 255 s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe 256 ), s1_robFlushRedirect.valid) 257 private val s2_csrIsXRet = io.robio.csr.isXRet 258 private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4) 259 private val s2_s5_trapTargetFromCsr = io.robio.csr.trapTarget 260 261 val flushTarget = Mux(s2_csrIsXRet || s5_csrIsTrap, s2_s5_trapTargetFromCsr, s2_robFlushPc) 262 when (s6_flushFromRobValid) { 263 io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 264 io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead) 265 } 266 267 // vtype commit 268 decode.io.commitVType.bits := io.fromDataPath.vtype 269 decode.io.commitVType.valid := RegNext(rob.io.isVsetFlushPipe) 270 271 io.toDataPath.vtypeAddr := rob.io.vconfigPdest 272 273 decode.io.walkVType := rob.io.toDecode.vtype 274 275 decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid 276 277 decode.io.in.zip(io.frontend.cfVec).foreach { case (decodeIn, frontendCf) => 278 decodeIn.valid := frontendCf.valid 279 frontendCf.ready := decodeIn.ready 280 decodeIn.bits.connectCtrlFlow(frontendCf.bits) 281 } 282 decode.io.csrCtrl := RegNext(io.csrCtrl) 283 decode.io.intRat <> rat.io.intReadPorts 284 decode.io.fpRat <> rat.io.fpReadPorts 285 decode.io.vecRat <> rat.io.vecReadPorts 286 decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo 287 decode.io.stallReason.in <> io.frontend.stallReason 288 289 // snapshot check 290 class CFIRobIdx extends Bundle { 291 val robIdx = Vec(RenameWidth, new RobPtr) 292 val isCFI = Vec(RenameWidth, Bool()) 293 } 294 val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR 295 val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx))) 296 snpt.io.enq := genSnapshot 297 snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx) 298 snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot) 299 snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit && 300 Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR 301 snpt.io.redirect := s1_s3_redirect.valid 302 val flushVec = VecInit(snpt.io.snapshots.map { snapshot => 303 val notCFIMask = snapshot.isCFI.map(~_) 304 val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value) 305 val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _)) 306 s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR 307 }) 308 val flushVecNext = RegNext(flushVec, 0.U.asTypeOf(flushVec)) 309 snpt.io.flushVec := flushVecNext 310 311 val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx => 312 snpt.io.valids(idx) && s1_s3_redirect.bits.robIdx >= snpt.io.snapshots(idx).robIdx.head 313 ).reduceTree(_ || _) 314 val snptSelect = MuxCase( 315 0.U(log2Ceil(RenameSnapshotNum).W), 316 (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx => 317 (snpt.io.valids(idx) && s1_s3_redirect.bits.robIdx >= snpt.io.snapshots(idx).robIdx.head, idx) 318 ) 319 ) 320 321 rob.io.snpt.snptEnq := DontCare 322 rob.io.snpt.snptDeq := snpt.io.deq 323 rob.io.snpt.useSnpt := useSnpt 324 rob.io.snpt.snptSelect := snptSelect 325 rob.io.snpt.flushVec := flushVecNext 326 rat.io.snpt.snptEnq := genSnapshot 327 rat.io.snpt.snptDeq := snpt.io.deq 328 rat.io.snpt.useSnpt := useSnpt 329 rat.io.snpt.snptSelect := snptSelect 330 rat.io.snpt.flushVec := flushVec 331 332 val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault)) 333 // fusion decoder 334 for (i <- 0 until DecodeWidth) { 335 fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion) 336 fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr 337 if (i > 0) { 338 fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 339 } 340 } 341 342 private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst))) 343 344 for (i <- 0 until RenameWidth) { 345 PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready, 346 s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule")) 347 348 decodePipeRename(i).ready := rename.io.in(i).ready 349 rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) 350 rename.io.in(i).bits := decodePipeRename(i).bits 351 } 352 353 for (i <- 0 until RenameWidth - 1) { 354 fusionDecoder.io.dec(i) := decodePipeRename(i).bits 355 rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 356 357 // update the first RenameWidth - 1 instructions 358 decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 359 when (fusionDecoder.io.out(i).valid) { 360 fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits) 361 // TODO: remove this dirty code for ftq update 362 val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value 363 val ftqOffset0 = rename.io.in(i).bits.ftqOffset 364 val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset 365 val ftqOffsetDiff = ftqOffset1 - ftqOffset0 366 val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 367 val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 368 val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 369 val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 370 rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 371 XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 372 } 373 374 } 375 376 // memory dependency predict 377 // when decode, send fold pc to mdp 378 private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W))) 379 for (i <- 0 until DecodeWidth) { 380 mdpFlodPcVec(i) := Mux( 381 decode.io.out(i).fire, 382 decode.io.in(i).bits.foldpc, 383 rename.io.in(i).bits.foldpc 384 ) 385 } 386 387 // currently, we only update mdp info when isReplay 388 memCtrl.io.redirect := s1_s3_redirect 389 memCtrl.io.csrCtrl := io.csrCtrl // RegNext in memCtrl 390 memCtrl.io.stIn := io.fromMem.stIn // RegNext in memCtrl 391 memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate // RegNext in memCtrl 392 memCtrl.io.mdpFlodPcVec := mdpFlodPcVec 393 memCtrl.io.dispatchLFSTio <> dispatch.io.lfst 394 395 rat.io.redirect := s1_s3_redirect.valid 396 rat.io.rabCommits := rob.io.rabCommits 397 rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get) 398 rat.io.intRenamePorts := rename.io.intRenamePorts 399 rat.io.fpRenamePorts := rename.io.fpRenamePorts 400 rat.io.vecRenamePorts := rename.io.vecRenamePorts 401 402 rename.io.redirect := s1_s3_redirect 403 rename.io.rabCommits := rob.io.rabCommits 404 rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) => 405 RegEnable(waittable2rename, decodeOut.fire) 406 } 407 rename.io.ssit := memCtrl.io.ssit2Rename 408 rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data)))) 409 rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data)))) 410 rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data)))) 411 rename.io.int_need_free := rat.io.int_need_free 412 rename.io.int_old_pdest := rat.io.int_old_pdest 413 rename.io.fp_old_pdest := rat.io.fp_old_pdest 414 rename.io.vec_old_pdest := rat.io.vec_old_pdest 415 rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get) 416 rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get) 417 rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get) 418 rename.io.debug_vconfig_rat.foreach(_ := rat.io.debug_vconfig_rat.get) 419 rename.io.stallReason.in <> decode.io.stallReason.out 420 rename.io.snpt.snptEnq := DontCare 421 rename.io.snpt.snptDeq := snpt.io.deq 422 rename.io.snpt.useSnpt := useSnpt 423 rename.io.snpt.snptSelect := snptSelect 424 rename.io.robIsEmpty := rob.io.enq.isEmpty 425 rename.io.snpt.flushVec := flushVecNext 426 rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr) 427 rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head 428 429 val renameOut = Wire(chiselTypeOf(rename.io.out)) 430 renameOut <> rename.io.out 431 dispatch.io.fromRename <> renameOut 432 renameOut.zip(dispatch.io.recv).map{case (rename,recv) => rename.ready := recv} 433 dispatch.io.fromRenameIsFp := rename.io.toDispatchIsFp 434 dispatch.io.fromRenameIsInt := rename.io.toDispatchIsInt 435 dispatch.io.IQValidNumVec := io.IQValidNumVec 436 dispatch.io.fromIntDQ.intDQ0ValidDeq0Num := intDq0.io.validDeq0Num 437 dispatch.io.fromIntDQ.intDQ0ValidDeq1Num := intDq0.io.validDeq1Num 438 dispatch.io.fromIntDQ.intDQ1ValidDeq0Num := intDq1.io.validDeq0Num 439 dispatch.io.fromIntDQ.intDQ1ValidDeq1Num := intDq1.io.validDeq1Num 440 441 dispatch.io.hartId := io.fromTop.hartId 442 dispatch.io.redirect := s1_s3_redirect 443 dispatch.io.enqRob <> rob.io.enq 444 dispatch.io.robHead := rob.io.debugRobHead 445 dispatch.io.stallReason <> rename.io.stallReason.out 446 dispatch.io.lqCanAccept := io.lqCanAccept 447 dispatch.io.sqCanAccept := io.sqCanAccept 448 dispatch.io.robHeadNotReady := rob.io.headNotReady 449 dispatch.io.robFull := rob.io.robFull 450 dispatch.io.singleStep := RegNext(io.csrCtrl.singlestep) 451 452 intDq0.io.enq <> dispatch.io.toIntDq0 453 intDq0.io.redirect <> s2_s4_redirect 454 intDq1.io.enq <> dispatch.io.toIntDq1 455 intDq1.io.redirect <> s2_s4_redirect 456 457 fpDq.io.enq <> dispatch.io.toFpDq 458 fpDq.io.redirect <> s2_s4_redirect 459 460 lsDq.io.enq <> dispatch.io.toLsDq 461 lsDq.io.redirect <> s2_s4_redirect 462 463 io.toIssueBlock.intUops <> (intDq0.io.deq :++ intDq1.io.deq) 464 io.toIssueBlock.vfUops <> fpDq.io.deq 465 io.toIssueBlock.memUops <> lsDq.io.deq 466 io.toIssueBlock.allocPregs <> dispatch.io.allocPregs 467 io.toIssueBlock.flush <> s2_s4_redirect 468 469 pcMem.io.wen.head := RegNext(io.frontend.fromFtq.pc_mem_wen) 470 pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen) 471 pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen) 472 473 private val jumpPcVec : Vec[UInt] = Wire(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W))) 474 io.toIssueBlock.pcVec := jumpPcVec 475 476 io.toDataPath.flush := s2_s4_redirect 477 io.toExuBlock.flush := s2_s4_redirect 478 479 for ((pcMemIdx, i) <- pcMemRdIndexes("exu").zipWithIndex) { 480 val intDq0numDeq = intDq0.dpParams.IntDqDeqWidth/2 481 if (i < intDq0numDeq) { 482 pcMem.io.raddr(pcMemIdx) := intDq0.io.deqNext(i).ftqPtr.value 483 jumpPcVec(i) := pcMem.io.rdata(pcMemIdx).getPc(RegNext(intDq0.io.deqNext(i).ftqOffset)) 484 } 485 else { 486 pcMem.io.raddr(pcMemIdx) := intDq1.io.deqNext(i - intDq0numDeq).ftqPtr.value 487 jumpPcVec(i) := pcMem.io.rdata(pcMemIdx).getPc(RegNext(intDq1.io.deqNext(i - intDq0numDeq).ftqOffset)) 488 } 489 } 490 491 val dqOuts = Seq(io.toIssueBlock.intUops) ++ Seq(io.toIssueBlock.vfUops) ++ Seq(io.toIssueBlock.memUops) 492 dqOuts.zipWithIndex.foreach { case (dqOut, dqIdx) => 493 dqOut.map(_.bits.pc).zipWithIndex.map{ case (pc, portIdx) => 494 if(params.allSchdParams(dqIdx).numPcReadPort > 0){ 495 val realJumpPcVec = jumpPcVec.drop(params.allSchdParams.take(dqIdx).map(_.numPcReadPort).sum).take(params.allSchdParams(dqIdx).numPcReadPort) 496 pc := realJumpPcVec(portIdx) 497 } 498 } 499 } 500 501 rob.io.hartId := io.fromTop.hartId 502 rob.io.redirect := s1_s3_redirect 503 rob.io.writeback := delayedNotFlushedWriteBack 504 rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums) 505 506 io.redirect := s1_s3_redirect 507 508 // rob to int block 509 io.robio.csr <> rob.io.csr 510 // When wfi is disabled, it will not block ROB commit. 511 rob.io.csr.wfiEvent := io.robio.csr.wfiEvent 512 rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable 513 514 io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5) 515 516 io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 517 io.robio.exception := rob.io.exception 518 io.robio.exception.bits.pc := s1_robFlushPc 519 520 // rob to mem block 521 io.robio.lsq <> rob.io.lsq 522 523 io.debug_int_rat .foreach(_ := rat.io.diff_int_rat.get) 524 io.debug_fp_rat .foreach(_ := rat.io.diff_fp_rat.get) 525 io.debug_vec_rat .foreach(_ := rat.io.diff_vec_rat.get) 526 io.debug_vconfig_rat.foreach(_ := rat.io.diff_vconfig_rat.get) 527 528 rob.io.debug_ls := io.robio.debug_ls 529 rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue 530 rob.io.lsTopdownInfo := io.robio.lsTopdownInfo 531 rob.io.debugEnqLsq := io.debugEnqLsq 532 533 io.robio.robDeqPtr := rob.io.robDeqPtr 534 535 io.debugTopDown.fromRob := rob.io.debugTopDown.toCore 536 dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch 537 dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore 538 io.debugRolling := rob.io.debugRolling 539 540 io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 541 io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq0.io.dqFull || intDq1.io.dqFull) 542 io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 543 io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 544 545 val pfevent = Module(new PFEvent) 546 pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 547 val csrevents = pfevent.io.hpmevent.slice(8,16) 548 549 val perfinfo = IO(new Bundle(){ 550 val perfEventsRs = Input(Vec(params.IqCnt, new PerfEvent)) 551 val perfEventsEu0 = Input(Vec(6, new PerfEvent)) 552 val perfEventsEu1 = Input(Vec(6, new PerfEvent)) 553 }) 554 555 val perfFromUnits = Seq(decode, rename, dispatch, intDq0, intDq1, fpDq, lsDq, rob).flatMap(_.getPerfEvents) 556 val perfFromIO = perfinfo.perfEventsEu0.map(x => ("perfEventsEu0", x.value)) ++ 557 perfinfo.perfEventsEu1.map(x => ("perfEventsEu1", x.value)) ++ 558 perfinfo.perfEventsRs.map(x => ("perfEventsRs", x.value)) 559 val perfBlock = Seq() 560 // let index = 0 be no event 561 val allPerfEvents = Seq(("noEvent", 0.U)) ++ perfFromUnits ++ perfFromIO ++ perfBlock 562 563 if (printEventCoding) { 564 for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 565 println("CtrlBlock perfEvents Set", name, inc, i) 566 } 567 } 568 569 val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent)) 570 val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents 571 generatePerfEvent() 572} 573 574class CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 575 val fromTop = new Bundle { 576 val hartId = Input(UInt(8.W)) 577 } 578 val toTop = new Bundle { 579 val cpuHalt = Output(Bool()) 580 } 581 val frontend = Flipped(new FrontendToCtrlIO()) 582 val toIssueBlock = new Bundle { 583 val flush = ValidIO(new Redirect) 584 val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 585 val intUops = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new DynInst)) 586 val vfUops = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new DynInst)) 587 val memUops = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new DynInst)) 588 val pcVec = Output(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W))) 589 } 590 val fromDataPath = new Bundle{ 591 val vtype = Input(new VType) 592 } 593 val toDataPath = new Bundle { 594 val vtypeAddr = Output(UInt(PhyRegIdxWidth.W)) 595 val flush = ValidIO(new Redirect) 596 } 597 val toExuBlock = new Bundle { 598 val flush = ValidIO(new Redirect) 599 } 600 val IQValidNumVec = Input(MixedVec(params.genIQValidNumBundle)) 601 val fromWB = new Bundle { 602 val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles)) 603 } 604 val redirect = ValidIO(new Redirect) 605 val fromMem = new Bundle { 606 val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx 607 val violation = Flipped(ValidIO(new Redirect)) 608 } 609 val memLdPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 610 val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 611 val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 612 613 val csrCtrl = Input(new CustomCSRCtrlIO) 614 val robio = new Bundle { 615 val csr = new RobCSRIO 616 val exception = ValidIO(new ExceptionInfo) 617 val lsq = new RobLsqIO 618 val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo)) 619 val debug_ls = Input(new DebugLSIO()) 620 val robHeadLsIssue = Input(Bool()) 621 val robDeqPtr = Output(new RobPtr) 622 } 623 624 val perfInfo = Output(new Bundle{ 625 val ctrlInfo = new Bundle { 626 val robFull = Bool() 627 val intdqFull = Bool() 628 val fpdqFull = Bool() 629 val lsdqFull = Bool() 630 } 631 }) 632 val debug_int_rat = if (params.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 633 val debug_fp_rat = if (params.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 634 val debug_vec_rat = if (params.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 635 val debug_vconfig_rat = if (params.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None // TODO: use me 636 637 val sqCanAccept = Input(Bool()) 638 val lqCanAccept = Input(Bool()) 639 640 val debugTopDown = new Bundle { 641 val fromRob = new RobCoreTopDownIO 642 val fromCore = new CoreDispatchTopDownIO 643 } 644 val debugRolling = new RobDebugRollingIO 645 val debugEnqLsq = Input(new LsqEnqIO) 646} 647 648class NamedIndexes(namedCnt: Seq[(String, Int)]) { 649 require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name") 650 651 val maxIdx = namedCnt.map(_._2).sum 652 val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i => 653 val begin = namedCnt.slice(0, i).map(_._2).sum 654 val end = begin + namedCnt(i)._2 655 (namedCnt(i)._1, (begin, end)) 656 }.toMap 657 658 def apply(name: String): Seq[Int] = { 659 require(nameRangeMap.contains(name)) 660 nameRangeMap(name)._1 until nameRangeMap(name)._2 661 } 662} 663