1package xiangshan.backend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.decode.DecodeStage 8import xiangshan.backend.rename.{BusyTable, Rename} 9import xiangshan.backend.dispatch.Dispatch 10import xiangshan.backend.exu._ 11import xiangshan.backend.exu.Exu.exuConfigs 12import xiangshan.backend.ftq.{Ftq, FtqRead, GetPcByFtq} 13import xiangshan.backend.regfile.RfReadPort 14import xiangshan.backend.roq.{Roq, RoqCSRIO, RoqPtr} 15import xiangshan.mem.LsqEnqIO 16 17class CtrlToIntBlockIO extends XSBundle { 18 val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 19 val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort(XLEN))) 20 val jumpPc = Output(UInt(VAddrBits.W)) 21 val jalr_target = Output(UInt(VAddrBits.W)) 22 // int block only uses port 0~7 23 val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 24 val redirect = ValidIO(new Redirect) 25} 26 27class CtrlToFpBlockIO extends XSBundle { 28 val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 29 val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort(XLEN + 1))) 30 // fp block uses port 0~11 31 val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 32 val redirect = ValidIO(new Redirect) 33} 34 35class CtrlToLsBlockIO extends XSBundle { 36 val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 37 val enqLsq = Flipped(new LsqEnqIO) 38 val redirect = ValidIO(new Redirect) 39} 40 41class RedirectGenerator extends XSModule with HasCircularQueuePtrHelper { 42 val io = IO(new Bundle() { 43 val loadRelay = Flipped(ValidIO(new Redirect)) 44 val exuMispredict = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Flipped(ValidIO(new ExuOutput))) 45 val roqRedirect = Flipped(ValidIO(new Redirect)) 46 val stage2FtqRead = new FtqRead 47 val stage2Redirect = ValidIO(new Redirect) 48 val stage3Redirect = ValidIO(new Redirect) 49 }) 50 /* 51 LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 52 | | | | | | | 53 |============= reg & compare =====| | ======== 54 | | 55 | | 56 | | Stage2 57 | | 58 redirect (flush backend) | 59 | | 60 === reg === | ======== 61 | | 62 |----- mux (exception first) -----| Stage3 63 | 64 redirect (send to frontend) 65 */ 66 def selectOlderRedirect(x: Valid[Redirect], y: Valid[Redirect]): Valid[Redirect] = { 67 Mux(isAfter(x.bits.roqIdx, y.bits.roqIdx) && y.valid, y, x) 68 } 69 def selectOlderExuOut(x: Valid[ExuOutput], y: Valid[ExuOutput]): Valid[ExuOutput] = { 70 Mux(isAfter(x.bits.redirect.roqIdx, y.bits.redirect.roqIdx) && y.valid, y, x) 71 } 72 val jumpOut = io.exuMispredict.head 73 val oldestAluOut = ParallelOperation(io.exuMispredict.tail, selectOlderExuOut) 74 val oldestExuOut = selectOlderExuOut(oldestAluOut, jumpOut) // select between jump and alu 75 76 val oldestMispredict = selectOlderRedirect(io.loadRelay, { 77 val redirect = Wire(Valid(new Redirect)) 78 redirect.valid := oldestExuOut.valid 79 redirect.bits := oldestExuOut.bits.redirect 80 redirect 81 }) 82 83 val s1_isJalr = RegEnable(JumpOpType.jumpOpisJalr(jumpOut.bits.uop.ctrl.fuOpType), jumpOut.valid) 84 val s1_JalrTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 85 val s1_imm12_reg = RegEnable(oldestExuOut.bits.uop.ctrl.imm(11, 0), oldestExuOut.valid) 86 val s1_pd = RegEnable(oldestExuOut.bits.uop.cf.pd, oldestExuOut.valid) 87 val s1_redirect_bits_reg = Reg(new Redirect) 88 val s1_redirect_valid_reg = RegInit(false.B) 89 90 // stage1 -> stage2 91 when(oldestMispredict.valid && !oldestMispredict.bits.roqIdx.needFlush(io.stage2Redirect)){ 92 s1_redirect_bits_reg := oldestMispredict.bits 93 s1_redirect_valid_reg := true.B 94 }.otherwise({ 95 s1_redirect_valid_reg := false.B 96 }) 97 io.stage2Redirect.valid := s1_redirect_valid_reg 98 io.stage2Redirect.bits := s1_redirect_bits_reg 99 io.stage2Redirect.bits.cfiUpdate := DontCare 100 // at stage2, we read ftq to get pc 101 io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx 102 103 // stage3, calculate redirect target 104 val s2_isJalr = RegEnable(s1_isJalr, s1_redirect_valid_reg) 105 val s2_JalrTarget = RegEnable(s1_JalrTarget, s1_redirect_valid_reg) 106 val s2_imm12_reg = RegEnable(s1_imm12_reg, s1_redirect_valid_reg) 107 val s2_pd = RegEnable(s1_pd, s1_redirect_valid_reg) 108 val s2_redirect_bits_reg = Reg(new Redirect) 109 val s2_redirect_valid_reg = RegInit(false.B) 110 111 val ftqRead = io.stage2FtqRead.entry 112 val pc = GetPcByFtq(ftqRead.ftqPC, s2_redirect_bits_reg.ftqOffset) 113 val brTarget = pc + SignExt(s2_imm12_reg, XLEN) 114 val isReplay = RedirectLevel.flushItself(s2_redirect_bits_reg.level) 115 val target = Mux(isReplay, 116 pc, // repaly from itself 117 Mux(s2_isJalr, 118 s2_JalrTarget, // jalr already save target 119 brTarget // branch 120 ) 121 ) 122 io.stage3Redirect.valid := s2_redirect_valid_reg 123 io.stage3Redirect.bits := s2_redirect_bits_reg 124 val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 125 stage3CfiUpdate.pc := pc 126 stage3CfiUpdate.pd := s2_pd 127 stage3CfiUpdate.rasSp := ftqRead.rasSp 128 stage3CfiUpdate.rasEntry := ftqRead.rasTop 129 stage3CfiUpdate.hist := ftqRead.hist 130 stage3CfiUpdate.predHist := ftqRead.predHist 131 stage3CfiUpdate.specCnt := ftqRead.specCnt(s2_redirect_bits_reg.ftqOffset) 132 stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 133 stage3CfiUpdate.sawNotTakenBranch := VecInit((0 until PredictWidth).map{ i => 134 if(i == 0) false.B else Cat(ftqRead.br_mask.take(i)).orR() 135 })(s2_redirect_bits_reg.ftqOffset) 136 stage3CfiUpdate.target := target 137 stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 138 stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 139} 140 141class CtrlBlock extends XSModule with HasCircularQueuePtrHelper { 142 val io = IO(new Bundle { 143 val frontend = Flipped(new FrontendToBackendIO) 144 val fromIntBlock = Flipped(new IntBlockToCtrlIO) 145 val fromFpBlock = Flipped(new FpBlockToCtrlIO) 146 val fromLsBlock = Flipped(new LsBlockToCtrlIO) 147 val toIntBlock = new CtrlToIntBlockIO 148 val toFpBlock = new CtrlToFpBlockIO 149 val toLsBlock = new CtrlToLsBlockIO 150 val roqio = new Bundle { 151 // to int block 152 val toCSR = new RoqCSRIO 153 val exception = ValidIO(new MicroOp) 154 val isInterrupt = Output(Bool()) 155 // to mem block 156 val commits = new RoqCommitIO 157 val roqDeqPtr = Output(new RoqPtr) 158 } 159 }) 160 161 val ftq = Module(new Ftq) 162 val decode = Module(new DecodeStage) 163 val rename = Module(new Rename) 164 val dispatch = Module(new Dispatch) 165 val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 166 val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 167 val redirectGen = Module(new RedirectGenerator) 168 169 val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 170 171 val roq = Module(new Roq(roqWbSize)) 172 173 val backendRedirect = redirectGen.io.stage2Redirect 174 val frontendRedirect = redirectGen.io.stage3Redirect 175 176 redirectGen.io.exuMispredict.zip(io.fromIntBlock.exuRedirect).map({case (x, y) => 177 x.valid := y.valid && y.bits.redirect.cfiUpdate.isMisPred 178 x.bits := y.bits 179 }) 180 redirectGen.io.loadRelay := io.fromLsBlock.replay 181 redirectGen.io.roqRedirect := roq.io.redirectOut 182 183 ftq.io.enq <> io.frontend.fetchInfo 184 for(i <- 0 until CommitWidth){ 185 ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) 186 ftq.io.roq_commits(i).bits := roq.io.commits.info(i) 187 } 188 ftq.io.redirect <> backendRedirect 189 ftq.io.frontendRedirect <> frontendRedirect 190 ftq.io.exuWriteback <> io.fromIntBlock.exuRedirect 191 192 ftq.io.ftqRead(1) <> redirectGen.io.stage2FtqRead 193 ftq.io.ftqRead(2) <> DontCare // TODO: read exception pc form here 194 195 io.frontend.redirect_cfiUpdate := frontendRedirect 196 io.frontend.commit_cfiUpdate := ftq.io.commit_ftqEntry 197 io.frontend.ftqEnqPtr := ftq.io.enqPtr 198 io.frontend.ftqLeftOne := ftq.io.leftOne 199 200 decode.io.in <> io.frontend.cfVec 201 202 val jumpInst = dispatch.io.enqIQCtrl(0).bits 203 ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump 204 io.toIntBlock.jumpPc := GetPcByFtq(ftq.io.ftqRead(0).entry.ftqPC, jumpInst.cf.ftqOffset) 205 io.toIntBlock.jalr_target := ftq.io.ftqRead(0).entry.target 206 207 // pipeline between decode and dispatch 208 for (i <- 0 until RenameWidth) { 209 PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 210 backendRedirect.valid || frontendRedirect.valid) 211 } 212 213 rename.io.redirect <> backendRedirect 214 rename.io.roqCommits <> roq.io.commits 215 rename.io.out <> dispatch.io.fromRename 216 rename.io.renameBypass <> dispatch.io.renameBypass 217 218 dispatch.io.redirect <> backendRedirect 219 dispatch.io.enqRoq <> roq.io.enq 220 dispatch.io.enqLsq <> io.toLsBlock.enqLsq 221 dispatch.io.readIntRf <> io.toIntBlock.readRf 222 dispatch.io.readFpRf <> io.toFpBlock.readRf 223 dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 224 intBusyTable.io.allocPregs(i).valid := preg.isInt 225 fpBusyTable.io.allocPregs(i).valid := preg.isFp 226 intBusyTable.io.allocPregs(i).bits := preg.preg 227 fpBusyTable.io.allocPregs(i).bits := preg.preg 228 } 229 dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 230 dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 231// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 232 233 234 val flush = backendRedirect.valid && RedirectLevel.isUnconditional(backendRedirect.bits.level) 235 fpBusyTable.io.flush := flush 236 intBusyTable.io.flush := flush 237 for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 238 setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 239 setPhyRegRdy.bits := wb.bits.uop.pdest 240 } 241 for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 242 setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 243 setPhyRegRdy.bits := wb.bits.uop.pdest 244 } 245 intBusyTable.io.rfReadAddr <> dispatch.io.readIntRf.map(_.addr) 246 intBusyTable.io.pregRdy <> dispatch.io.intPregRdy 247 fpBusyTable.io.rfReadAddr <> dispatch.io.readFpRf.map(_.addr) 248 fpBusyTable.io.pregRdy <> dispatch.io.fpPregRdy 249 250 roq.io.redirect <> backendRedirect 251 roq.io.exeWbResults.zip( 252 io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 253 ).foreach{ 254 case(x, y) => 255 x.bits := y.bits 256 x.valid := y.valid 257 } 258 259 // TODO: is 'backendRedirect' necesscary? 260 io.toIntBlock.redirect <> backendRedirect 261 io.toFpBlock.redirect <> backendRedirect 262 io.toLsBlock.redirect <> backendRedirect 263 264 dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 265 dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 266 267 // roq to int block 268 io.roqio.toCSR <> roq.io.csr 269 io.roqio.exception.valid := roq.io.redirectOut.valid && roq.io.redirectOut.bits.isException() 270 io.roqio.exception.bits := roq.io.exception 271 io.roqio.isInterrupt := roq.io.redirectOut.bits.interrupt 272 // roq to mem block 273 io.roqio.roqDeqPtr := roq.io.roqDeqPtr 274 io.roqio.commits := roq.io.commits 275} 276