xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 6dbc37d25ea325a5ee18643b70c8339ab49aae04)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
23import utility._
24import utils._
25import xiangshan.ExceptionNO._
26import xiangshan._
27import xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, ExuVec, StaticInst, TrapInstInfo}
28import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator}
29import xiangshan.backend.datapath.DataConfig.{FpData, IntData, V0Data, VAddrData, VecData, VlData}
30import xiangshan.backend.decode.{DecodeStage, FusionDecoder}
31import xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue}
32import xiangshan.backend.dispatch.NewDispatch
33import xiangshan.backend.fu.PFEvent
34import xiangshan.backend.fu.vector.Bundles.{VType, Vl}
35import xiangshan.backend.fu.wrapper.CSRToDecode
36import xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator}
37import xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
38import xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components}
39import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
40import xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler}
41import xiangshan.backend.trace._
42
43class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
44  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
45  val redirect = Valid(new Redirect)
46  val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr))
47  val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W))
48}
49
50class CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule {
51  override def shouldBeInlined: Boolean = false
52
53  val rob = LazyModule(new Rob(params))
54
55  lazy val module = new CtrlBlockImp(this)(p, params)
56
57  val gpaMem = LazyModule(new GPAMem())
58}
59
60class CtrlBlockImp(
61  override val wrapper: CtrlBlock
62)(implicit
63  p: Parameters,
64  params: BackendParams
65) extends LazyModuleImp(wrapper)
66  with HasXSParameter
67  with HasCircularQueuePtrHelper
68  with HasPerfEvents
69  with HasCriticalErrors
70{
71  val pcMemRdIndexes = new NamedIndexes(Seq(
72    "redirect"  -> 1,
73    "memPred"   -> 1,
74    "robFlush"  -> 1,
75    "bjuPc"     -> params.BrhCnt,
76    "bjuTarget" -> params.BrhCnt,
77    "load"      -> params.LduCnt,
78    "hybrid"    -> params.HyuCnt,
79    "store"     -> (if(EnableStorePrefetchSMS) params.StaCnt else 0),
80    "trace"     -> TraceGroupNum
81  ))
82
83  private val numPcMemReadForExu = params.numPcReadPort
84  private val numPcMemRead = pcMemRdIndexes.maxIdx
85
86  // now pcMem read for exu is moved to PcTargetMem (OG0)
87  println(s"pcMem read num: $numPcMemRead")
88  println(s"pcMem read num for exu: $numPcMemReadForExu")
89
90  val io = IO(new CtrlBlockIO())
91
92  val dispatch = Module(new NewDispatch)
93  val gpaMem = wrapper.gpaMem.module
94  val decode = Module(new DecodeStage)
95  val fusionDecoder = Module(new FusionDecoder)
96  val rat = Module(new RenameTableWrapper)
97  val rename = Module(new Rename)
98  val redirectGen = Module(new RedirectGenerator)
99  private def hasRen: Boolean = true
100  private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen))
101  private val rob = wrapper.rob.module
102  private val memCtrl = Module(new MemCtrl(params))
103
104  private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable
105
106  private val s0_robFlushRedirect = rob.io.flushOut
107  private val s1_robFlushRedirect = Wire(Valid(new Redirect))
108  s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B)
109  s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid)
110
111  pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid
112  pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value
113  private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).getPc(RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid))
114  private val s3_redirectGen = redirectGen.io.stage2Redirect
115  private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen)
116  private val s2_s4_pendingRedirectValid = RegInit(false.B)
117  when (s1_s3_redirect.valid) {
118    s2_s4_pendingRedirectValid := true.B
119  }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) {
120    s2_s4_pendingRedirectValid := false.B
121  }
122
123  // Redirect will be RegNext at ExuBlocks and IssueBlocks
124  val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect)
125  val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect)
126
127  private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => {
128    val valid = x.valid
129    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
130    val delayed = Wire(Valid(new ExuOutput(x.bits.params)))
131    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
132    delayed.bits := RegEnable(x.bits, x.valid)
133    delayed.bits.debugInfo.writebackTime := GTimer()
134    delayed
135  }).toSeq
136  private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData))
137  delayedWriteBack.zipWithIndex.map{ case (x,i) =>
138    x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid)
139    x.bits := delayedNotFlushedWriteBack(i).bits
140  }
141  val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
142  delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x =>
143    x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) ||
144      (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B)
145  }
146
147  val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu)
148  val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler])
149  val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler])
150  val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler])
151  val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress)
152  val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf)
153  val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf)
154  val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu)
155  private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => {
156    val valid = x.valid
157    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
158    val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W)))
159    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
160    val isIntSche = intCanCompress.contains(x)
161    val isFpSche = fpScheWbData.contains(x)
162    val isVfSche = vfScheWbData.contains(x)
163    val isMemVload = memVloadWbData.contains(x)
164    val isi2v = i2vWbData.contains(x)
165    val isf2v = f2vWbData.contains(x)
166    val canSameRobidxWbData = if(isVfSche) {
167      i2vWbData ++ f2vWbData ++ vfScheWbData
168    } else if(isi2v) {
169      intCanCompress ++ fpScheWbData ++ vfScheWbData
170    } else if (isf2v) {
171      intCanCompress ++ fpScheWbData ++ vfScheWbData
172    } else if (isIntSche) {
173      intCanCompress ++ fpScheWbData
174    } else if (isFpSche) {
175      intCanCompress ++ fpScheWbData
176    }  else if (isMemVload) {
177      memVloadWbData
178    } else {
179      Seq(x)
180    }
181    val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => {
182      val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
183      (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder
184    }).toSeq)
185    delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid)
186    delayed
187  }).toSeq
188
189  private val exuPredecode = VecInit(
190    io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq
191  )
192
193  private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => {
194    val out = Wire(Valid(new Redirect()))
195    out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
196    out.bits := x.bits.redirect.get.bits
197    out.bits.debugIsCtrl := true.B
198    out.bits.debugIsMemVio := false.B
199    out
200  }).toSeq
201  private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects)
202  private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects)
203  private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode)
204
205  private val memViolation = io.fromMem.violation
206  val loadReplay = Wire(ValidIO(new Redirect))
207  loadReplay.valid := GatedValidRegNext(memViolation.valid)
208  loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid)
209  loadReplay.bits.debugIsCtrl := false.B
210  loadReplay.bits.debugIsMemVio := true.B
211
212  pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid
213  pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value
214  pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid
215  pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value
216  redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).getPc(RegEnable(memViolation.bits.stFtqOffset, memViolation.valid))
217
218  for ((pcMemIdx, i) <- pcMemRdIndexes("bjuPc").zipWithIndex) {
219    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i)
220    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value
221    val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(i)
222    pcMem.io.ren.get(pcMemIdx) := ren
223    pcMem.io.raddr(pcMemIdx) := raddr
224    io.toDataPath.pcToDataPathIO.toDataPathPC(i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(roffset, ren))
225  }
226
227  for ((pcMemIdx, i) <- pcMemRdIndexes("bjuTarget").zipWithIndex) {
228    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i)
229    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value + 1.U
230    pcMem.io.ren.get(pcMemIdx) := ren
231    pcMem.io.raddr(pcMemIdx) := raddr
232    io.toDataPath.pcToDataPathIO.toDataPathTargetPC(i) := pcMem.io.rdata(pcMemIdx).startAddr
233  }
234
235  val baseIdx = params.BrhCnt
236  for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) {
237    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
238    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(baseIdx+i)
239    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(baseIdx+i).value
240    val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(baseIdx+i)
241    pcMem.io.ren.get(pcMemIdx) := ren
242    pcMem.io.raddr(pcMemIdx) := raddr
243    io.toDataPath.pcToDataPathIO.toDataPathPC(baseIdx+i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(roffset, ren))
244  }
245
246  for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) {
247    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
248    pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid
249    pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value
250    io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid))
251  }
252
253  if (EnableStorePrefetchSMS) {
254    for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) {
255      pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid
256      pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value
257      io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid))
258    }
259  } else {
260    io.memStPcRead.foreach(_.data := 0.U)
261  }
262
263  /**
264   * trace begin
265   */
266  val trace = Module(new Trace)
267  trace.io.in.fromEncoder.stall  := io.traceCoreInterface.fromEncoder.stall
268  trace.io.in.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable
269  trace.io.in.fromRob            := rob.io.trace.traceCommitInfo
270  rob.io.trace.blockCommit       := trace.io.out.blockRobCommit
271
272  for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) {
273    val traceValid = trace.toPcMem.blocks(i).valid
274    pcMem.io.ren.get(pcMemIdx) := traceValid
275    pcMem.io.raddr(pcMemIdx) := trace.toPcMem.blocks(i).bits.ftqIdx.get.value
276    trace.io.in.fromPcMem(i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(trace.toPcMem.blocks(i).bits.ftqOffset.get, traceValid))
277  }
278
279  // Trap/Xret only occur in block(0).
280  val tracePriv = Mux(Itype.isTrapOrXret(trace.toEncoder.blocks(0).bits.tracePipe.itype),
281    io.fromCSR.traceCSR.lastPriv,
282    io.fromCSR.traceCSR.currentPriv
283  )
284  io.traceCoreInterface.toEncoder.trap.cause := io.fromCSR.traceCSR.cause.asUInt
285  io.traceCoreInterface.toEncoder.trap.tval  := io.fromCSR.traceCSR.tval.asUInt
286  io.traceCoreInterface.toEncoder.priv       := tracePriv
287  (0 until TraceGroupNum).foreach(i => {
288    io.traceCoreInterface.toEncoder.groups(i).valid := trace.io.out.toEncoder.blocks(i).valid
289    io.traceCoreInterface.toEncoder.groups(i).bits.iaddr := trace.io.out.toEncoder.blocks(i).bits.iaddr.getOrElse(0.U)
290    io.traceCoreInterface.toEncoder.groups(i).bits.itype := trace.io.out.toEncoder.blocks(i).bits.tracePipe.itype
291    io.traceCoreInterface.toEncoder.groups(i).bits.iretire := trace.io.out.toEncoder.blocks(i).bits.tracePipe.iretire
292    io.traceCoreInterface.toEncoder.groups(i).bits.ilastsize := trace.io.out.toEncoder.blocks(i).bits.tracePipe.ilastsize
293  })
294  /**
295   * trace end
296   */
297
298
299  redirectGen.io.hartId := io.fromTop.hartId
300  redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid)
301  redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid)
302  redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid)
303  redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid)
304  redirectGen.io.loadReplay <> loadReplay
305  val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).getPc(RegEnable(memViolation.bits.ftqOffset, memViolation.valid))
306  redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead
307  val load_pc_offset = Mux(loadReplay.bits.flushItself(), 0.U, Mux(loadReplay.bits.isRVC, 2.U, 4.U))
308  val load_target = loadRedirectPcRead + load_pc_offset
309  redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target
310
311  redirectGen.io.robFlush := s1_robFlushRedirect
312
313  val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4)
314  val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead)
315  val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ??
316  // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit.
317  // Flushes to frontend may be delayed by some cycles and commit before flush causes errors.
318  // Thus, we make all flush reasons to behave the same as exceptions for frontend.
319  for (i <- 0 until CommitWidth) {
320    // why flushOut: instructions with flushPipe are not commited to frontend
321    // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend.
322    val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid
323    io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit)
324    io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit)
325  }
326  io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid
327  io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits)
328  io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid
329  io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid))
330
331  //jmp/brh, sel oldest first, only use one read port
332  io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
333  io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid)
334  //loadreplay
335  io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
336  io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx
337  //exception
338  io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead
339  io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx
340
341  // Be careful here:
342  // T0: rob.io.flushOut, s0_robFlushRedirect
343  // T1: s1_robFlushRedirect, rob.io.exception.valid
344  // T2: csr.redirect.valid
345  // T3: csr.exception.valid
346  // T4: csr.trapTarget
347  // T5: ctrlBlock.trapTarget
348  // T6: io.frontend.toFtq.stage2Redirect.valid
349  val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(),
350    s1_robFlushPc, // replay inst
351    s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe
352  ), s1_robFlushRedirect.valid)
353  private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4)
354  private val s5_trapTargetFromCsr = io.robio.csr.trapTarget
355
356  val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc)
357  val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B)
358  val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B)
359  val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B)
360  when (s6_flushFromRobValid) {
361    io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush
362    io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead)
363    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead)
364    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead)
365    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead)
366  }
367
368  for (i <- 0 until DecodeWidth) {
369    gpaMem.io.fromIFU := io.frontend.fromIfu
370    gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid
371    gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr
372    gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset
373  }
374
375  // vtype commit
376  decode.io.fromCSR := io.fromCSR.toDecode
377  decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType
378  decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType
379  decode.io.fromRob.commitVType := rob.io.toDecode.commitVType
380  decode.io.fromRob.walkVType := rob.io.toDecode.walkVType
381
382  decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid
383
384  // add decode Buf for in.ready better timing
385  val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst))
386  val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B)))
387  val decodeFromFrontend = io.frontend.cfVec
388  val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready))
389  val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
390  val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready))
391  val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
392  if (backendParams.debugEn) {
393    dontTouch(decodeBufNotAccept)
394    dontTouch(decodeBufAcceptNum)
395    dontTouch(decodeFromFrontendNotAccept)
396    dontTouch(decodeFromFrontendAcceptNum)
397  }
398  val a = decodeBufNotAccept.drop(2)
399  for (i <- 0 until DecodeWidth) {
400    // decodeBufValid update
401    when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
402      decodeBufValid(i) := false.B
403    }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
404      decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum))
405    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
406      decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid)
407    }
408    // decodeBufBits update
409    when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
410      decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum)
411    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
412      decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits)
413    }
414  }
415  val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst))
416  decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits))
417  decode.io.in.zipWithIndex.foreach { case (decodeIn, i) =>
418    decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid)
419    decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect
420    decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i))
421  }
422  io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid
423  decode.io.csrCtrl := RegNext(io.csrCtrl)
424  decode.io.intRat <> rat.io.intReadPorts
425  decode.io.fpRat <> rat.io.fpReadPorts
426  decode.io.vecRat <> rat.io.vecReadPorts
427  decode.io.v0Rat <> rat.io.v0ReadPorts
428  decode.io.vlRat <> rat.io.vlReadPorts
429  decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo
430  decode.io.stallReason.in <> io.frontend.stallReason
431
432  // snapshot check
433  class CFIRobIdx extends Bundle {
434    val robIdx = Vec(RenameWidth, new RobPtr)
435    val isCFI = Vec(RenameWidth, Bool())
436  }
437  val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR
438  val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx)))
439  snpt.io.enq := genSnapshot
440  snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx)
441  snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot)
442  snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit &&
443    Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR
444  snpt.io.redirect := s1_s3_redirect.valid
445  val flushVec = VecInit(snpt.io.snapshots.map { snapshot =>
446    val notCFIMask = snapshot.isCFI.map(~_)
447    val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value)
448    val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _))
449    s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR
450  })
451  val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B))
452  snpt.io.flushVec := flushVecNext
453
454  val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx =>
455    snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head ||
456      !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head)
457  ).reduceTree(_ || _)
458  val snptSelect = MuxCase(
459    0.U(log2Ceil(RenameSnapshotNum).W),
460    (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx =>
461      (snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head ||
462        !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head), idx)
463    )
464  )
465
466  rob.io.snpt.snptEnq := DontCare
467  rob.io.snpt.snptDeq := snpt.io.deq
468  rob.io.snpt.useSnpt := useSnpt
469  rob.io.snpt.snptSelect := snptSelect
470  rob.io.snpt.flushVec := flushVecNext
471  rat.io.snpt.snptEnq := genSnapshot
472  rat.io.snpt.snptDeq := snpt.io.deq
473  rat.io.snpt.useSnpt := useSnpt
474  rat.io.snpt.snptSelect := snptSelect
475  rat.io.snpt.flushVec := flushVec
476
477  val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault))
478  // fusion decoder
479  for (i <- 0 until DecodeWidth) {
480    fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion)
481    fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr
482    if (i > 0) {
483      fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready
484    }
485  }
486
487  private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst)))
488  for (i <- 0 until RenameWidth) {
489    PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready,
490      s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule"))
491
492    decodePipeRename(i).ready := rename.io.in(i).ready
493    rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i)
494    rename.io.in(i).bits := decodePipeRename(i).bits
495    dispatch.io.renameIn(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) && !decodePipeRename(i).bits.isMove
496    dispatch.io.renameIn(i).bits := decodePipeRename(i).bits
497  }
498
499  for (i <- 0 until RenameWidth - 1) {
500    fusionDecoder.io.dec(i) := decodePipeRename(i).bits
501    rename.io.fusionInfo(i) := fusionDecoder.io.info(i)
502
503    // update the first RenameWidth - 1 instructions
504    decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire
505    when (fusionDecoder.io.out(i).valid) {
506      fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits)
507      fusionDecoder.io.out(i).bits.update(dispatch.io.renameIn(i).bits)
508      // TODO: remove this dirty code for ftq update
509      val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value
510      val ftqOffset0 = rename.io.in(i).bits.ftqOffset
511      val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset
512      val ftqOffsetDiff = ftqOffset1 - ftqOffset0
513      val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U
514      val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U
515      val cond3 = !sameFtqPtr && ftqOffset1 === 0.U
516      val cond4 = !sameFtqPtr && ftqOffset1 === 1.U
517      rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U)))
518      XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n")
519    }
520
521  }
522
523  // memory dependency predict
524  // when decode, send fold pc to mdp
525  private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool()))
526  private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W)))
527  for (i <- 0 until DecodeWidth) {
528    mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire)
529    mdpFlodPcVec(i) := Mux(
530      decode.io.out(i).fire,
531      decode.io.in(i).bits.foldpc,
532      rename.io.in(i).bits.foldpc
533    )
534  }
535
536  // currently, we only update mdp info when isReplay
537  memCtrl.io.redirect := s1_s3_redirect
538  memCtrl.io.csrCtrl := io.csrCtrl                          // RegNext in memCtrl
539  memCtrl.io.stIn := io.fromMem.stIn                        // RegNext in memCtrl
540  memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate  // RegNext in memCtrl
541  memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld
542  memCtrl.io.mdpFlodPcVec := mdpFlodPcVec
543  memCtrl.io.dispatchLFSTio <> dispatch.io.lfst
544
545  rat.io.redirect := s1_s3_redirect.valid
546  rat.io.rabCommits := rob.io.rabCommits
547  rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get)
548  rat.io.intRenamePorts := rename.io.intRenamePorts
549  rat.io.fpRenamePorts := rename.io.fpRenamePorts
550  rat.io.vecRenamePorts := rename.io.vecRenamePorts
551  rat.io.v0RenamePorts := rename.io.v0RenamePorts
552  rat.io.vlRenamePorts := rename.io.vlRenamePorts
553
554  rename.io.redirect := s1_s3_redirect
555  rename.io.rabCommits := rob.io.rabCommits
556  rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
557  rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) =>
558    RegEnable(waittable2rename, decodeOut.fire)
559  }
560  rename.io.ssit := memCtrl.io.ssit2Rename
561  // disble mdp
562  dispatch.io.lfst.resp := 0.U.asTypeOf(dispatch.io.lfst.resp)
563  rename.io.waittable := 0.U.asTypeOf(rename.io.waittable)
564  rename.io.ssit := 0.U.asTypeOf(rename.io.ssit)
565  rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data))))
566  rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data))))
567  rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data))))
568  rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data)))
569  rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data)))
570  rename.io.int_need_free := rat.io.int_need_free
571  rename.io.int_old_pdest := rat.io.int_old_pdest
572  rename.io.fp_old_pdest := rat.io.fp_old_pdest
573  rename.io.vec_old_pdest := rat.io.vec_old_pdest
574  rename.io.v0_old_pdest := rat.io.v0_old_pdest
575  rename.io.vl_old_pdest := rat.io.vl_old_pdest
576  rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get)
577  rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get)
578  rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get)
579  rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get)
580  rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get)
581  rename.io.stallReason.in <> decode.io.stallReason.out
582  rename.io.snpt.snptEnq := DontCare
583  rename.io.snpt.snptDeq := snpt.io.deq
584  rename.io.snpt.useSnpt := useSnpt
585  rename.io.snpt.snptSelect := snptSelect
586  rename.io.snptIsFull := snpt.io.valids.asUInt.andR
587  rename.io.snpt.flushVec := flushVecNext
588  rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr)
589  rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head
590
591  val renameOut = Wire(chiselTypeOf(rename.io.out))
592  renameOut <> rename.io.out
593  // pass all snapshot in the first element for correctness of blockBackward
594  renameOut.tail.foreach(_.bits.snapshot := false.B)
595  renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr),
596    false.B,
597    Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR
598  )
599
600  // pipeline between rename and dispatch
601  PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch")
602
603  dispatch.io.redirect := s1_s3_redirect
604  dispatch.io.enqRob <> rob.io.enq
605  dispatch.io.robHead := rob.io.debugRobHead
606  dispatch.io.stallReason <> rename.io.stallReason.out
607  dispatch.io.lqCanAccept := io.lqCanAccept
608  dispatch.io.sqCanAccept := io.sqCanAccept
609  dispatch.io.fromMem.lcommit := io.fromMemToDispatch.lcommit
610  dispatch.io.fromMem.scommit := io.fromMemToDispatch.scommit
611  dispatch.io.fromMem.lqDeqPtr := io.fromMemToDispatch.lqDeqPtr
612  dispatch.io.fromMem.sqDeqPtr := io.fromMemToDispatch.sqDeqPtr
613  dispatch.io.fromMem.lqCancelCnt := io.fromMemToDispatch.lqCancelCnt
614  dispatch.io.fromMem.sqCancelCnt := io.fromMemToDispatch.sqCancelCnt
615  io.toMem.lsqEnqIO <> dispatch.io.toMem.lsqEnqIO
616  dispatch.io.wakeUpAll.wakeUpInt := io.toDispatch.wakeUpInt
617  dispatch.io.wakeUpAll.wakeUpFp  := io.toDispatch.wakeUpFp
618  dispatch.io.wakeUpAll.wakeUpVec := io.toDispatch.wakeUpVec
619  dispatch.io.wakeUpAll.wakeUpMem := io.toDispatch.wakeUpMem
620  dispatch.io.IQValidNumVec := io.toDispatch.IQValidNumVec
621  dispatch.io.ldCancel := io.toDispatch.ldCancel
622  dispatch.io.og0Cancel := io.toDispatch.og0Cancel
623  dispatch.io.wbPregsInt := io.toDispatch.wbPregsInt
624  dispatch.io.wbPregsFp := io.toDispatch.wbPregsFp
625  dispatch.io.wbPregsVec := io.toDispatch.wbPregsVec
626  dispatch.io.wbPregsV0 := io.toDispatch.wbPregsV0
627  dispatch.io.wbPregsVl := io.toDispatch.wbPregsVl
628  dispatch.io.robHeadNotReady := rob.io.headNotReady
629  dispatch.io.robFull := rob.io.robFull
630  dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
631
632  val toIssueBlockUops = Seq(io.toIssueBlock.intUops, io.toIssueBlock.fpUops, io.toIssueBlock.vfUops, io.toIssueBlock.memUops).flatten
633  toIssueBlockUops.zip(dispatch.io.toIssueQueues).map(x => x._1 <> x._2)
634  io.toIssueBlock.flush   <> s2_s4_redirect
635
636  pcMem.io.wen.head   := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen)
637  pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen)
638  pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen)
639
640  io.toDataPath.flush := s2_s4_redirect
641  io.toExuBlock.flush := s2_s4_redirect
642
643
644  rob.io.hartId := io.fromTop.hartId
645  rob.io.redirect := s1_s3_redirect
646  rob.io.writeback := delayedNotFlushedWriteBack
647  rob.io.exuWriteback := delayedWriteBack
648  rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums)
649  rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush
650  rob.io.readGPAMemData := gpaMem.io.exceptionReadData
651  rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy
652
653  io.redirect := s1_s3_redirect
654
655  // rob to int block
656  io.robio.csr <> rob.io.csr
657  // When wfi is disabled, it will not block ROB commit.
658  rob.io.csr.wfiEvent := io.robio.csr.wfiEvent
659  rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable
660
661  io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5)
662
663  io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
664  io.robio.exception := rob.io.exception
665  io.robio.exception.bits.pc := s1_robFlushPc
666
667  // rob to mem block
668  io.robio.lsq <> rob.io.lsq
669
670  io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get)
671  io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get)
672  io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get)
673  io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get)
674  io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get)
675
676  rob.io.debug_ls := io.robio.debug_ls
677  rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue
678  rob.io.lsTopdownInfo := io.robio.lsTopdownInfo
679  rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState
680  rob.io.debugEnqLsq := io.debugEnqLsq
681
682  io.robio.robDeqPtr := rob.io.robDeqPtr
683
684  io.robio.storeDebugInfo <> rob.io.storeDebugInfo
685
686  // rob to backend
687  io.robio.commitVType := rob.io.toDecode.commitVType
688  // exu block to decode
689  decode.io.vsetvlVType := io.toDecode.vsetvlVType
690  // backend to decode
691  decode.io.vstart := io.toDecode.vstart
692  // backend to rob
693  rob.io.vstartIsZero := io.toDecode.vstart === 0.U
694
695  io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo
696
697  io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap
698  io.toVecExcpMod.excpInfo       := rob.io.toVecExcpMod.excpInfo
699  // T  : rat receive rabCommit
700  // T+1: rat return oldPdest
701  io.toVecExcpMod.ratOldPest match {
702    case fromRat =>
703      (0 until RabCommitWidth).foreach { idx =>
704        fromRat.v0OldVdPdest(idx).valid := RegNext(
705          rat.io.rabCommits.isCommit &&
706          rat.io.rabCommits.isWalk &&
707          rat.io.rabCommits.commitValid(idx) &&
708          rat.io.rabCommits.info(idx).v0Wen
709        )
710        fromRat.v0OldVdPdest(idx).bits := rat.io.v0_old_pdest(idx)
711        fromRat.vecOldVdPdest(idx).valid := RegNext(
712          rat.io.rabCommits.isCommit &&
713          rat.io.rabCommits.isWalk &&
714          rat.io.rabCommits.commitValid(idx) &&
715          rat.io.rabCommits.info(idx).vecWen
716        )
717        fromRat.vecOldVdPdest(idx).bits := rat.io.vec_old_pdest(idx)
718      }
719  }
720
721  io.debugTopDown.fromRob := rob.io.debugTopDown.toCore
722  dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch
723  dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore
724  io.debugRolling := rob.io.debugRolling
725
726  io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull)
727  io.perfInfo.ctrlInfo.intdqFull := false.B
728  io.perfInfo.ctrlInfo.fpdqFull := false.B
729  io.perfInfo.ctrlInfo.lsdqFull := false.B
730
731  val perfEvents = Seq(decode, rename, dispatch, rob).flatMap(_.getPerfEvents)
732  generatePerfEvent()
733
734  val criticalErrors = rob.getCriticalErrors
735  generateCriticalErrors()
736}
737
738class CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
739  val fromTop = new Bundle {
740    val hartId = Input(UInt(8.W))
741  }
742  val toTop = new Bundle {
743    val cpuHalt = Output(Bool())
744  }
745  val frontend = Flipped(new FrontendToCtrlIO())
746  val fromCSR = new Bundle{
747    val toDecode = Input(new CSRToDecode)
748    val traceCSR = Input(new TraceCSR)
749  }
750  val toIssueBlock = new Bundle {
751    val flush = ValidIO(new Redirect)
752    val intUopsNum = backendParams.intSchdParams.get.issueBlockParams.map(_.numEnq).sum
753    val fpUopsNum = backendParams.fpSchdParams.get.issueBlockParams.map(_.numEnq).sum
754    val vfUopsNum = backendParams.vfSchdParams.get.issueBlockParams.map(_.numEnq).sum
755    val memUopsNum = backendParams.memSchdParams.get.issueBlockParams.filter(x => x.StdCnt == 0).map(_.numEnq).sum
756    val intUops = Vec(intUopsNum, DecoupledIO(new DynInst))
757    val fpUops = Vec(fpUopsNum, DecoupledIO(new DynInst))
758    val vfUops = Vec(vfUopsNum, DecoupledIO(new DynInst))
759    val memUops = Vec(memUopsNum, DecoupledIO(new DynInst))
760  }
761  val fromMemToDispatch = new Bundle {
762    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
763    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB
764    val lqDeqPtr = Input(new LqPtr)
765    val sqDeqPtr = Input(new SqPtr)
766    // from lsq
767    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
768    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
769  }
770  //toMem
771  val toMem = new Bundle {
772    val lsqEnqIO = Flipped(new LsqEnqIO)
773  }
774  val toDispatch = new Bundle {
775    val wakeUpInt = Flipped(backendParams.intSchdParams.get.genIQWakeUpOutValidBundle)
776    val wakeUpFp  = Flipped(backendParams.fpSchdParams.get.genIQWakeUpOutValidBundle)
777    val wakeUpVec = Flipped(backendParams.vfSchdParams.get.genIQWakeUpOutValidBundle)
778    val wakeUpMem = Flipped(backendParams.memSchdParams.get.genIQWakeUpOutValidBundle)
779    val allIssueParams = backendParams.allIssueParams.filter(_.StdCnt == 0)
780    val allExuParams = allIssueParams.map(_.exuBlockParams).flatten
781    val exuNum = allExuParams.size
782    val maxIQSize = allIssueParams.map(_.numEntries).max
783    val IQValidNumVec = Vec(exuNum, Input(UInt(maxIQSize.U.getWidth.W)))
784    val og0Cancel = Input(ExuVec())
785    val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO))
786    val wbPregsInt = Vec(backendParams.numPregWb(IntData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
787    val wbPregsFp = Vec(backendParams.numPregWb(FpData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
788    val wbPregsVec = Vec(backendParams.numPregWb(VecData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
789    val wbPregsV0 = Vec(backendParams.numPregWb(V0Data()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
790    val wbPregsVl = Vec(backendParams.numPregWb(VlData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
791  }
792  val toDataPath = new Bundle {
793    val flush = ValidIO(new Redirect)
794    val pcToDataPathIO = new PcToDataPathIO(params)
795  }
796  val toExuBlock = new Bundle {
797    val flush = ValidIO(new Redirect)
798  }
799  val toCSR = new Bundle {
800    val trapInstInfo = Output(ValidIO(new TrapInstInfo))
801  }
802  val fromWB = new Bundle {
803    val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles))
804  }
805  val redirect = ValidIO(new Redirect)
806  val fromMem = new Bundle {
807    val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx
808    val violation = Flipped(ValidIO(new Redirect))
809  }
810  val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
811  val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
812
813  val csrCtrl = Input(new CustomCSRCtrlIO)
814  val robio = new Bundle {
815    val csr = new RobCSRIO
816    val exception = ValidIO(new ExceptionInfo)
817    val lsq = new RobLsqIO
818    val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo))
819    val debug_ls = Input(new DebugLSIO())
820    val robHeadLsIssue = Input(Bool())
821    val robDeqPtr = Output(new RobPtr)
822    val commitVType = new Bundle {
823      val vtype = Output(ValidIO(VType()))
824      val hasVsetvl = Output(Bool())
825    }
826
827    // store event difftest information
828    val storeDebugInfo = Vec(EnsbufferWidth, new Bundle {
829      val robidx = Input(new RobPtr)
830      val pc     = Output(UInt(VAddrBits.W))
831    })
832  }
833
834  val toDecode = new Bundle {
835    val vsetvlVType = Input(VType())
836    val vstart = Input(Vl())
837  }
838
839  val fromVecExcpMod = Input(new Bundle {
840    val busy = Bool()
841  })
842
843  val toVecExcpMod = Output(new Bundle {
844    val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab))
845    val excpInfo = ValidIO(new VecExcpInfo)
846    val ratOldPest = new RatToVecExcpMod
847  })
848
849  val traceCoreInterface = new TraceCoreInterface
850
851  val perfInfo = Output(new Bundle{
852    val ctrlInfo = new Bundle {
853      val robFull   = Bool()
854      val intdqFull = Bool()
855      val fpdqFull  = Bool()
856      val lsdqFull  = Bool()
857    }
858  })
859  val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
860  val diff_fp_rat  = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
861  val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None
862  val diff_v0_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
863  val diff_vl_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
864
865  val sqCanAccept = Input(Bool())
866  val lqCanAccept = Input(Bool())
867
868  val debugTopDown = new Bundle {
869    val fromRob = new RobCoreTopDownIO
870    val fromCore = new CoreDispatchTopDownIO
871  }
872  val debugRolling = new RobDebugRollingIO
873  val debugEnqLsq = Input(new LsqEnqIO)
874}
875
876class NamedIndexes(namedCnt: Seq[(String, Int)]) {
877  require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name")
878
879  val maxIdx = namedCnt.map(_._2).sum
880  val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i =>
881    val begin = namedCnt.slice(0, i).map(_._2).sum
882    val end = begin + namedCnt(i)._2
883    (namedCnt(i)._1, (begin, end))
884  }.toMap
885
886  def apply(name: String): Seq[Int] = {
887    require(nameRangeMap.contains(name))
888    nameRangeMap(name)._1 until nameRangeMap(name)._2
889  }
890}
891