xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 2b4e8253e63d2bab455b0df822285a5fd7d05aab)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import xiangshan._
24import xiangshan.backend.decode.{DecodeStage, ImmUnion}
25import xiangshan.backend.dispatch.{Dispatch, DispatchQueue}
26import xiangshan.backend.rename.Rename
27import xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO}
28import xiangshan.frontend.{FtqPtr, FtqRead}
29import xiangshan.mem.LsqEnqIO
30
31class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
32  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
33  val stage2Redirect = Valid(new Redirect)
34  val stage3Redirect = ValidIO(new Redirect)
35  val robFlush = Valid(new Bundle {
36    val ftqIdx = Output(new FtqPtr)
37    val ftqOffset = Output(UInt(log2Up(PredictWidth).W))
38    val replayInst = Output(Bool()) // not used for now
39  })
40}
41
42class RedirectGenerator(implicit p: Parameters) extends XSModule
43  with HasCircularQueuePtrHelper {
44  val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
45  val io = IO(new Bundle() {
46    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
47    val loadReplay = Flipped(ValidIO(new Redirect))
48    val flush = Input(Bool())
49    val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W)))
50    val stage2Redirect = ValidIO(new Redirect)
51    val stage3Redirect = ValidIO(new Redirect)
52    val memPredUpdate = Output(new MemPredUpdateReq)
53    val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2
54  })
55  /*
56        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
57          |         |      |    |     |     |         |
58          |============= reg & compare =====|         |       ========
59                            |                         |
60                            |                         |
61                            |                         |        Stage2
62                            |                         |
63                    redirect (flush backend)          |
64                    |                                 |
65               === reg ===                            |       ========
66                    |                                 |
67                    |----- mux (exception first) -----|        Stage3
68                            |
69                redirect (send to frontend)
70   */
71  private class Wrapper(val n: Int) extends Bundle {
72    val redirect = new Redirect
73    val valid = Bool()
74    val idx = UInt(log2Up(n).W)
75  }
76  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
77    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx)))
78    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
79      (if (j < i) !xs(j).valid || compareVec(i)(j)
80      else if (j == i) xs(i).valid
81      else !xs(j).valid || !compareVec(j)(i))
82    )).andR))
83    resultOnehot
84  }
85
86  val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits
87  val stage1FtqReadPcs =
88    (io.stage1PcRead zip redirects).map{ case (r, redirect) =>
89      r(redirect.ftqIdx, redirect.ftqOffset)
90    }
91
92  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
93    val redirect = Wire(Valid(new Redirect))
94    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
95    redirect.bits := exuOut.bits.redirect
96    redirect
97  }
98
99  val jumpOut = io.exuMispredict.head
100  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
101  val oldestOneHot = selectOldestRedirect(allRedirect)
102  val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect, io.flush)))
103  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
104  val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict)
105  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
106
107  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
108  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
109  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
110  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
111  val s1_redirect_valid_reg = RegNext(oldestValid)
112  val s1_redirect_onehot = RegNext(oldestOneHot)
113
114  // stage1 -> stage2
115  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
116  io.stage2Redirect.bits := s1_redirect_bits_reg
117  io.stage2Redirect.bits.cfiUpdate := DontCare
118
119  val s1_isReplay = s1_redirect_onehot.last
120  val s1_isJump = s1_redirect_onehot.head
121  val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs)
122  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
123  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
124  val target = Mux(s1_isReplay,
125    real_pc, // replay from itself
126    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
127      Mux(s1_isJump, s1_jumpTarget, brTarget),
128      snpc
129    )
130  )
131
132  // get pc from ftq
133  // valid only if redirect is caused by load violation
134  // store_pc is used to update store set
135  val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset)
136
137  // update load violation predictor if load violation redirect triggered
138  io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
139  // update wait table
140  io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
141  io.memPredUpdate.wdata := true.B
142  // update store set
143  io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
144  // store pc is ready 1 cycle after s1_isReplay is judged
145  io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth)
146
147  val s2_target = RegEnable(target, enable = s1_redirect_valid_reg)
148  val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg)
149  val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg)
150  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg)
151  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
152
153  io.stage3Redirect.valid := s2_redirect_valid_reg
154  io.stage3Redirect.bits := s2_redirect_bits_reg
155  val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate
156  stage3CfiUpdate.pc := s2_pc
157  stage3CfiUpdate.pd := s2_pd
158  stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken
159  stage3CfiUpdate.target := s2_target
160  stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken
161  stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred
162}
163
164class CtrlBlock(implicit p: Parameters) extends XSModule
165  with HasCircularQueuePtrHelper {
166  val io = IO(new Bundle {
167    val frontend = Flipped(new FrontendToCtrlIO)
168    val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq))
169    val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
170    // from int block
171    val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput)))
172    val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput)))
173    val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput)))
174    val memoryViolation = Flipped(ValidIO(new Redirect))
175    val enqLsq = Flipped(new LsqEnqIO)
176    val jumpPc = Output(UInt(VAddrBits.W))
177    val jalr_target = Output(UInt(VAddrBits.W))
178    val robio = new Bundle {
179      // to int block
180      val toCSR = new RobCSRIO
181      val exception = ValidIO(new ExceptionInfo)
182      // to mem block
183      val lsq = new RobLsqIO
184    }
185    val csrCtrl = Input(new CustomCSRCtrlIO)
186    val perfInfo = Output(new Bundle{
187      val ctrlInfo = new Bundle {
188        val robFull   = Input(Bool())
189        val intdqFull = Input(Bool())
190        val fpdqFull  = Input(Bool())
191        val lsdqFull  = Input(Bool())
192      }
193    })
194    val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput)))
195    // redirect out
196    val redirect = ValidIO(new Redirect)
197    val flush = Output(Bool())
198    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
199    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
200  })
201
202  val decode = Module(new DecodeStage)
203  val rename = Module(new Rename)
204  val dispatch = Module(new Dispatch)
205  val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth, "int"))
206  val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth, "fp"))
207  val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth, "ls"))
208  val redirectGen = Module(new RedirectGenerator)
209
210  val robWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
211  val rob = Module(new Rob(robWbSize))
212
213  val stage2Redirect = redirectGen.io.stage2Redirect
214  val stage3Redirect = redirectGen.io.stage3Redirect
215  val flush = rob.io.flushOut.valid
216  val flushReg = RegNext(flush)
217
218  val exuRedirect = io.exuRedirect.map(x => {
219    val valid = x.valid && x.bits.redirectValid
220    val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect, flushReg)
221    val delayed = Wire(Valid(new ExuOutput))
222    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
223    delayed.bits := RegEnable(x.bits, x.valid)
224    delayed
225  })
226  val loadReplay = Wire(Valid(new Redirect))
227  loadReplay.valid := RegNext(io.memoryViolation.valid &&
228    !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect, flushReg),
229    init = false.B
230  )
231  loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid)
232  io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead
233  io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead
234  redirectGen.io.exuMispredict <> exuRedirect
235  redirectGen.io.loadReplay <> loadReplay
236  redirectGen.io.flush := flushReg
237
238  for(i <- 0 until CommitWidth){
239    io.frontend.toFtq.rob_commits(i).valid := rob.io.commits.valid(i) && !rob.io.commits.isWalk
240    io.frontend.toFtq.rob_commits(i).bits := rob.io.commits.info(i)
241  }
242  io.frontend.toFtq.stage2Redirect <> stage2Redirect
243  io.frontend.toFtq.robFlush <> RegNext(rob.io.flushOut)
244
245  val robPcRead = io.frontend.fromFtq.getRobFlushPcRead
246  val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset)
247
248  val flushRedirect = Wire(Valid(new Redirect))
249  flushRedirect.valid := flushReg
250  flushRedirect.bits := DontCare
251  flushRedirect.bits.ftqIdx := RegEnable(rob.io.flushOut.bits.ftqIdx, flush)
252  flushRedirect.bits.interrupt := true.B
253  flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid,
254    io.robio.toCSR.trapTarget,
255    Mux(RegEnable(rob.io.flushOut.bits.replayInst, flush),
256      flushPC, // replay inst
257      flushPC + 4.U // flush pipe
258    )
259  )
260  when (flushRedirect.valid && RegEnable(rob.io.flushOut.bits.replayInst, flush)) {
261    XSDebug("replay inst (%x) from rob\n", flushPC);
262  }
263  val flushRedirectReg = Wire(Valid(new Redirect))
264  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
265  flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid)
266
267  io.frontend.toFtq.stage3Redirect := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect)
268
269  decode.io.in <> io.frontend.cfVec
270  // currently, we only update wait table when isReplay
271  decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate)
272  decode.io.memPredUpdate(1) := DontCare
273  decode.io.memPredUpdate(1).valid := false.B
274  decode.io.csrCtrl := RegNext(io.csrCtrl)
275
276
277  val jumpInst = io.dispatch(0).bits
278  val jumpPcRead = io.frontend.fromFtq.getJumpPcRead
279  io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
280  val jumpTargetRead = io.frontend.fromFtq.target_read
281  io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
282
283  // pipeline between decode and rename
284  val redirectValid = stage2Redirect.valid || flushReg
285  for (i <- 0 until RenameWidth) {
286    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
287      flushReg || io.frontend.toFtq.stage3Redirect.valid)
288  }
289
290  rename.io.redirect <> stage2Redirect
291  rename.io.flush := flushReg
292  rename.io.robCommits <> rob.io.commits
293
294  // pipeline between rename and dispatch
295  for (i <- 0 until RenameWidth) {
296    PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), redirectValid)
297  }
298  dispatch.io.renameBypass := RegEnable(rename.io.renameBypass, rename.io.out(0).fire)
299  dispatch.io.preDpInfo := RegEnable(rename.io.dispatchInfo, rename.io.out(0).fire)
300
301  dispatch.io.flush <> flushReg
302  dispatch.io.redirect <> stage2Redirect
303  dispatch.io.enqRob <> rob.io.enq
304  dispatch.io.enqLsq <> io.enqLsq
305  dispatch.io.toIntDq <> intDq.io.enq
306  dispatch.io.toFpDq <> fpDq.io.enq
307  dispatch.io.toLsDq <> lsDq.io.enq
308  dispatch.io.allocPregs <> io.allocPregs
309  dispatch.io.csrCtrl <> io.csrCtrl
310  dispatch.io.storeIssue <> io.stIn
311  dispatch.io.singleStep := false.B
312
313  intDq.io.redirect <> stage2Redirect
314  intDq.io.flush <> flushReg
315  fpDq.io.redirect <> stage2Redirect
316  fpDq.io.flush <> flushReg
317  lsDq.io.redirect <> stage2Redirect
318  lsDq.io.flush <> flushReg
319
320  io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq
321
322  rob.io.redirect <> stage2Redirect
323  val exeWbResults = VecInit(io.writeback ++ io.stOut)
324  val timer = GTimer()
325  for((rob_wb, wb) <- rob.io.exeWbResults.zip(exeWbResults)) {
326    rob_wb.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect, flushReg))
327    rob_wb.bits := RegNext(wb.bits)
328    rob_wb.bits.uop.debugInfo.writebackTime := timer
329  }
330
331  io.redirect <> stage2Redirect
332  io.flush <> flushReg
333  io.debug_int_rat <> rename.io.debug_int_rat
334  io.debug_fp_rat <> rename.io.debug_fp_rat
335
336  // rob to int block
337  io.robio.toCSR <> rob.io.csr
338  io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
339  io.robio.exception := rob.io.exception
340  io.robio.exception.bits.uop.cf.pc := flushPC
341
342  // rob to mem block
343  io.robio.lsq <> rob.io.lsq
344
345  io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull)
346  io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull)
347  io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull)
348  io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull)
349}
350