xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 21b47d3813d07d1599bfef87dc27aea1aff43489)
1package xiangshan.backend
2
3import chisel3._
4import chisel3.util._
5import xiangshan._
6import xiangshan.backend.decode.{DecodeBuffer, DecodeStage}
7import xiangshan.backend.rename.Rename
8import xiangshan.backend.brq.Brq
9import xiangshan.backend.dispatch.Dispatch
10import xiangshan.backend.exu._
11import xiangshan.backend.exu.Exu.exuConfigs
12import xiangshan.backend.regfile.RfReadPort
13import xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO}
14
15class CtrlToIntBlockIO extends XSBundle {
16  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
17  val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput))
18  val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort))
19  val redirect = ValidIO(new Redirect)
20}
21
22class CtrlToFpBlockIO extends XSBundle {
23  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
24  val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput))
25  val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort))
26  val redirect = ValidIO(new Redirect)
27}
28
29class CtrlToLsBlockIO extends XSBundle {
30  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
31  val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput))
32  val enqLsq = new Bundle() {
33    val canAccept = Input(Bool())
34    val req = Vec(RenameWidth, ValidIO(new MicroOp))
35    val resp = Vec(RenameWidth, Input(new LSIdx))
36  }
37  val redirect = ValidIO(new Redirect)
38}
39
40class CtrlBlock extends XSModule {
41  val io = IO(new Bundle {
42    val frontend = Flipped(new FrontendToBackendIO)
43    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
44    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
45    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
46    val toIntBlock = new CtrlToIntBlockIO
47    val toFpBlock = new CtrlToFpBlockIO
48    val toLsBlock = new CtrlToLsBlockIO
49    val roqio = new Bundle {
50      // to int block
51      val toCSR = new RoqCSRIO
52      val exception = ValidIO(new MicroOp)
53      val isInterrupt = Output(Bool())
54      // to mem block
55      val commits = Vec(CommitWidth, ValidIO(new RoqCommit))
56      val roqDeqPtr = Output(new RoqPtr)
57    }
58    val oldestStore = Input(Valid(new RoqPtr))
59  })
60
61  val decode = Module(new DecodeStage)
62  val brq = Module(new Brq)
63  val decBuf = Module(new DecodeBuffer)
64  val rename = Module(new Rename)
65  val dispatch = Module(new Dispatch)
66  // TODO: move busyTable to dispatch1
67  // val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
68  // val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
69
70  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1
71
72  val roq = Module(new Roq(roqWbSize))
73
74  val redirect = Mux(
75    roq.io.redirect.valid,
76    roq.io.redirect,
77    Mux(
78      brq.io.redirect.valid,
79      brq.io.redirect,
80      io.fromLsBlock.replay
81    )
82  )
83
84  io.frontend.redirect := redirect
85  io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay
86  io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo
87  io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo
88
89  decode.io.in <> io.frontend.cfVec
90  decode.io.toBrq <> brq.io.enqReqs
91  decode.io.brTags <> brq.io.brTags
92  decode.io.out <> decBuf.io.in
93
94  brq.io.roqRedirect <> roq.io.redirect
95  brq.io.memRedirect <> io.fromLsBlock.replay
96  brq.io.bcommit <> roq.io.bcommit
97  brq.io.enqReqs <> decode.io.toBrq
98  brq.io.exuRedirect <> io.fromIntBlock.exuRedirect
99
100  decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk
101  decBuf.io.redirect <> redirect
102  decBuf.io.out <> rename.io.in
103
104  rename.io.redirect <> redirect
105  rename.io.roqCommits <> roq.io.commits
106  // they should be moved to busytables
107  rename.io.wbIntResults <> io.fromIntBlock.wbRegs
108  rename.io.wbFpResults <> io.fromFpBlock.wbRegs
109  rename.io.intRfReadAddr <> dispatch.io.readIntRf.map(_.addr)
110  rename.io.fpRfReadAddr <> dispatch.io.readFpRf.map(_.addr)
111  rename.io.intPregRdy <> dispatch.io.intPregRdy
112  rename.io.fpPregRdy <> dispatch.io.fpPregRdy
113  rename.io.replayPregReq <> dispatch.io.replayPregReq
114  rename.io.out <> dispatch.io.fromRename
115
116  dispatch.io.redirect <> redirect
117  dispatch.io.enqRoq <> roq.io.enq
118  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
119  dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.oldestStore.valid
120  dispatch.io.dequeueRoqIndex.bits := Mux(io.oldestStore.valid,
121    io.oldestStore.bits,
122    roq.io.commitRoqIndex.bits
123  )
124  dispatch.io.readIntRf <> io.toIntBlock.readRf
125  dispatch.io.readFpRf <> io.toFpBlock.readRf
126  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
127  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
128  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
129
130
131  roq.io.memRedirect <> io.fromLsBlock.replay
132  roq.io.brqRedirect <> brq.io.redirect
133  roq.io.exeWbResults.take(roqWbSize-1).zip(
134    io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut
135  ).foreach{
136    case(x, y) =>
137      x.bits := y.bits
138      x.valid := y.valid && !y.bits.redirectValid
139  }
140  roq.io.exeWbResults.last := brq.io.out
141
142  io.toIntBlock.redirect := redirect
143  io.toFpBlock.redirect := redirect
144  io.toLsBlock.redirect := redirect
145
146  // roq to int block
147  io.roqio.toCSR <> roq.io.csr
148  io.roqio.exception.valid := roq.io.redirect.valid && roq.io.redirect.bits.isException
149  io.roqio.exception.bits := roq.io.exception
150  io.roqio.isInterrupt := roq.io.redirect.bits.isFlushPipe
151  // roq to mem block
152  io.roqio.roqDeqPtr := roq.io.roqDeqPtr
153  io.roqio.commits := roq.io.commits
154}
155