1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 226ab6918fSYinan Xuimport difftest._ 236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2421732575SYinan Xuimport utils._ 258921b337SYinan Xuimport xiangshan._ 26de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 272b4e8253SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, DispatchQueue} 286ab6918fSYinan Xuimport xiangshan.backend.fu.PFEvent 297fa2c198SYinan Xuimport xiangshan.backend.rename.{Rename, RenameTableWrapper} 302b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 316ab6918fSYinan Xuimport xiangshan.frontend.FtqRead 326ab6918fSYinan Xuimport xiangshan.mem.mdp.{LFST, SSIT, WaitTable} 338921b337SYinan Xu 34f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 359aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 36f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 37f06ca0bfSLingrui98} 38f06ca0bfSLingrui98 392225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 40f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 41dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 42884dbb3bSLinJiawei val io = IO(new Bundle() { 435668a921SJiawei Lin val hartId = Input(UInt(8.W)) 44dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 456c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 469ed972adSLinJiawei val flush = Input(Bool()) 47e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 48884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 49faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 50de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 51e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 52884dbb3bSLinJiawei }) 53884dbb3bSLinJiawei /* 54884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 55884dbb3bSLinJiawei | | | | | | | 56faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5736d7aed5SLinJiawei | | 5836d7aed5SLinJiawei | | 5936d7aed5SLinJiawei | | Stage2 60884dbb3bSLinJiawei | | 61884dbb3bSLinJiawei redirect (flush backend) | 62884dbb3bSLinJiawei | | 63884dbb3bSLinJiawei === reg === | ======== 64884dbb3bSLinJiawei | | 65884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 66884dbb3bSLinJiawei | 67884dbb3bSLinJiawei redirect (send to frontend) 68884dbb3bSLinJiawei */ 69dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 70dfde261eSljw val redirect = new Redirect 71dfde261eSljw val valid = Bool() 72dfde261eSljw val idx = UInt(log2Up(n).W) 73dfde261eSljw } 74435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 759aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 76435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 77435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 78435a337cSYinan Xu else if (j == i) xs(i).valid 79435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 80435a337cSYinan Xu )).andR)) 81435a337cSYinan Xu resultOnehot 82dfde261eSljw } 83faf3cfa9SLinJiawei 84f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 85f06ca0bfSLingrui98 val stage1FtqReadPcs = 86de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 87f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 88f06ca0bfSLingrui98 } 89f7f707b0SLinJiawei 90dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 91dfde261eSljw val redirect = Wire(Valid(new Redirect)) 92dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 93dfde261eSljw redirect.bits := exuOut.bits.redirect 94dfde261eSljw redirect 95dfde261eSljw } 96dfde261eSljw 97dfde261eSljw val jumpOut = io.exuMispredict.head 98435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 99435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 100f4b2089aSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush)) 101435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 102072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 103435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 104dfde261eSljw 1056060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 106435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 107435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 108435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 109435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 110435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 111faf3cfa9SLinJiawei 112faf3cfa9SLinJiawei // stage1 -> stage2 11327c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 114faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 115faf3cfa9SLinJiawei 116072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 117072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 118f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 119dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 120dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 121435a337cSYinan Xu val target = Mux(s1_isReplay, 122c88c3a2aSYinan Xu real_pc, // replay from itself 123dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 124dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1256060732cSLinJiawei snpc 126faf3cfa9SLinJiawei ) 127faf3cfa9SLinJiawei ) 1282b8b2e7aSWilliam Wang 1296f688dacSYinan Xu val stage2CfiUpdate = io.stage2Redirect.bits.cfiUpdate 1306f688dacSYinan Xu stage2CfiUpdate.pc := real_pc 1316f688dacSYinan Xu stage2CfiUpdate.pd := s1_pd 1326f688dacSYinan Xu stage2CfiUpdate.predTaken := s1_redirect_bits_reg.cfiUpdate.predTaken 1336f688dacSYinan Xu stage2CfiUpdate.target := target 1346f688dacSYinan Xu stage2CfiUpdate.taken := s1_redirect_bits_reg.cfiUpdate.taken 1356f688dacSYinan Xu stage2CfiUpdate.isMisPred := s1_redirect_bits_reg.cfiUpdate.isMisPred 1366f688dacSYinan Xu 1376f688dacSYinan Xu val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 1386f688dacSYinan Xu val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 1396f688dacSYinan Xu val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 1406f688dacSYinan Xu val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 1416f688dacSYinan Xu 1426f688dacSYinan Xu io.stage3Redirect.valid := s2_redirect_valid_reg 1436f688dacSYinan Xu io.stage3Redirect.bits := s2_redirect_bits_reg 1446f688dacSYinan Xu 145de169c67SWilliam Wang // get pc from ftq 146de169c67SWilliam Wang // valid only if redirect is caused by load violation 147de169c67SWilliam Wang // store_pc is used to update store set 148f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1492b8b2e7aSWilliam Wang 150de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 151de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 152de169c67SWilliam Wang // update wait table 153de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 154de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 155de169c67SWilliam Wang // update store set 156de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 157de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 158de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 159de169c67SWilliam Wang 16020edb3f7SWilliam Wang // recover runahead checkpoint if redirect 16120edb3f7SWilliam Wang if (!env.FPGAPlatform) { 16220edb3f7SWilliam Wang val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 16320edb3f7SWilliam Wang runahead_redirect.io.clock := clock 1645668a921SJiawei Lin runahead_redirect.io.coreid := io.hartId 16520edb3f7SWilliam Wang runahead_redirect.io.valid := io.stage3Redirect.valid 16620edb3f7SWilliam Wang runahead_redirect.io.pc := s2_pc // for debug only 16720edb3f7SWilliam Wang runahead_redirect.io.target_pc := s2_target // for debug only 16820edb3f7SWilliam Wang runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 16920edb3f7SWilliam Wang } 170884dbb3bSLinJiawei} 171884dbb3bSLinJiawei 1721ca0e4f3SYinan Xuclass CtrlBlock(implicit p: Parameters) extends LazyModule 1731ca0e4f3SYinan Xu with HasWritebackSink with HasWritebackSource { 1746ab6918fSYinan Xu val rob = LazyModule(new Rob) 1756ab6918fSYinan Xu 1766ab6918fSYinan Xu override def addWritebackSink(source: Seq[HasWritebackSource], index: Option[Seq[Int]]): HasWritebackSink = { 1776ab6918fSYinan Xu rob.addWritebackSink(Seq(this), Some(Seq(writebackSinks.length))) 1786ab6918fSYinan Xu super.addWritebackSink(source, index) 1796ab6918fSYinan Xu } 1806ab6918fSYinan Xu 1816ab6918fSYinan Xu lazy val module = new CtrlBlockImp(this) 1826ab6918fSYinan Xu 1836ab6918fSYinan Xu override lazy val writebackSourceParams: Seq[WritebackSourceParams] = { 1846ab6918fSYinan Xu writebackSinksParams 1856ab6918fSYinan Xu } 1866ab6918fSYinan Xu override lazy val writebackSourceImp: HasWritebackSourceImp = module 1876ab6918fSYinan Xu 1886ab6918fSYinan Xu override def generateWritebackIO( 1896ab6918fSYinan Xu thisMod: Option[HasWritebackSource] = None, 1906ab6918fSYinan Xu thisModImp: Option[HasWritebackSourceImp] = None 1916ab6918fSYinan Xu ): Unit = { 1926ab6918fSYinan Xu module.io.writeback.zip(writebackSinksImp(thisMod, thisModImp)).foreach(x => x._1 := x._2) 1936ab6918fSYinan Xu } 1946ab6918fSYinan Xu} 1956ab6918fSYinan Xu 1966ab6918fSYinan Xuclass CtrlBlockImp(outer: CtrlBlock)(implicit p: Parameters) extends LazyModuleImp(outer) 1971ca0e4f3SYinan Xu with HasXSParameter 1981ca0e4f3SYinan Xu with HasCircularQueuePtrHelper 1991ca0e4f3SYinan Xu with HasWritebackSourceImp 2001ca0e4f3SYinan Xu with HasPerfEvents 2011ca0e4f3SYinan Xu{ 2026ab6918fSYinan Xu val writebackLengths = outer.writebackSinksParams.map(_.length) 2036ab6918fSYinan Xu 2048921b337SYinan Xu val io = IO(new Bundle { 2055668a921SJiawei Lin val hartId = Input(UInt(8.W)) 2065cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 2072b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 2082b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 20966220144SYinan Xu // from int block 21066220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 21166220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 21266220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 21366220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 21466220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 2159aca92b9SYinan Xu val robio = new Bundle { 2161c2588aaSYinan Xu // to int block 2179aca92b9SYinan Xu val toCSR = new RobCSRIO 2183a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 2191c2588aaSYinan Xu // to mem block 2209aca92b9SYinan Xu val lsq = new RobLsqIO 2211c2588aaSYinan Xu } 2222b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 223edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 224edd6ddbcSwakafa val ctrlInfo = new Bundle { 2259aca92b9SYinan Xu val robFull = Input(Bool()) 226edd6ddbcSwakafa val intdqFull = Input(Bool()) 227edd6ddbcSwakafa val fpdqFull = Input(Bool()) 228edd6ddbcSwakafa val lsdqFull = Input(Bool()) 229edd6ddbcSwakafa } 230edd6ddbcSwakafa }) 2316ab6918fSYinan Xu val writeback = MixedVec(writebackLengths.map(num => Vec(num, Flipped(ValidIO(new ExuOutput))))) 23266220144SYinan Xu // redirect out 23366220144SYinan Xu val redirect = ValidIO(new Redirect) 23466220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 23566220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2368921b337SYinan Xu }) 2378921b337SYinan Xu 2386ab6918fSYinan Xu override def writebackSource: Option[Seq[Seq[Valid[ExuOutput]]]] = { 2396ab6918fSYinan Xu Some(io.writeback.map(writeback => { 2406ab6918fSYinan Xu val exuOutput = WireInit(writeback) 2416ab6918fSYinan Xu val timer = GTimer() 2426ab6918fSYinan Xu for ((wb_next, wb) <- exuOutput.zip(writeback)) { 2436ab6918fSYinan Xu wb_next.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect)) 2446ab6918fSYinan Xu wb_next.bits := RegNext(wb.bits) 2456ab6918fSYinan Xu wb_next.bits.uop.debugInfo.writebackTime := timer 2466ab6918fSYinan Xu } 2476ab6918fSYinan Xu exuOutput 2486ab6918fSYinan Xu })) 2496ab6918fSYinan Xu } 2506ab6918fSYinan Xu 2518921b337SYinan Xu val decode = Module(new DecodeStage) 2527fa2c198SYinan Xu val rat = Module(new RenameTableWrapper) 253980c1bc3SWilliam Wang val ssit = Module(new SSIT) 254980c1bc3SWilliam Wang val waittable = Module(new WaitTable) 2558921b337SYinan Xu val rename = Module(new Rename) 256694b0180SLinJiawei val dispatch = Module(new Dispatch) 2571ca0e4f3SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth)) 2581ca0e4f3SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth)) 2591ca0e4f3SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth)) 260884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2618921b337SYinan Xu 2626ab6918fSYinan Xu val rob = outer.rob.module 2638921b337SYinan Xu 264f4b2089aSYinan Xu val robPcRead = io.frontend.fromFtq.getRobFlushPcRead 265f4b2089aSYinan Xu val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset) 266f4b2089aSYinan Xu 267f4b2089aSYinan Xu val flushRedirect = Wire(Valid(new Redirect)) 268f4b2089aSYinan Xu flushRedirect.valid := RegNext(rob.io.flushOut.valid) 269f4b2089aSYinan Xu flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid) 270f4b2089aSYinan Xu flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid, 271f4b2089aSYinan Xu io.robio.toCSR.trapTarget, 272f4b2089aSYinan Xu Mux(flushRedirect.bits.flushItself(), 273f4b2089aSYinan Xu flushPC, // replay inst 274f4b2089aSYinan Xu flushPC + 4.U // flush pipe 275f4b2089aSYinan Xu ) 276f4b2089aSYinan Xu ) 277f4b2089aSYinan Xu 278f4b2089aSYinan Xu val flushRedirectReg = Wire(Valid(new Redirect)) 279f4b2089aSYinan Xu flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 280f4b2089aSYinan Xu flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 281f4b2089aSYinan Xu 282f4b2089aSYinan Xu val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect) 283f4b2089aSYinan Xu val stage3Redirect = Mux(flushRedirectReg.valid, flushRedirectReg, redirectGen.io.stage3Redirect) 284faf3cfa9SLinJiawei 28566220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 286dfde261eSljw val valid = x.valid && x.bits.redirectValid 287f4b2089aSYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect) 288dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 289dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 290dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 291dfde261eSljw delayed 292faf3cfa9SLinJiawei }) 293c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 29466220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 295f4b2089aSYinan Xu !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect), 296c1b37c81Sljw init = false.B 297c1b37c81Sljw ) 29866220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 299f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 300f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 3015668a921SJiawei Lin redirectGen.io.hartId := io.hartId 302dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 303c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 3046f688dacSYinan Xu redirectGen.io.flush := flushRedirect.valid 3058921b337SYinan Xu 3066f688dacSYinan Xu val frontendFlush = DelayN(flushRedirect, 5) 3076f688dacSYinan Xu val frontendStage2Redirect = Mux(frontendFlush.valid, frontendFlush, redirectGen.io.stage2Redirect) 308884dbb3bSLinJiawei for (i <- 0 until CommitWidth) { 3096f688dacSYinan Xu io.frontend.toFtq.rob_commits(i).valid := RegNext(rob.io.commits.valid(i) && !rob.io.commits.isWalk) 3106f688dacSYinan Xu io.frontend.toFtq.rob_commits(i).bits := RegNext(rob.io.commits.info(i)) 311884dbb3bSLinJiawei } 3126f688dacSYinan Xu io.frontend.toFtq.stage2Redirect := frontendStage2Redirect 3136f688dacSYinan Xu val pendingRedirect = RegInit(false.B) 3146f688dacSYinan Xu when (stage2Redirect.valid) { 3156f688dacSYinan Xu pendingRedirect := true.B 3166f688dacSYinan Xu }.elsewhen (RegNext(io.frontend.toFtq.stage2Redirect.valid)) { 3176f688dacSYinan Xu pendingRedirect := false.B 3186f688dacSYinan Xu } 31966bcc42fSYinan Xu 3208921b337SYinan Xu decode.io.in <> io.frontend.cfVec 321*fd7603d9SYinan Xu decode.io.csrCtrl := RegNext(io.csrCtrl) 322980c1bc3SWilliam Wang 323980c1bc3SWilliam Wang // memory dependency predict 324980c1bc3SWilliam Wang // when decode, send fold pc to mdp 325980c1bc3SWilliam Wang for (i <- 0 until DecodeWidth) { 326980c1bc3SWilliam Wang val mdp_foldpc = Mux( 327980c1bc3SWilliam Wang decode.io.out(i).fire(), 328980c1bc3SWilliam Wang decode.io.in(i).bits.foldpc, 329980c1bc3SWilliam Wang rename.io.in(i).bits.cf.foldpc 330980c1bc3SWilliam Wang ) 331980c1bc3SWilliam Wang ssit.io.raddr(i) := mdp_foldpc 332980c1bc3SWilliam Wang waittable.io.raddr(i) := mdp_foldpc 333980c1bc3SWilliam Wang } 334980c1bc3SWilliam Wang // currently, we only update mdp info when isReplay 335980c1bc3SWilliam Wang ssit.io.update <> RegNext(redirectGen.io.memPredUpdate) 336980c1bc3SWilliam Wang ssit.io.csrCtrl := RegNext(io.csrCtrl) 337980c1bc3SWilliam Wang waittable.io.update <> RegNext(redirectGen.io.memPredUpdate) 338980c1bc3SWilliam Wang waittable.io.csrCtrl := RegNext(io.csrCtrl) 339980c1bc3SWilliam Wang 340980c1bc3SWilliam Wang // LFST lookup and update 341980c1bc3SWilliam Wang val lfst = Module(new LFST) 342980c1bc3SWilliam Wang lfst.io.redirect <> RegNext(io.redirect) 343980c1bc3SWilliam Wang lfst.io.storeIssue <> RegNext(io.stIn) 344980c1bc3SWilliam Wang lfst.io.csrCtrl <> RegNext(io.csrCtrl) 345980c1bc3SWilliam Wang lfst.io.dispatch <> dispatch.io.lfst 3462b8b2e7aSWilliam Wang 3477fa2c198SYinan Xu rat.io.robCommits := rob.io.commits 3487fa2c198SYinan Xu for ((r, i) <- rat.io.intReadPorts.zipWithIndex) { 3497fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(2) :+ decode.io.out(i).bits.ctrl.ldest 3507fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 3517fa2c198SYinan Xu rename.io.intReadPorts(i) := r.map(_.data) 3527fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 3537fa2c198SYinan Xu } 3547fa2c198SYinan Xu rat.io.intRenamePorts := rename.io.intRenamePorts 3557fa2c198SYinan Xu for ((r, i) <- rat.io.fpReadPorts.zipWithIndex) { 3567fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(3) :+ decode.io.out(i).bits.ctrl.ldest 3577fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 3587fa2c198SYinan Xu rename.io.fpReadPorts(i) := r.map(_.data) 3597fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 3607fa2c198SYinan Xu } 3617fa2c198SYinan Xu rat.io.fpRenamePorts := rename.io.fpRenamePorts 3627fa2c198SYinan Xu rat.io.debug_int_rat <> io.debug_int_rat 3637fa2c198SYinan Xu rat.io.debug_fp_rat <> io.debug_fp_rat 3640412e00dSLinJiawei 3652b4e8253SYinan Xu // pipeline between decode and rename 366b424051cSYinan Xu for (i <- 0 until RenameWidth) { 367884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 3686f688dacSYinan Xu stage2Redirect.valid || pendingRedirect) 369b424051cSYinan Xu } 3708921b337SYinan Xu 371f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 3729aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 373980c1bc3SWilliam Wang rename.io.ssit <> ssit.io.rdata 374980c1bc3SWilliam Wang rename.io.waittable <> RegNext(waittable.io.rdata) 3758921b337SYinan Xu 3762b4e8253SYinan Xu // pipeline between rename and dispatch 3772b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 378f4b2089aSYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid) 3792b4e8253SYinan Xu } 3802b4e8253SYinan Xu 3815668a921SJiawei Lin dispatch.io.hartId := io.hartId 382f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 3839aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 3842b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 3852b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 3862b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 3872b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 3882b4e8253SYinan Xu dispatch.io.singleStep := false.B 3890412e00dSLinJiawei 3902b4e8253SYinan Xu intDq.io.redirect <> stage2Redirect 3912b4e8253SYinan Xu fpDq.io.redirect <> stage2Redirect 3922b4e8253SYinan Xu lsDq.io.redirect <> stage2Redirect 3932b4e8253SYinan Xu 3942b4e8253SYinan Xu io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 3953fae98acSYinan Xu 396f973ab00SYinan Xu val pingpong = RegInit(false.B) 397f973ab00SYinan Xu pingpong := !pingpong 398f973ab00SYinan Xu val jumpInst = Mux(pingpong && (exuParameters.AluCnt > 2).B, io.dispatch(2).bits, io.dispatch(0).bits) 3997fa2c198SYinan Xu val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 4007fa2c198SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 4017fa2c198SYinan Xu val jumpTargetRead = io.frontend.fromFtq.target_read 4027fa2c198SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 4037fa2c198SYinan Xu 4045668a921SJiawei Lin rob.io.hartId := io.hartId 4059aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 4066ab6918fSYinan Xu outer.rob.generateWritebackIO(Some(outer), Some(this)) 4070412e00dSLinJiawei 4085cbe3dbdSLingrui98 io.redirect <> stage2Redirect 4090412e00dSLinJiawei 4109aca92b9SYinan Xu // rob to int block 4119aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 4129aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 4139aca92b9SYinan Xu io.robio.exception := rob.io.exception 4149aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 4152b4e8253SYinan Xu 4169aca92b9SYinan Xu // rob to mem block 4179aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 418edd6ddbcSwakafa 4199aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 4202b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 4212b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 4222b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 423cd365d4cSrvcoresjw 424cd365d4cSrvcoresjw val pfevent = Module(new PFEvent) 4251ca0e4f3SYinan Xu pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 426cd365d4cSrvcoresjw val csrevents = pfevent.io.hpmevent.slice(8,16) 4271ca0e4f3SYinan Xu 428cd365d4cSrvcoresjw val perfinfo = IO(new Bundle(){ 4291ca0e4f3SYinan Xu val perfEventsRs = Input(Vec(NumRs, new PerfEvent)) 4301ca0e4f3SYinan Xu val perfEventsEu0 = Input(Vec(6, new PerfEvent)) 4311ca0e4f3SYinan Xu val perfEventsEu1 = Input(Vec(6, new PerfEvent)) 432cd365d4cSrvcoresjw }) 433cd365d4cSrvcoresjw 4341ca0e4f3SYinan Xu val allPerfEvents = Seq(decode, rename, dispatch, intDq, fpDq, lsDq, rob).flatMap(_.getPerf) 4351ca0e4f3SYinan Xu val hpmEvents = allPerfEvents ++ perfinfo.perfEventsEu0 ++ perfinfo.perfEventsEu1 ++ perfinfo.perfEventsRs 4361ca0e4f3SYinan Xu val perfEvents = HPerfMonitor(csrevents, hpmEvents).getPerfEvents 4371ca0e4f3SYinan Xu generatePerfEvent() 4388921b337SYinan Xu} 439