124519898SXuan Hu/*************************************************************************************** 224519898SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 324519898SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory 424519898SXuan Hu * 524519898SXuan Hu * XiangShan is licensed under Mulan PSL v2. 624519898SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2. 724519898SXuan Hu * You may obtain a copy of Mulan PSL v2 at: 824519898SXuan Hu * http://license.coscl.org.cn/MulanPSL2 924519898SXuan Hu * 1024519898SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1124519898SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1224519898SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1324519898SXuan Hu * 1424519898SXuan Hu * See the Mulan PSL v2 for more details. 1524519898SXuan Hu ***************************************************************************************/ 1624519898SXuan Hu 1724519898SXuan Hupackage xiangshan.backend 1824519898SXuan Hu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 2024519898SXuan Huimport chisel3._ 2124519898SXuan Huimport chisel3.util._ 2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2324519898SXuan Huimport utility._ 2424519898SXuan Huimport utils._ 2524519898SXuan Huimport xiangshan.ExceptionNO._ 2624519898SXuan Huimport xiangshan._ 270a7d1d5cSxiaofeibaoimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, ExuVec, StaticInst, TrapInstInfo} 282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator} 290a7d1d5cSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{FpData, IntData, V0Data, VAddrData, VecData, VlData} 3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder} 3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue} 320a7d1d5cSxiaofeibaoimport xiangshan.backend.dispatch.NewDispatch 3324519898SXuan Huimport xiangshan.backend.fu.PFEvent 345110577fSZiyue Zhangimport xiangshan.backend.fu.vector.Bundles.{VType, Vl} 3515ed99a7SXuan Huimport xiangshan.backend.fu.wrapper.CSRToDecode 36870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator} 3783ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 386ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components} 390a7d1d5cSxiaofeibaoimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 4015ed99a7SXuan Huimport xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler} 414907ec88Schengguanghuiimport xiangshan.backend.trace._ 4224519898SXuan Hu 4324519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 4424519898SXuan Hu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 4524519898SXuan Hu val redirect = Valid(new Redirect) 469342624fSGao-Zeyu val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr)) 479342624fSGao-Zeyu val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W)) 4824519898SXuan Hu} 4924519898SXuan Hu 5024519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule { 511ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 521ca4a39dSXuan Hu 5324519898SXuan Hu val rob = LazyModule(new Rob(params)) 5424519898SXuan Hu 5524519898SXuan Hu lazy val module = new CtrlBlockImp(this)(p, params) 5624519898SXuan Hu 576f483f86SXuan Hu val gpaMem = LazyModule(new GPAMem()) 5824519898SXuan Hu} 5924519898SXuan Hu 6024519898SXuan Huclass CtrlBlockImp( 6124519898SXuan Hu override val wrapper: CtrlBlock 6224519898SXuan Hu)(implicit 6324519898SXuan Hu p: Parameters, 6424519898SXuan Hu params: BackendParams 6524519898SXuan Hu) extends LazyModuleImp(wrapper) 6624519898SXuan Hu with HasXSParameter 6724519898SXuan Hu with HasCircularQueuePtrHelper 6824519898SXuan Hu with HasPerfEvents 6985a8d7caSZehao Liu with HasCriticalErrors 7024519898SXuan Hu{ 7124519898SXuan Hu val pcMemRdIndexes = new NamedIndexes(Seq( 7224519898SXuan Hu "redirect" -> 1, 7324519898SXuan Hu "memPred" -> 1, 7424519898SXuan Hu "robFlush" -> 1, 75c37914a4Sxiaofeibao "bjuPc" -> params.BrhCnt, 76c37914a4Sxiaofeibao "bjuTarget" -> params.BrhCnt, 7724519898SXuan Hu "load" -> params.LduCnt, 78b133b458SXuan Hu "hybrid" -> params.HyuCnt, 794907ec88Schengguanghui "store" -> (if(EnableStorePrefetchSMS) params.StaCnt else 0), 804907ec88Schengguanghui "trace" -> TraceGroupNum 8124519898SXuan Hu )) 8224519898SXuan Hu 8324519898SXuan Hu private val numPcMemReadForExu = params.numPcReadPort 8424519898SXuan Hu private val numPcMemRead = pcMemRdIndexes.maxIdx 8524519898SXuan Hu 8629dbac5aSsinsanction // now pcMem read for exu is moved to PcTargetMem (OG0) 8724519898SXuan Hu println(s"pcMem read num: $numPcMemRead") 8824519898SXuan Hu println(s"pcMem read num for exu: $numPcMemReadForExu") 8924519898SXuan Hu 9024519898SXuan Hu val io = IO(new CtrlBlockIO()) 9124519898SXuan Hu 920a7d1d5cSxiaofeibao val dispatch = Module(new NewDispatch) 936f483f86SXuan Hu val gpaMem = wrapper.gpaMem.module 9424519898SXuan Hu val decode = Module(new DecodeStage) 9524519898SXuan Hu val fusionDecoder = Module(new FusionDecoder) 9624519898SXuan Hu val rat = Module(new RenameTableWrapper) 9724519898SXuan Hu val rename = Module(new Rename) 9824519898SXuan Hu val redirectGen = Module(new RedirectGenerator) 999477429fSsinceforYy private def hasRen: Boolean = true 1009477429fSsinceforYy private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen)) 10124519898SXuan Hu private val rob = wrapper.rob.module 10224519898SXuan Hu private val memCtrl = Module(new MemCtrl(params)) 10324519898SXuan Hu 10424519898SXuan Hu private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable 10524519898SXuan Hu 10624519898SXuan Hu private val s0_robFlushRedirect = rob.io.flushOut 10724519898SXuan Hu private val s1_robFlushRedirect = Wire(Valid(new Redirect)) 1085f8b6c9eSsinceforYy s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B) 10924519898SXuan Hu s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid) 11024519898SXuan Hu 1119477429fSsinceforYy pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid 11224519898SXuan Hu pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value 113a2fa0ad9Sxiaofeibao private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).startAddr + (RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid) << instOffsetBits) 11424519898SXuan Hu private val s3_redirectGen = redirectGen.io.stage2Redirect 11524519898SXuan Hu private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen) 11624519898SXuan Hu private val s2_s4_pendingRedirectValid = RegInit(false.B) 11724519898SXuan Hu when (s1_s3_redirect.valid) { 11824519898SXuan Hu s2_s4_pendingRedirectValid := true.B 1195f8b6c9eSsinceforYy }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) { 12024519898SXuan Hu s2_s4_pendingRedirectValid := false.B 12124519898SXuan Hu } 12224519898SXuan Hu 12324519898SXuan Hu // Redirect will be RegNext at ExuBlocks and IssueBlocks 12424519898SXuan Hu val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect) 12524519898SXuan Hu val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect) 12624519898SXuan Hu 12724519898SXuan Hu private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => { 12824519898SXuan Hu val valid = x.valid 12954c6d89dSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 13024519898SXuan Hu val delayed = Wire(Valid(new ExuOutput(x.bits.params))) 1315f8b6c9eSsinceforYy delayed.valid := GatedValidRegNext(valid && !killedByOlder) 13224519898SXuan Hu delayed.bits := RegEnable(x.bits, x.valid) 13396e858baSXuan Hu delayed.bits.debugInfo.writebackTime := GTimer() 13424519898SXuan Hu delayed 13583ba63b3SXuan Hu }).toSeq 136bd5909d0Sxiaofeibao-xjtu private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData)) 137bd5909d0Sxiaofeibao-xjtu delayedWriteBack.zipWithIndex.map{ case (x,i) => 138bd5909d0Sxiaofeibao-xjtu x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid) 139bd5909d0Sxiaofeibao-xjtu x.bits := delayedNotFlushedWriteBack(i).bits 140bd5909d0Sxiaofeibao-xjtu } 141571677c9Sxiaofeibao-xjtu val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 142571677c9Sxiaofeibao-xjtu delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x => 143571677c9Sxiaofeibao-xjtu x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) || 1447e0f64b0SGuanghui Cheng (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B) 145571677c9Sxiaofeibao-xjtu } 14624519898SXuan Hu 14785f51ecaSxiaofeibao-xjtu val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu) 14847c01b71Sxiaofeibao-xjtu val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler]) 1495e7a1fcaSxiaofeibao val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler]) 15047c01b71Sxiaofeibao-xjtu val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler]) 151618b89e6Slewislzh val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress) 152618b89e6Slewislzh val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf) 153618b89e6Slewislzh val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf) 15447c01b71Sxiaofeibao-xjtu val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu) 15585f51ecaSxiaofeibao-xjtu private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => { 15685f51ecaSxiaofeibao-xjtu val valid = x.valid 15785f51ecaSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 15885f51ecaSxiaofeibao-xjtu val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W))) 1595f8b6c9eSsinceforYy delayed.valid := GatedValidRegNext(valid && !killedByOlder) 160618b89e6Slewislzh val isIntSche = intCanCompress.contains(x) 1615e7a1fcaSxiaofeibao val isFpSche = fpScheWbData.contains(x) 16247c01b71Sxiaofeibao-xjtu val isVfSche = vfScheWbData.contains(x) 16347c01b71Sxiaofeibao-xjtu val isMemVload = memVloadWbData.contains(x) 164618b89e6Slewislzh val isi2v = i2vWbData.contains(x) 165618b89e6Slewislzh val isf2v = f2vWbData.contains(x) 166618b89e6Slewislzh val canSameRobidxWbData = if(isVfSche) { 167618b89e6Slewislzh i2vWbData ++ f2vWbData ++ vfScheWbData 168618b89e6Slewislzh } else if(isi2v) { 169618b89e6Slewislzh intCanCompress ++ fpScheWbData ++ vfScheWbData 170618b89e6Slewislzh } else if (isf2v) { 171618b89e6Slewislzh intCanCompress ++ fpScheWbData ++ vfScheWbData 172618b89e6Slewislzh } else if (isIntSche) { 173618b89e6Slewislzh intCanCompress ++ fpScheWbData 1745e7a1fcaSxiaofeibao } else if (isFpSche) { 175618b89e6Slewislzh intCanCompress ++ fpScheWbData 17647c01b71Sxiaofeibao-xjtu } else if (isMemVload) { 17747c01b71Sxiaofeibao-xjtu memVloadWbData 17847c01b71Sxiaofeibao-xjtu } else { 17947c01b71Sxiaofeibao-xjtu Seq(x) 18047c01b71Sxiaofeibao-xjtu } 18147c01b71Sxiaofeibao-xjtu val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => { 18285f51ecaSxiaofeibao-xjtu val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 18385f51ecaSxiaofeibao-xjtu (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder 18485f51ecaSxiaofeibao-xjtu }).toSeq) 18541dbbdfdSsinceforYy delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid) 18685f51ecaSxiaofeibao-xjtu delayed 18785f51ecaSxiaofeibao-xjtu }).toSeq 18885f51ecaSxiaofeibao-xjtu 18924519898SXuan Hu private val exuPredecode = VecInit( 19054c6d89dSxiaofeibao-xjtu io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq 19124519898SXuan Hu ) 19224519898SXuan Hu 19354c6d89dSxiaofeibao-xjtu private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => { 19424519898SXuan Hu val out = Wire(Valid(new Redirect())) 19554c6d89dSxiaofeibao-xjtu out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 19624519898SXuan Hu out.bits := x.bits.redirect.get.bits 197a63155a6SXuan Hu out.bits.debugIsCtrl := true.B 198a63155a6SXuan Hu out.bits.debugIsMemVio := false.B 1997da4513bSxiaofeibao // for fix timing, next cycle assgin 2007da4513bSxiaofeibao out.bits.cfiUpdate.backendIAF := false.B 2017da4513bSxiaofeibao out.bits.cfiUpdate.backendIPF := false.B 2027da4513bSxiaofeibao out.bits.cfiUpdate.backendIGPF := false.B 20324519898SXuan Hu out 20483ba63b3SXuan Hu }).toSeq 20554c6d89dSxiaofeibao-xjtu private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects) 20654c6d89dSxiaofeibao-xjtu private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects) 20754c6d89dSxiaofeibao-xjtu private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode) 20824519898SXuan Hu 20924519898SXuan Hu private val memViolation = io.fromMem.violation 21024519898SXuan Hu val loadReplay = Wire(ValidIO(new Redirect)) 21154c6d89dSxiaofeibao-xjtu loadReplay.valid := GatedValidRegNext(memViolation.valid) 21224519898SXuan Hu loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid) 213a63155a6SXuan Hu loadReplay.bits.debugIsCtrl := false.B 214a63155a6SXuan Hu loadReplay.bits.debugIsMemVio := true.B 21524519898SXuan Hu 21654c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid 21754c6d89dSxiaofeibao-xjtu pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value 21854c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid 21954c6d89dSxiaofeibao-xjtu pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value 220a2fa0ad9Sxiaofeibao redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).startAddr + (RegEnable(memViolation.bits.stFtqOffset, memViolation.valid) << instOffsetBits) 22124519898SXuan Hu 222c37914a4Sxiaofeibao for ((pcMemIdx, i) <- pcMemRdIndexes("bjuPc").zipWithIndex) { 223c37914a4Sxiaofeibao val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i) 224c37914a4Sxiaofeibao val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value 225c37914a4Sxiaofeibao val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(i) 226c37914a4Sxiaofeibao pcMem.io.ren.get(pcMemIdx) := ren 227c37914a4Sxiaofeibao pcMem.io.raddr(pcMemIdx) := raddr 228a2fa0ad9Sxiaofeibao io.toDataPath.pcToDataPathIO.toDataPathPC(i) := pcMem.io.rdata(pcMemIdx).startAddr 229c37914a4Sxiaofeibao } 230c37914a4Sxiaofeibao 231f56a77d4Sxiaofeibao val newestEn = RegNext(io.frontend.fromFtq.newest_entry_en) 232f56a77d4Sxiaofeibao val newestTarget = RegEnable(io.frontend.fromFtq.newest_entry_target, io.frontend.fromFtq.newest_entry_en) 233f56a77d4Sxiaofeibao val newestPtr = RegEnable(io.frontend.fromFtq.newest_entry_ptr, io.frontend.fromFtq.newest_entry_en) 234f56a77d4Sxiaofeibao val newestTargetNext = RegEnable(newestTarget, newestEn) 235c37914a4Sxiaofeibao for ((pcMemIdx, i) <- pcMemRdIndexes("bjuTarget").zipWithIndex) { 236c37914a4Sxiaofeibao val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i) 237f56a77d4Sxiaofeibao val baseAddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value 238c37914a4Sxiaofeibao val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value + 1.U 239c37914a4Sxiaofeibao pcMem.io.ren.get(pcMemIdx) := ren 240c37914a4Sxiaofeibao pcMem.io.raddr(pcMemIdx) := raddr 241f56a77d4Sxiaofeibao val needNewest = RegNext(baseAddr === newestPtr.value) 242f56a77d4Sxiaofeibao io.toDataPath.pcToDataPathIO.toDataPathTargetPC(i) := Mux(needNewest, newestTargetNext, pcMem.io.rdata(pcMemIdx).startAddr) 243c37914a4Sxiaofeibao } 244c37914a4Sxiaofeibao 245c37914a4Sxiaofeibao val baseIdx = params.BrhCnt 24624519898SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) { 2478241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 248c37914a4Sxiaofeibao val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(baseIdx+i) 249c37914a4Sxiaofeibao val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(baseIdx+i).value 250c37914a4Sxiaofeibao val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(baseIdx+i) 251c37914a4Sxiaofeibao pcMem.io.ren.get(pcMemIdx) := ren 252c37914a4Sxiaofeibao pcMem.io.raddr(pcMemIdx) := raddr 253a2fa0ad9Sxiaofeibao io.toDataPath.pcToDataPathIO.toDataPathPC(baseIdx+i) := pcMem.io.rdata(pcMemIdx).startAddr 25424519898SXuan Hu } 25524519898SXuan Hu 256b133b458SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) { 2578241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 25854c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid 259b133b458SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value 260a2fa0ad9Sxiaofeibao io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid) << instOffsetBits) 261b133b458SXuan Hu } 262b133b458SXuan Hu 2634b0d80d8SXuan Hu if (EnableStorePrefetchSMS) { 2644b0d80d8SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) { 26554c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid 2664b0d80d8SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value 267a2fa0ad9Sxiaofeibao io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid) << instOffsetBits) 2684b0d80d8SXuan Hu } 2694b0d80d8SXuan Hu } else { 27083ba63b3SXuan Hu io.memStPcRead.foreach(_.data := 0.U) 2714b0d80d8SXuan Hu } 2724b0d80d8SXuan Hu 2734907ec88Schengguanghui /** 2744907ec88Schengguanghui * trace begin 2754907ec88Schengguanghui */ 2764907ec88Schengguanghui val trace = Module(new Trace) 277c308d936Schengguanghui trace.io.in.fromEncoder.stall := io.traceCoreInterface.fromEncoder.stall 278c308d936Schengguanghui trace.io.in.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable 279c308d936Schengguanghui trace.io.in.fromRob := rob.io.trace.traceCommitInfo 280c308d936Schengguanghui rob.io.trace.blockCommit := trace.io.out.blockRobCommit 281fd448a9dSchengguanghui val tracePcStart = Wire(Vec(TraceGroupNum, UInt(IaddrWidth.W))) 2824907ec88Schengguanghui for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) { 283c308d936Schengguanghui val traceValid = trace.toPcMem.blocks(i).valid 2844907ec88Schengguanghui pcMem.io.ren.get(pcMemIdx) := traceValid 285c308d936Schengguanghui pcMem.io.raddr(pcMemIdx) := trace.toPcMem.blocks(i).bits.ftqIdx.get.value 286fd448a9dSchengguanghui tracePcStart(i) := pcMem.io.rdata(pcMemIdx).startAddr 2874907ec88Schengguanghui } 2884907ec88Schengguanghui 2898cbf000bSchengguanghui // Trap/Xret only occur in block(0). 290c308d936Schengguanghui val tracePriv = Mux(Itype.isTrapOrXret(trace.toEncoder.blocks(0).bits.tracePipe.itype), 291c308d936Schengguanghui io.fromCSR.traceCSR.lastPriv, 292c308d936Schengguanghui io.fromCSR.traceCSR.currentPriv 293c308d936Schengguanghui ) 2943ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.trap.cause := io.fromCSR.traceCSR.cause.asUInt 2953ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.trap.tval := io.fromCSR.traceCSR.tval.asUInt 296c308d936Schengguanghui io.traceCoreInterface.toEncoder.priv := tracePriv 2973ad9f3ddSchengguanghui (0 until TraceGroupNum).foreach(i => { 2983ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).valid := trace.io.out.toEncoder.blocks(i).valid 299fd448a9dSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.iaddr := tracePcStart(i) 300fd448a9dSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.ftqOffset.foreach(_ := trace.io.out.toEncoder.blocks(i).bits.ftqOffset.getOrElse(0.U)) 3013ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.itype := trace.io.out.toEncoder.blocks(i).bits.tracePipe.itype 3023ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.iretire := trace.io.out.toEncoder.blocks(i).bits.tracePipe.iretire 3033ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.ilastsize := trace.io.out.toEncoder.blocks(i).bits.tracePipe.ilastsize 3043ad9f3ddSchengguanghui }) 3054907ec88Schengguanghui /** 3064907ec88Schengguanghui * trace end 3074907ec88Schengguanghui */ 3084907ec88Schengguanghui 3094907ec88Schengguanghui 31024519898SXuan Hu redirectGen.io.hartId := io.fromTop.hartId 31154c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid) 31254c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid) 3137da4513bSxiaofeibao redirectGen.io.instrAddrTransType := RegNext(io.fromCSR.instrAddrTransType) 31454c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid) 31554c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid) 31624519898SXuan Hu redirectGen.io.loadReplay <> loadReplay 317a2fa0ad9Sxiaofeibao val loadRedirectOffset = Mux(memViolation.bits.flushItself(), 0.U, Mux(memViolation.bits.isRVC, 2.U, 4.U)) 318a2fa0ad9Sxiaofeibao val loadRedirectPcFtqOffset = RegEnable((memViolation.bits.ftqOffset << instOffsetBits).asUInt +& loadRedirectOffset, memViolation.valid) 319a2fa0ad9Sxiaofeibao val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).startAddr + loadRedirectPcFtqOffset 320a2fa0ad9Sxiaofeibao 32154c6d89dSxiaofeibao-xjtu redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead 322a2fa0ad9Sxiaofeibao val load_target = loadRedirectPcRead 32354c6d89dSxiaofeibao-xjtu redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target 32424519898SXuan Hu 32554c6d89dSxiaofeibao-xjtu redirectGen.io.robFlush := s1_robFlushRedirect 32624519898SXuan Hu 327ff7f931dSXuan Hu val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4) 3285f8b6c9eSsinceforYy val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead) 32924519898SXuan Hu val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ?? 33024519898SXuan Hu // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 33124519898SXuan Hu // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 33224519898SXuan Hu // Thus, we make all flush reasons to behave the same as exceptions for frontend. 33324519898SXuan Hu for (i <- 0 until CommitWidth) { 33424519898SXuan Hu // why flushOut: instructions with flushPipe are not commited to frontend 33524519898SXuan Hu // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 33624519898SXuan Hu val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid 3375f8b6c9eSsinceforYy io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit) 33824519898SXuan Hu io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit) 33924519898SXuan Hu } 340ff7f931dSXuan Hu io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid 341ff7f931dSXuan Hu io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits) 342ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid 343ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid)) 3449342624fSGao-Zeyu 34554c6d89dSxiaofeibao-xjtu //jmp/brh, sel oldest first, only use one read port 34654c6d89dSxiaofeibao-xjtu io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 34754c6d89dSxiaofeibao-xjtu io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid) 3489342624fSGao-Zeyu //loadreplay 349ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 3509342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx 3519342624fSGao-Zeyu //exception 352ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead 3539342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx 35405cc2a4eSXuan Hu 35524519898SXuan Hu // Be careful here: 35624519898SXuan Hu // T0: rob.io.flushOut, s0_robFlushRedirect 35724519898SXuan Hu // T1: s1_robFlushRedirect, rob.io.exception.valid 35824519898SXuan Hu // T2: csr.redirect.valid 35924519898SXuan Hu // T3: csr.exception.valid 36024519898SXuan Hu // T4: csr.trapTarget 36124519898SXuan Hu // T5: ctrlBlock.trapTarget 36224519898SXuan Hu // T6: io.frontend.toFtq.stage2Redirect.valid 36324519898SXuan Hu val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(), 36424519898SXuan Hu s1_robFlushPc, // replay inst 365870f462dSXuan Hu s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe 36624519898SXuan Hu ), s1_robFlushRedirect.valid) 36724519898SXuan Hu private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4) 368dcdd1406SXuan Hu private val s5_trapTargetFromCsr = io.robio.csr.trapTarget 36924519898SXuan Hu 370c1b28b66STang Haojin val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc) 371c1b28b66STang Haojin val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B) 372c1b28b66STang Haojin val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B) 373c1b28b66STang Haojin val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B) 374ff7f931dSXuan Hu when (s6_flushFromRobValid) { 37524519898SXuan Hu io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 37674f21f21SsinceforYy io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead) 377c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead) 378c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead) 379c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead) 38024519898SXuan Hu } 38124519898SXuan Hu 3826f483f86SXuan Hu for (i <- 0 until DecodeWidth) { 3836f483f86SXuan Hu gpaMem.io.fromIFU := io.frontend.fromIfu 3846f483f86SXuan Hu gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid 3856f483f86SXuan Hu gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr 3866f483f86SXuan Hu gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset 3876f483f86SXuan Hu } 3886f483f86SXuan Hu 38924519898SXuan Hu // vtype commit 39015ed99a7SXuan Hu decode.io.fromCSR := io.fromCSR.toDecode 391d275ad0eSZiyue Zhang decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType 392d275ad0eSZiyue Zhang decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType 393d275ad0eSZiyue Zhang decode.io.fromRob.commitVType := rob.io.toDecode.commitVType 394d275ad0eSZiyue Zhang decode.io.fromRob.walkVType := rob.io.toDecode.walkVType 39524519898SXuan Hu 396e25c13faSXuan Hu decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid 39724519898SXuan Hu 398d19fa3e9Sxiaofeibao-xjtu // add decode Buf for in.ready better timing 399*f7fe02a8Sjunxiong-ji /** 400*f7fe02a8Sjunxiong-ji * Decode buffer: when decode.io.in cannot accept all insts, use this buffer to temporarily store insts that cannot 401*f7fe02a8Sjunxiong-ji * be sent to DecodeStage. 402*f7fe02a8Sjunxiong-ji * 403*f7fe02a8Sjunxiong-ji * Decode buffer is a "DecodeWidth"-element long register Vector of StaticInst (in decodeBufBits), with valid signals 404*f7fe02a8Sjunxiong-ji * (in decodeBufValid). At the same time, fetch insts input from frontend and their valid bits. All valid elements 405*f7fe02a8Sjunxiong-ji * in these two vector of insts are at the beginning, with all invalid vector elements followed. 406*f7fe02a8Sjunxiong-ji * 407*f7fe02a8Sjunxiong-ji * After dealing with redirection, try to use all insts in decode buffer to fulfill decoder.io.in. If decode buffer 408*f7fe02a8Sjunxiong-ji * has no valid insts, use insts from frontend to supply decoder. 409*f7fe02a8Sjunxiong-ji */ 410*f7fe02a8Sjunxiong-ji 411*f7fe02a8Sjunxiong-ji /** Insts to be decoded, Registers in vector of DecodeWidth */ 412d19fa3e9Sxiaofeibao-xjtu val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst)) 413*f7fe02a8Sjunxiong-ji 414*f7fe02a8Sjunxiong-ji /** Valid receiving signals of instructions to be decoded, Registers in vector of DecodeWidth */ 415d19fa3e9Sxiaofeibao-xjtu val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B))) 416*f7fe02a8Sjunxiong-ji 417*f7fe02a8Sjunxiong-ji /** Insts input from frontend, in vector of DecodeWidth */ 418d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontend = io.frontend.cfVec 419*f7fe02a8Sjunxiong-ji 420*f7fe02a8Sjunxiong-ji /** Insts in buffer that is not ready but valid in decodeBufValid */ 421d19fa3e9Sxiaofeibao-xjtu val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready)) 422*f7fe02a8Sjunxiong-ji 423*f7fe02a8Sjunxiong-ji /** Number of insts in decode buffer that is accepted. All accepted insts are before the first unaccepted one. */ 424d19fa3e9Sxiaofeibao-xjtu val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U) 425*f7fe02a8Sjunxiong-ji 426*f7fe02a8Sjunxiong-ji /** Input valid insts from frontend that is not ready to be accepted, or decoder prefer insts in decode buffer */ 427d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready)) 428*f7fe02a8Sjunxiong-ji 429*f7fe02a8Sjunxiong-ji /** Number of input insts that is accepted. 430*f7fe02a8Sjunxiong-ji * All accepted insts are before the first unaccepted one. */ 431d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U) 432*f7fe02a8Sjunxiong-ji 433d19fa3e9Sxiaofeibao-xjtu if (backendParams.debugEn) { 434d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeBufNotAccept) 435d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeBufAcceptNum) 436d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeFromFrontendNotAccept) 437d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeFromFrontendAcceptNum) 438d19fa3e9Sxiaofeibao-xjtu } 439*f7fe02a8Sjunxiong-ji 440*f7fe02a8Sjunxiong-ji /** 441*f7fe02a8Sjunxiong-ji * State machine of "decodeBufValid(i)": 442*f7fe02a8Sjunxiong-ji * redirect || decodeBufValid(i) is the last accepted instr in decodeBuf: 443*f7fe02a8Sjunxiong-ji * false 444*f7fe02a8Sjunxiong-ji * decodeBufValid(i) is true, decodeBufNotAccept.drop(i) has some true signals 445*f7fe02a8Sjunxiong-ji * (decodeBufAcceptNum > DecodeWidth-1-i) ? false 446*f7fe02a8Sjunxiong-ji * if not : decodeBufValid(i+decodeBufAcceptNum) 447*f7fe02a8Sjunxiong-ji * Pop "decodeBufAcceptNum" insts out of the decodeBufValid, and move others forward 448*f7fe02a8Sjunxiong-ji * decodeBufValid(0) is false, decodeFromFrontendNotAccept.drop(i) has some true signals 449*f7fe02a8Sjunxiong-ji * (decodeFromFrontendAcceptNum > DecodeWidth-1-i) ? false 450*f7fe02a8Sjunxiong-ji * if not : decodeFromFrontend(i+decodeFromFrontendAcceptNum).valid 451*f7fe02a8Sjunxiong-ji * Get first "decodeFromFrontendAcceptNum" insts from decodeFromFrontend, and move others to decodeBufValid 452*f7fe02a8Sjunxiong-ji * 453*f7fe02a8Sjunxiong-ji * State machine of "decodeBufBits(i)": 454*f7fe02a8Sjunxiong-ji * decodeBufValid(i) is true, decodeBufNotAccept.drop(i) has some true signals 455*f7fe02a8Sjunxiong-ji * decodeBufBits(i+decodeBufAcceptNum) 456*f7fe02a8Sjunxiong-ji * decodeBufValid(0) is false, decodeFromFrontendNotAccept.drop(i) has some true signals 457*f7fe02a8Sjunxiong-ji * decodeFromFrontend(i+decodeFromFrontendAcceptNum) 458*f7fe02a8Sjunxiong-ji */ 459d19fa3e9Sxiaofeibao-xjtu for (i <- 0 until DecodeWidth) { 460d19fa3e9Sxiaofeibao-xjtu // decodeBufValid update 461d19fa3e9Sxiaofeibao-xjtu when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 462d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := false.B 463d19fa3e9Sxiaofeibao-xjtu }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 464d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum)) 465d19fa3e9Sxiaofeibao-xjtu }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) { 466d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid) 467d19fa3e9Sxiaofeibao-xjtu } 468d19fa3e9Sxiaofeibao-xjtu // decodeBufBits update 469d19fa3e9Sxiaofeibao-xjtu when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 470d19fa3e9Sxiaofeibao-xjtu decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum) 471d19fa3e9Sxiaofeibao-xjtu }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) { 472d19fa3e9Sxiaofeibao-xjtu decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits) 473d19fa3e9Sxiaofeibao-xjtu } 474d19fa3e9Sxiaofeibao-xjtu } 475*f7fe02a8Sjunxiong-ji /** Insts input from frontend, in vector of DecodeWidth */ 476d19fa3e9Sxiaofeibao-xjtu val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst)) 477d19fa3e9Sxiaofeibao-xjtu decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits)) 478*f7fe02a8Sjunxiong-ji 479*f7fe02a8Sjunxiong-ji /** 480*f7fe02a8Sjunxiong-ji * DecodeStage's input: 481*f7fe02a8Sjunxiong-ji * decode.io.in(i).valid: 482*f7fe02a8Sjunxiong-ji * decodeBufValid(0) is true : decodeBufValid(i) | from decode buffer 483*f7fe02a8Sjunxiong-ji * false : decodeFromFrontend(i).valid | from frontend 484*f7fe02a8Sjunxiong-ji * 485*f7fe02a8Sjunxiong-ji * decodeFromFrontend(i).ready: 486*f7fe02a8Sjunxiong-ji * decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect 487*f7fe02a8Sjunxiong-ji * valid instr in input, no instr in decode buffer, decodeFromFrontend(i) is valid, no redirection 488*f7fe02a8Sjunxiong-ji * 489*f7fe02a8Sjunxiong-ji * decode.io.in(i).bits: 490*f7fe02a8Sjunxiong-ji * decodeBufValid(i) is true : decodeBufBits(i) | from decode buffer 491*f7fe02a8Sjunxiong-ji * false : decodeConnectFromFrontend(i) | from frontend 492*f7fe02a8Sjunxiong-ji */ 493d19fa3e9Sxiaofeibao-xjtu decode.io.in.zipWithIndex.foreach { case (decodeIn, i) => 494d19fa3e9Sxiaofeibao-xjtu decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid) 495d19fa3e9Sxiaofeibao-xjtu decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect 496d19fa3e9Sxiaofeibao-xjtu decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i)) 49724519898SXuan Hu } 498*f7fe02a8Sjunxiong-ji /** no valid instr in decode buffer && no valid instr from frontend --> can accept new instr from frontend */ 4998506cfc0Sxiaofeibao io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid 50024519898SXuan Hu decode.io.csrCtrl := RegNext(io.csrCtrl) 50124519898SXuan Hu decode.io.intRat <> rat.io.intReadPorts 50224519898SXuan Hu decode.io.fpRat <> rat.io.fpReadPorts 50324519898SXuan Hu decode.io.vecRat <> rat.io.vecReadPorts 504368cbcecSxiaofeibao decode.io.v0Rat <> rat.io.v0ReadPorts 505368cbcecSxiaofeibao decode.io.vlRat <> rat.io.vlReadPorts 50624519898SXuan Hu decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo 507870f462dSXuan Hu decode.io.stallReason.in <> io.frontend.stallReason 50824519898SXuan Hu 509fa7f2c26STang Haojin // snapshot check 510c4b56310SHaojin Tang class CFIRobIdx extends Bundle { 511c4b56310SHaojin Tang val robIdx = Vec(RenameWidth, new RobPtr) 512c4b56310SHaojin Tang val isCFI = Vec(RenameWidth, Bool()) 513c4b56310SHaojin Tang } 514c4b56310SHaojin Tang val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR 515c4b56310SHaojin Tang val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx))) 516c4b56310SHaojin Tang snpt.io.enq := genSnapshot 517c4b56310SHaojin Tang snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx) 518c4b56310SHaojin Tang snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot) 519fa7f2c26STang Haojin snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit && 520c4b56310SHaojin Tang Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR 521c4b56310SHaojin Tang snpt.io.redirect := s1_s3_redirect.valid 522c4b56310SHaojin Tang val flushVec = VecInit(snpt.io.snapshots.map { snapshot => 523c4b56310SHaojin Tang val notCFIMask = snapshot.isCFI.map(~_) 52437d77575SzhanglyGit val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value) 52537d77575SzhanglyGit val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _)) 52637d77575SzhanglyGit s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR 527c4b56310SHaojin Tang }) 528a6742963SHaojin Tang val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B)) 529c4b56310SHaojin Tang snpt.io.flushVec := flushVecNext 530fa7f2c26STang Haojin 531573366c7Sxiaofeibao val redirectRobidx = s1_s3_redirect.bits.robIdx 532573366c7Sxiaofeibao val useSnpt = VecInit.tabulate(RenameSnapshotNum){ case idx => 533573366c7Sxiaofeibao val snptRobidx = snpt.io.snapshots(idx).robIdx.head 534573366c7Sxiaofeibao // (redirectRobidx.value =/= snptRobidx.value) for only flag diffrence 535573366c7Sxiaofeibao snpt.io.valids(idx) && ((redirectRobidx > snptRobidx) && (redirectRobidx.value =/= snptRobidx.value) || 536573366c7Sxiaofeibao !s1_s3_redirect.bits.flushItself() && redirectRobidx === snptRobidx) 537573366c7Sxiaofeibao }.reduceTree(_ || _) 538c61abc0cSXuan Hu val snptSelect = MuxCase( 539c61abc0cSXuan Hu 0.U(log2Ceil(RenameSnapshotNum).W), 540fa7f2c26STang Haojin (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx => 541780712aaSxiaofeibao-xjtu (snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head || 542780712aaSxiaofeibao-xjtu !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head), idx) 543c61abc0cSXuan Hu ) 544c61abc0cSXuan Hu ) 545fa7f2c26STang Haojin 546fa7f2c26STang Haojin rob.io.snpt.snptEnq := DontCare 547fa7f2c26STang Haojin rob.io.snpt.snptDeq := snpt.io.deq 548fa7f2c26STang Haojin rob.io.snpt.useSnpt := useSnpt 549fa7f2c26STang Haojin rob.io.snpt.snptSelect := snptSelect 550c4b56310SHaojin Tang rob.io.snpt.flushVec := flushVecNext 551c4b56310SHaojin Tang rat.io.snpt.snptEnq := genSnapshot 552fa7f2c26STang Haojin rat.io.snpt.snptDeq := snpt.io.deq 553fa7f2c26STang Haojin rat.io.snpt.useSnpt := useSnpt 554fa7f2c26STang Haojin rat.io.snpt.snptSelect := snptSelect 555c4b56310SHaojin Tang rat.io.snpt.flushVec := flushVec 556fa7f2c26STang Haojin 55724519898SXuan Hu val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault)) 55824519898SXuan Hu // fusion decoder 55924519898SXuan Hu for (i <- 0 until DecodeWidth) { 56024519898SXuan Hu fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion) 56124519898SXuan Hu fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr 56224519898SXuan Hu if (i > 0) { 56324519898SXuan Hu fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 56424519898SXuan Hu } 56524519898SXuan Hu } 56624519898SXuan Hu 56724519898SXuan Hu private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst))) 56824519898SXuan Hu for (i <- 0 until RenameWidth) { 569b9a37d2fSXuan Hu PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready, 57024519898SXuan Hu s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule")) 57124519898SXuan Hu 57224519898SXuan Hu decodePipeRename(i).ready := rename.io.in(i).ready 57324519898SXuan Hu rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) 57424519898SXuan Hu rename.io.in(i).bits := decodePipeRename(i).bits 5750a7d1d5cSxiaofeibao dispatch.io.renameIn(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) && !decodePipeRename(i).bits.isMove 5760a7d1d5cSxiaofeibao dispatch.io.renameIn(i).bits := decodePipeRename(i).bits 57724519898SXuan Hu } 57824519898SXuan Hu 57924519898SXuan Hu for (i <- 0 until RenameWidth - 1) { 58024519898SXuan Hu fusionDecoder.io.dec(i) := decodePipeRename(i).bits 58124519898SXuan Hu rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 58224519898SXuan Hu 58324519898SXuan Hu // update the first RenameWidth - 1 instructions 58424519898SXuan Hu decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 58524519898SXuan Hu // TODO: remove this dirty code for ftq update 58624519898SXuan Hu val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value 58724519898SXuan Hu val ftqOffset0 = rename.io.in(i).bits.ftqOffset 58824519898SXuan Hu val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset 58924519898SXuan Hu val ftqOffsetDiff = ftqOffset1 - ftqOffset0 59024519898SXuan Hu val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 59124519898SXuan Hu val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 59224519898SXuan Hu val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 59324519898SXuan Hu val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 5948b33cd30Sklin02 when (fusionDecoder.io.out(i).valid) { 5958b33cd30Sklin02 fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits) 5968b33cd30Sklin02 fusionDecoder.io.out(i).bits.update(dispatch.io.renameIn(i).bits) 59724519898SXuan Hu rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 59824519898SXuan Hu } 5998b33cd30Sklin02 XSError(fusionDecoder.io.out(i).valid && !cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 60024519898SXuan Hu } 60124519898SXuan Hu 60224519898SXuan Hu // memory dependency predict 60324519898SXuan Hu // when decode, send fold pc to mdp 6049477429fSsinceforYy private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool())) 60524519898SXuan Hu private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W))) 60624519898SXuan Hu for (i <- 0 until DecodeWidth) { 6079477429fSsinceforYy mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire) 60824519898SXuan Hu mdpFlodPcVec(i) := Mux( 60924519898SXuan Hu decode.io.out(i).fire, 61024519898SXuan Hu decode.io.in(i).bits.foldpc, 61124519898SXuan Hu rename.io.in(i).bits.foldpc 61224519898SXuan Hu ) 61324519898SXuan Hu } 61424519898SXuan Hu 61524519898SXuan Hu // currently, we only update mdp info when isReplay 61624519898SXuan Hu memCtrl.io.redirect := s1_s3_redirect 61724519898SXuan Hu memCtrl.io.csrCtrl := io.csrCtrl // RegNext in memCtrl 61824519898SXuan Hu memCtrl.io.stIn := io.fromMem.stIn // RegNext in memCtrl 61924519898SXuan Hu memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate // RegNext in memCtrl 6209477429fSsinceforYy memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld 62124519898SXuan Hu memCtrl.io.mdpFlodPcVec := mdpFlodPcVec 62224519898SXuan Hu memCtrl.io.dispatchLFSTio <> dispatch.io.lfst 62324519898SXuan Hu 62424519898SXuan Hu rat.io.redirect := s1_s3_redirect.valid 6256b102a39SHaojin Tang rat.io.rabCommits := rob.io.rabCommits 626cda1c534Sxiaofeibao-xjtu rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get) 62724519898SXuan Hu rat.io.intRenamePorts := rename.io.intRenamePorts 62824519898SXuan Hu rat.io.fpRenamePorts := rename.io.fpRenamePorts 62924519898SXuan Hu rat.io.vecRenamePorts := rename.io.vecRenamePorts 630368cbcecSxiaofeibao rat.io.v0RenamePorts := rename.io.v0RenamePorts 631368cbcecSxiaofeibao rat.io.vlRenamePorts := rename.io.vlRenamePorts 63224519898SXuan Hu 63324519898SXuan Hu rename.io.redirect := s1_s3_redirect 6346b102a39SHaojin Tang rename.io.rabCommits := rob.io.rabCommits 635a3fe955fSGuanghui Cheng rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep) 63624519898SXuan Hu rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) => 63724519898SXuan Hu RegEnable(waittable2rename, decodeOut.fire) 63824519898SXuan Hu } 63924519898SXuan Hu rename.io.ssit := memCtrl.io.ssit2Rename 6406dbc37d2Sxiaofeibao // disble mdp 6416dbc37d2Sxiaofeibao dispatch.io.lfst.resp := 0.U.asTypeOf(dispatch.io.lfst.resp) 6426dbc37d2Sxiaofeibao rename.io.waittable := 0.U.asTypeOf(rename.io.waittable) 6436dbc37d2Sxiaofeibao rename.io.ssit := 0.U.asTypeOf(rename.io.ssit) 64424519898SXuan Hu rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data)))) 64524519898SXuan Hu rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data)))) 64624519898SXuan Hu rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data)))) 647368cbcecSxiaofeibao rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data))) 648368cbcecSxiaofeibao rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data))) 649dcf3a679STang Haojin rename.io.int_need_free := rat.io.int_need_free 650dcf3a679STang Haojin rename.io.int_old_pdest := rat.io.int_old_pdest 651dcf3a679STang Haojin rename.io.fp_old_pdest := rat.io.fp_old_pdest 6523cf50307SZiyue Zhang rename.io.vec_old_pdest := rat.io.vec_old_pdest 653368cbcecSxiaofeibao rename.io.v0_old_pdest := rat.io.v0_old_pdest 654368cbcecSxiaofeibao rename.io.vl_old_pdest := rat.io.vl_old_pdest 655b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get) 656b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get) 657b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get) 658368cbcecSxiaofeibao rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get) 659368cbcecSxiaofeibao rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get) 660d2b20d1aSTang Haojin rename.io.stallReason.in <> decode.io.stallReason.out 661870f462dSXuan Hu rename.io.snpt.snptEnq := DontCare 662870f462dSXuan Hu rename.io.snpt.snptDeq := snpt.io.deq 663870f462dSXuan Hu rename.io.snpt.useSnpt := useSnpt 664870f462dSXuan Hu rename.io.snpt.snptSelect := snptSelect 665bb7e6e3aSxiaofeibao-xjtu rename.io.snptIsFull := snpt.io.valids.asUInt.andR 666c4b56310SHaojin Tang rename.io.snpt.flushVec := flushVecNext 667c4b56310SHaojin Tang rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr) 668c4b56310SHaojin Tang rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head 669870f462dSXuan Hu 670870f462dSXuan Hu val renameOut = Wire(chiselTypeOf(rename.io.out)) 671870f462dSXuan Hu renameOut <> rename.io.out 672ac78003fSzhanglyGit // pass all snapshot in the first element for correctness of blockBackward 673ac78003fSzhanglyGit renameOut.tail.foreach(_.bits.snapshot := false.B) 674ac78003fSzhanglyGit renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr), 675ac78003fSzhanglyGit false.B, 676ac78003fSzhanglyGit Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR 677ac78003fSzhanglyGit ) 678ac78003fSzhanglyGit 679ac78003fSzhanglyGit // pipeline between rename and dispatch 680f5c17053Sxiaofeibao-xjtu PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch") 681ff3fcdf1Sxiaofeibao-xjtu 68224519898SXuan Hu dispatch.io.redirect := s1_s3_redirect 68335b3b30bSxiaofeibao val enqRob = Wire(chiselTypeOf(rob.io.enq)) 68435b3b30bSxiaofeibao enqRob.canAccept := rob.io.enq.canAccept 68535b3b30bSxiaofeibao enqRob.canAcceptForDispatch := rob.io.enq.canAcceptForDispatch 68635b3b30bSxiaofeibao enqRob.isEmpty := rob.io.enq.isEmpty 68735b3b30bSxiaofeibao enqRob.resp := rob.io.enq.resp 68835b3b30bSxiaofeibao enqRob.needAlloc := RegNext(dispatch.io.enqRob.needAlloc) 68935b3b30bSxiaofeibao enqRob.req.zip(dispatch.io.enqRob.req).map { case (sink, source) => 69035b3b30bSxiaofeibao sink.valid := RegNext(source.valid && !rob.io.redirect.valid) 69135b3b30bSxiaofeibao sink.bits := RegEnable(source.bits, source.valid) 69235b3b30bSxiaofeibao } 69335b3b30bSxiaofeibao dispatch.io.enqRob.canAccept := enqRob.canAcceptForDispatch && !enqRob.req.map(x => x.valid && x.bits.blockBackward && enqRob.canAccept).reduce(_ || _) 69435b3b30bSxiaofeibao dispatch.io.enqRob.canAcceptForDispatch := enqRob.canAcceptForDispatch 69535b3b30bSxiaofeibao dispatch.io.enqRob.isEmpty := enqRob.isEmpty && !enqRob.req.map(_.valid).reduce(_ || _) 69635b3b30bSxiaofeibao dispatch.io.enqRob.resp := enqRob.resp 69735b3b30bSxiaofeibao rob.io.enq.needAlloc := enqRob.needAlloc 69835b3b30bSxiaofeibao rob.io.enq.req := enqRob.req 699d2b20d1aSTang Haojin dispatch.io.robHead := rob.io.debugRobHead 700d2b20d1aSTang Haojin dispatch.io.stallReason <> rename.io.stallReason.out 701d2b20d1aSTang Haojin dispatch.io.lqCanAccept := io.lqCanAccept 702d2b20d1aSTang Haojin dispatch.io.sqCanAccept := io.sqCanAccept 7030a7d1d5cSxiaofeibao dispatch.io.fromMem.lcommit := io.fromMemToDispatch.lcommit 7040a7d1d5cSxiaofeibao dispatch.io.fromMem.scommit := io.fromMemToDispatch.scommit 7050a7d1d5cSxiaofeibao dispatch.io.fromMem.lqDeqPtr := io.fromMemToDispatch.lqDeqPtr 7060a7d1d5cSxiaofeibao dispatch.io.fromMem.sqDeqPtr := io.fromMemToDispatch.sqDeqPtr 7070a7d1d5cSxiaofeibao dispatch.io.fromMem.lqCancelCnt := io.fromMemToDispatch.lqCancelCnt 7080a7d1d5cSxiaofeibao dispatch.io.fromMem.sqCancelCnt := io.fromMemToDispatch.sqCancelCnt 7090a7d1d5cSxiaofeibao io.toMem.lsqEnqIO <> dispatch.io.toMem.lsqEnqIO 7100a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpInt := io.toDispatch.wakeUpInt 7110a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpFp := io.toDispatch.wakeUpFp 7120a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpVec := io.toDispatch.wakeUpVec 7130a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpMem := io.toDispatch.wakeUpMem 7140a7d1d5cSxiaofeibao dispatch.io.IQValidNumVec := io.toDispatch.IQValidNumVec 7150a7d1d5cSxiaofeibao dispatch.io.ldCancel := io.toDispatch.ldCancel 7160a7d1d5cSxiaofeibao dispatch.io.og0Cancel := io.toDispatch.og0Cancel 7170a7d1d5cSxiaofeibao dispatch.io.wbPregsInt := io.toDispatch.wbPregsInt 7180a7d1d5cSxiaofeibao dispatch.io.wbPregsFp := io.toDispatch.wbPregsFp 7190a7d1d5cSxiaofeibao dispatch.io.wbPregsVec := io.toDispatch.wbPregsVec 7200a7d1d5cSxiaofeibao dispatch.io.wbPregsV0 := io.toDispatch.wbPregsV0 7210a7d1d5cSxiaofeibao dispatch.io.wbPregsVl := io.toDispatch.wbPregsVl 722d2b20d1aSTang Haojin dispatch.io.robHeadNotReady := rob.io.headNotReady 723d2b20d1aSTang Haojin dispatch.io.robFull := rob.io.robFull 7245f8b6c9eSsinceforYy dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep) 72524519898SXuan Hu 7260a7d1d5cSxiaofeibao val toIssueBlockUops = Seq(io.toIssueBlock.intUops, io.toIssueBlock.fpUops, io.toIssueBlock.vfUops, io.toIssueBlock.memUops).flatten 7270a7d1d5cSxiaofeibao toIssueBlockUops.zip(dispatch.io.toIssueQueues).map(x => x._1 <> x._2) 72824519898SXuan Hu io.toIssueBlock.flush <> s2_s4_redirect 72924519898SXuan Hu 7305f8b6c9eSsinceforYy pcMem.io.wen.head := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen) 731f533cba7SHuSipeng pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen) 7323827c997SsinceforYy pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen) 73324519898SXuan Hu 73424519898SXuan Hu io.toDataPath.flush := s2_s4_redirect 73524519898SXuan Hu io.toExuBlock.flush := s2_s4_redirect 73624519898SXuan Hu 73724519898SXuan Hu 73824519898SXuan Hu rob.io.hartId := io.fromTop.hartId 73924519898SXuan Hu rob.io.redirect := s1_s3_redirect 74024519898SXuan Hu rob.io.writeback := delayedNotFlushedWriteBack 741bd5909d0Sxiaofeibao-xjtu rob.io.exuWriteback := delayedWriteBack 74285f51ecaSxiaofeibao-xjtu rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums) 743571677c9Sxiaofeibao-xjtu rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush 7446f483f86SXuan Hu rob.io.readGPAMemData := gpaMem.io.exceptionReadData 745b9a37d2fSXuan Hu rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy 74624519898SXuan Hu 74724519898SXuan Hu io.redirect := s1_s3_redirect 74824519898SXuan Hu 74924519898SXuan Hu // rob to int block 75024519898SXuan Hu io.robio.csr <> rob.io.csr 75124519898SXuan Hu // When wfi is disabled, it will not block ROB commit. 75224519898SXuan Hu rob.io.csr.wfiEvent := io.robio.csr.wfiEvent 75324519898SXuan Hu rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable 75424519898SXuan Hu 75524519898SXuan Hu io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5) 75624519898SXuan Hu 75724519898SXuan Hu io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 75824519898SXuan Hu io.robio.exception := rob.io.exception 75924519898SXuan Hu io.robio.exception.bits.pc := s1_robFlushPc 76024519898SXuan Hu 76124519898SXuan Hu // rob to mem block 76224519898SXuan Hu io.robio.lsq <> rob.io.lsq 76324519898SXuan Hu 76463d67ef3STang Haojin io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get) 76563d67ef3STang Haojin io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get) 76663d67ef3STang Haojin io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get) 76763d67ef3STang Haojin io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get) 76863d67ef3STang Haojin io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get) 76924519898SXuan Hu 77017b21f45SHaojin Tang rob.io.debug_ls := io.robio.debug_ls 77117b21f45SHaojin Tang rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue 77217b21f45SHaojin Tang rob.io.lsTopdownInfo := io.robio.lsTopdownInfo 773a751b11aSchengguanghui rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState 7746ce10964SXuan Hu rob.io.debugEnqLsq := io.debugEnqLsq 7756ce10964SXuan Hu 77617b21f45SHaojin Tang io.robio.robDeqPtr := rob.io.robDeqPtr 7778744445eSMaxpicca-Li 7781bf9a598SAnzo io.robio.storeDebugInfo <> rob.io.storeDebugInfo 7791bf9a598SAnzo 7807e4f0b19SZiyue-Zhang // rob to backend 7817e4f0b19SZiyue-Zhang io.robio.commitVType := rob.io.toDecode.commitVType 7827e4f0b19SZiyue-Zhang // exu block to decode 783d8a50338SZiyue Zhang decode.io.vsetvlVType := io.toDecode.vsetvlVType 7845110577fSZiyue Zhang // backend to decode 7855110577fSZiyue Zhang decode.io.vstart := io.toDecode.vstart 7865110577fSZiyue Zhang // backend to rob 7875110577fSZiyue Zhang rob.io.vstartIsZero := io.toDecode.vstart === 0.U 7887e4f0b19SZiyue-Zhang 78992c61038SXuan Hu io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo 79092c61038SXuan Hu 791e43bb916SXuan Hu io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap 792e43bb916SXuan Hu io.toVecExcpMod.excpInfo := rob.io.toVecExcpMod.excpInfo 793e43bb916SXuan Hu // T : rat receive rabCommit 794e43bb916SXuan Hu // T+1: rat return oldPdest 795e43bb916SXuan Hu io.toVecExcpMod.ratOldPest match { 796e43bb916SXuan Hu case fromRat => 797e43bb916SXuan Hu (0 until RabCommitWidth).foreach { idx => 798ea7e6d59Sxiaofeibao val v0Valid = RegNext( 799e43bb916SXuan Hu rat.io.rabCommits.isCommit && 800e43bb916SXuan Hu rat.io.rabCommits.isWalk && 801e43bb916SXuan Hu rat.io.rabCommits.commitValid(idx) && 802e43bb916SXuan Hu rat.io.rabCommits.info(idx).v0Wen 803e43bb916SXuan Hu ) 804ea7e6d59Sxiaofeibao fromRat.v0OldVdPdest(idx).valid := RegNext(v0Valid) 805ea7e6d59Sxiaofeibao fromRat.v0OldVdPdest(idx).bits := RegEnable(rat.io.v0_old_pdest(idx), v0Valid) 806ea7e6d59Sxiaofeibao val vecValid = RegNext( 807e43bb916SXuan Hu rat.io.rabCommits.isCommit && 808e43bb916SXuan Hu rat.io.rabCommits.isWalk && 809e43bb916SXuan Hu rat.io.rabCommits.commitValid(idx) && 810e43bb916SXuan Hu rat.io.rabCommits.info(idx).vecWen 811e43bb916SXuan Hu ) 812ea7e6d59Sxiaofeibao fromRat.vecOldVdPdest(idx).valid := RegNext(vecValid) 813ea7e6d59Sxiaofeibao fromRat.vecOldVdPdest(idx).bits := RegEnable(rat.io.vec_old_pdest(idx), vecValid) 814e43bb916SXuan Hu } 815e43bb916SXuan Hu } 816e43bb916SXuan Hu 81760ebee38STang Haojin io.debugTopDown.fromRob := rob.io.debugTopDown.toCore 81860ebee38STang Haojin dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch 81960ebee38STang Haojin dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore 8207cf78eb2Shappy-lx io.debugRolling := rob.io.debugRolling 82160ebee38STang Haojin 8225f8b6c9eSsinceforYy io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull) 8230a7d1d5cSxiaofeibao io.perfInfo.ctrlInfo.intdqFull := false.B 8240a7d1d5cSxiaofeibao io.perfInfo.ctrlInfo.fpdqFull := false.B 8250a7d1d5cSxiaofeibao io.perfInfo.ctrlInfo.lsdqFull := false.B 82624519898SXuan Hu 8270a7d1d5cSxiaofeibao val perfEvents = Seq(decode, rename, dispatch, rob).flatMap(_.getPerfEvents) 82824519898SXuan Hu generatePerfEvent() 82985a8d7caSZehao Liu 83085a8d7caSZehao Liu val criticalErrors = rob.getCriticalErrors 83185a8d7caSZehao Liu generateCriticalErrors() 83224519898SXuan Hu} 83324519898SXuan Hu 83424519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 83524519898SXuan Hu val fromTop = new Bundle { 83624519898SXuan Hu val hartId = Input(UInt(8.W)) 83724519898SXuan Hu } 83824519898SXuan Hu val toTop = new Bundle { 83924519898SXuan Hu val cpuHalt = Output(Bool()) 84024519898SXuan Hu } 84124519898SXuan Hu val frontend = Flipped(new FrontendToCtrlIO()) 84215ed99a7SXuan Hu val fromCSR = new Bundle{ 84315ed99a7SXuan Hu val toDecode = Input(new CSRToDecode) 844c308d936Schengguanghui val traceCSR = Input(new TraceCSR) 8457da4513bSxiaofeibao val instrAddrTransType = Input(new AddrTransType) 84615ed99a7SXuan Hu } 84724519898SXuan Hu val toIssueBlock = new Bundle { 84824519898SXuan Hu val flush = ValidIO(new Redirect) 8490a7d1d5cSxiaofeibao val intUopsNum = backendParams.intSchdParams.get.issueBlockParams.map(_.numEnq).sum 8500a7d1d5cSxiaofeibao val fpUopsNum = backendParams.fpSchdParams.get.issueBlockParams.map(_.numEnq).sum 8510a7d1d5cSxiaofeibao val vfUopsNum = backendParams.vfSchdParams.get.issueBlockParams.map(_.numEnq).sum 8520a7d1d5cSxiaofeibao val memUopsNum = backendParams.memSchdParams.get.issueBlockParams.filter(x => x.StdCnt == 0).map(_.numEnq).sum 8530a7d1d5cSxiaofeibao val intUops = Vec(intUopsNum, DecoupledIO(new DynInst)) 8540a7d1d5cSxiaofeibao val fpUops = Vec(fpUopsNum, DecoupledIO(new DynInst)) 8550a7d1d5cSxiaofeibao val vfUops = Vec(vfUopsNum, DecoupledIO(new DynInst)) 8560a7d1d5cSxiaofeibao val memUops = Vec(memUopsNum, DecoupledIO(new DynInst)) 8570a7d1d5cSxiaofeibao } 8580a7d1d5cSxiaofeibao val fromMemToDispatch = new Bundle { 8590a7d1d5cSxiaofeibao val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 8600a7d1d5cSxiaofeibao val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB 8610a7d1d5cSxiaofeibao val lqDeqPtr = Input(new LqPtr) 8620a7d1d5cSxiaofeibao val sqDeqPtr = Input(new SqPtr) 8630a7d1d5cSxiaofeibao // from lsq 8640a7d1d5cSxiaofeibao val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 8650a7d1d5cSxiaofeibao val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 8660a7d1d5cSxiaofeibao } 8670a7d1d5cSxiaofeibao //toMem 8680a7d1d5cSxiaofeibao val toMem = new Bundle { 8690a7d1d5cSxiaofeibao val lsqEnqIO = Flipped(new LsqEnqIO) 8700a7d1d5cSxiaofeibao } 8710a7d1d5cSxiaofeibao val toDispatch = new Bundle { 8720a7d1d5cSxiaofeibao val wakeUpInt = Flipped(backendParams.intSchdParams.get.genIQWakeUpOutValidBundle) 8730a7d1d5cSxiaofeibao val wakeUpFp = Flipped(backendParams.fpSchdParams.get.genIQWakeUpOutValidBundle) 8740a7d1d5cSxiaofeibao val wakeUpVec = Flipped(backendParams.vfSchdParams.get.genIQWakeUpOutValidBundle) 8750a7d1d5cSxiaofeibao val wakeUpMem = Flipped(backendParams.memSchdParams.get.genIQWakeUpOutValidBundle) 8760a7d1d5cSxiaofeibao val allIssueParams = backendParams.allIssueParams.filter(_.StdCnt == 0) 8770a7d1d5cSxiaofeibao val allExuParams = allIssueParams.map(_.exuBlockParams).flatten 8780a7d1d5cSxiaofeibao val exuNum = allExuParams.size 8790a7d1d5cSxiaofeibao val maxIQSize = allIssueParams.map(_.numEntries).max 8800a7d1d5cSxiaofeibao val IQValidNumVec = Vec(exuNum, Input(UInt(maxIQSize.U.getWidth.W))) 8810a7d1d5cSxiaofeibao val og0Cancel = Input(ExuVec()) 8820a7d1d5cSxiaofeibao val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 8830a7d1d5cSxiaofeibao val wbPregsInt = Vec(backendParams.numPregWb(IntData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 8840a7d1d5cSxiaofeibao val wbPregsFp = Vec(backendParams.numPregWb(FpData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 8850a7d1d5cSxiaofeibao val wbPregsVec = Vec(backendParams.numPregWb(VecData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 8860a7d1d5cSxiaofeibao val wbPregsV0 = Vec(backendParams.numPregWb(V0Data()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 8870a7d1d5cSxiaofeibao val wbPregsVl = Vec(backendParams.numPregWb(VlData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 88824519898SXuan Hu } 88924519898SXuan Hu val toDataPath = new Bundle { 89024519898SXuan Hu val flush = ValidIO(new Redirect) 891c37914a4Sxiaofeibao val pcToDataPathIO = new PcToDataPathIO(params) 89224519898SXuan Hu } 89324519898SXuan Hu val toExuBlock = new Bundle { 89424519898SXuan Hu val flush = ValidIO(new Redirect) 89524519898SXuan Hu } 89692c61038SXuan Hu val toCSR = new Bundle { 89792c61038SXuan Hu val trapInstInfo = Output(ValidIO(new TrapInstInfo)) 89892c61038SXuan Hu } 89924519898SXuan Hu val fromWB = new Bundle { 90024519898SXuan Hu val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles)) 90124519898SXuan Hu } 90224519898SXuan Hu val redirect = ValidIO(new Redirect) 90324519898SXuan Hu val fromMem = new Bundle { 904272ec6b1SHaojin Tang val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx 90524519898SXuan Hu val violation = Flipped(ValidIO(new Redirect)) 90624519898SXuan Hu } 90783ba63b3SXuan Hu val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 908b133b458SXuan Hu val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 9094b0d80d8SXuan Hu 91024519898SXuan Hu val csrCtrl = Input(new CustomCSRCtrlIO) 91124519898SXuan Hu val robio = new Bundle { 91224519898SXuan Hu val csr = new RobCSRIO 91324519898SXuan Hu val exception = ValidIO(new ExceptionInfo) 91424519898SXuan Hu val lsq = new RobLsqIO 9156810d1e8Ssfencevma val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo)) 9162326221cSXuan Hu val debug_ls = Input(new DebugLSIO()) 91717b21f45SHaojin Tang val robHeadLsIssue = Input(Bool()) 91817b21f45SHaojin Tang val robDeqPtr = Output(new RobPtr) 9197e4f0b19SZiyue-Zhang val commitVType = new Bundle { 9207e4f0b19SZiyue-Zhang val vtype = Output(ValidIO(VType())) 9217e4f0b19SZiyue-Zhang val hasVsetvl = Output(Bool()) 9227e4f0b19SZiyue-Zhang } 9231bf9a598SAnzo 9241bf9a598SAnzo // store event difftest information 9251bf9a598SAnzo val storeDebugInfo = Vec(EnsbufferWidth, new Bundle { 9261bf9a598SAnzo val robidx = Input(new RobPtr) 9271bf9a598SAnzo val pc = Output(UInt(VAddrBits.W)) 9281bf9a598SAnzo }) 92924519898SXuan Hu } 93024519898SXuan Hu 931d8a50338SZiyue Zhang val toDecode = new Bundle { 932d8a50338SZiyue Zhang val vsetvlVType = Input(VType()) 9335110577fSZiyue Zhang val vstart = Input(Vl()) 934d8a50338SZiyue Zhang } 935d8a50338SZiyue Zhang 936e43bb916SXuan Hu val fromVecExcpMod = Input(new Bundle { 937e43bb916SXuan Hu val busy = Bool() 938e43bb916SXuan Hu }) 939e43bb916SXuan Hu 940e43bb916SXuan Hu val toVecExcpMod = Output(new Bundle { 941e43bb916SXuan Hu val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab)) 942e43bb916SXuan Hu val excpInfo = ValidIO(new VecExcpInfo) 943e43bb916SXuan Hu val ratOldPest = new RatToVecExcpMod 944e43bb916SXuan Hu }) 945e43bb916SXuan Hu 946fd448a9dSchengguanghui val traceCoreInterface = new TraceCoreInterface(hasOffset = true) 9474907ec88Schengguanghui 94824519898SXuan Hu val perfInfo = Output(new Bundle{ 94924519898SXuan Hu val ctrlInfo = new Bundle { 95024519898SXuan Hu val robFull = Bool() 95124519898SXuan Hu val intdqFull = Bool() 95224519898SXuan Hu val fpdqFull = Bool() 95324519898SXuan Hu val lsdqFull = Bool() 95424519898SXuan Hu } 95524519898SXuan Hu }) 95663d67ef3STang Haojin val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 95763d67ef3STang Haojin val diff_fp_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 95863d67ef3STang Haojin val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 95963d67ef3STang Haojin val diff_v0_rat = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None 96063d67ef3STang Haojin val diff_vl_rat = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None 96124519898SXuan Hu 962c61abc0cSXuan Hu val sqCanAccept = Input(Bool()) 963c61abc0cSXuan Hu val lqCanAccept = Input(Bool()) 9644b0d80d8SXuan Hu 9654b0d80d8SXuan Hu val debugTopDown = new Bundle { 9664b0d80d8SXuan Hu val fromRob = new RobCoreTopDownIO 9674b0d80d8SXuan Hu val fromCore = new CoreDispatchTopDownIO 9684b0d80d8SXuan Hu } 9694b0d80d8SXuan Hu val debugRolling = new RobDebugRollingIO 9706ce10964SXuan Hu val debugEnqLsq = Input(new LsqEnqIO) 97124519898SXuan Hu} 97224519898SXuan Hu 97324519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) { 97424519898SXuan Hu require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name") 97524519898SXuan Hu 97624519898SXuan Hu val maxIdx = namedCnt.map(_._2).sum 97724519898SXuan Hu val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i => 97824519898SXuan Hu val begin = namedCnt.slice(0, i).map(_._2).sum 97924519898SXuan Hu val end = begin + namedCnt(i)._2 98024519898SXuan Hu (namedCnt(i)._1, (begin, end)) 98124519898SXuan Hu }.toMap 98224519898SXuan Hu 98324519898SXuan Hu def apply(name: String): Seq[Int] = { 98424519898SXuan Hu require(nameRangeMap.contains(name)) 98524519898SXuan Hu nameRangeMap(name)._1 until nameRangeMap(name)._2 98624519898SXuan Hu } 98724519898SXuan Hu} 988