1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 226ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2321732575SYinan Xuimport utils._ 248921b337SYinan Xuimport xiangshan._ 250febc381SYinan Xuimport xiangshan.backend.decode.{DecodeStage, FusionDecoder, ImmUnion} 261cee9cb8SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, Dispatch2Rs, DispatchQueue} 276ab6918fSYinan Xuimport xiangshan.backend.fu.PFEvent 287fa2c198SYinan Xuimport xiangshan.backend.rename.{Rename, RenameTableWrapper} 292b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 30b56f947eSYinan Xuimport xiangshan.frontend.{FtqRead, Ftq_RF_Components} 316ab6918fSYinan Xuimport xiangshan.mem.mdp.{LFST, SSIT, WaitTable} 320febc381SYinan Xuimport xiangshan.ExceptionNO._ 331cee9cb8SYinan Xuimport xiangshan.backend.exu.ExuConfig 341cee9cb8SYinan Xuimport xiangshan.mem.{LsqEnqCtrl, LsqEnqIO} 358921b337SYinan Xu 36f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 372e1be6e1SSteve Gou def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 389aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 39df5b4b8eSYinan Xu val redirect = Valid(new Redirect) 40f06ca0bfSLingrui98} 41f06ca0bfSLingrui98 422225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 43f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 442e1be6e1SSteve Gou 452e1be6e1SSteve Gou class RedirectGeneratorIO(implicit p: Parameters) extends XSBundle { 462e1be6e1SSteve Gou def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 475668a921SJiawei Lin val hartId = Input(UInt(8.W)) 48dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 496c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 509ed972adSLinJiawei val flush = Input(Bool()) 51b56f947eSYinan Xu val redirectPcRead = new FtqRead(UInt(VAddrBits.W)) 52884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 53faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 54de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 55e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 562e1be6e1SSteve Gou } 572e1be6e1SSteve Gou val io = IO(new RedirectGeneratorIO) 58884dbb3bSLinJiawei /* 59884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 60884dbb3bSLinJiawei | | | | | | | 61faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 6236d7aed5SLinJiawei | | 6336d7aed5SLinJiawei | | 6436d7aed5SLinJiawei | | Stage2 65884dbb3bSLinJiawei | | 66884dbb3bSLinJiawei redirect (flush backend) | 67884dbb3bSLinJiawei | | 68884dbb3bSLinJiawei === reg === | ======== 69884dbb3bSLinJiawei | | 70884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 71884dbb3bSLinJiawei | 72884dbb3bSLinJiawei redirect (send to frontend) 73884dbb3bSLinJiawei */ 74435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 759aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 76435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 77435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 78435a337cSYinan Xu else if (j == i) xs(i).valid 79435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 80435a337cSYinan Xu )).andR)) 81435a337cSYinan Xu resultOnehot 82dfde261eSljw } 83faf3cfa9SLinJiawei 84dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 85dfde261eSljw val redirect = Wire(Valid(new Redirect)) 86dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 87dfde261eSljw redirect.bits := exuOut.bits.redirect 88dfde261eSljw redirect 89dfde261eSljw } 90dfde261eSljw 91dfde261eSljw val jumpOut = io.exuMispredict.head 92435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 93435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 94f4b2089aSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush)) 95435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 96072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 97435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 98b56f947eSYinan Xu io.redirectPcRead.ptr := oldestRedirect.bits.ftqIdx 99b56f947eSYinan Xu io.redirectPcRead.offset := oldestRedirect.bits.ftqOffset 100dfde261eSljw 1016060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 102435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 103435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 104435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 105435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 106435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 107faf3cfa9SLinJiawei 108faf3cfa9SLinJiawei // stage1 -> stage2 10927c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 110faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 111faf3cfa9SLinJiawei 112072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 113072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 114b56f947eSYinan Xu val real_pc = io.redirectPcRead.data 115dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 116dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 117435a337cSYinan Xu val target = Mux(s1_isReplay, 118c88c3a2aSYinan Xu real_pc, // replay from itself 119dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 120dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1216060732cSLinJiawei snpc 122faf3cfa9SLinJiawei ) 123faf3cfa9SLinJiawei ) 1242b8b2e7aSWilliam Wang 1256f688dacSYinan Xu val stage2CfiUpdate = io.stage2Redirect.bits.cfiUpdate 1266f688dacSYinan Xu stage2CfiUpdate.pc := real_pc 1276f688dacSYinan Xu stage2CfiUpdate.pd := s1_pd 1282e1be6e1SSteve Gou // stage2CfiUpdate.predTaken := s1_redirect_bits_reg.cfiUpdate.predTaken 1296f688dacSYinan Xu stage2CfiUpdate.target := target 1302e1be6e1SSteve Gou // stage2CfiUpdate.taken := s1_redirect_bits_reg.cfiUpdate.taken 1312e1be6e1SSteve Gou // stage2CfiUpdate.isMisPred := s1_redirect_bits_reg.cfiUpdate.isMisPred 1326f688dacSYinan Xu 133005e809bSJiuyang Liu val s2_target = RegEnable(target, s1_redirect_valid_reg) 134005e809bSJiuyang Liu val s2_pc = RegEnable(real_pc, s1_redirect_valid_reg) 135005e809bSJiuyang Liu val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, s1_redirect_valid_reg) 1366f688dacSYinan Xu val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 1376f688dacSYinan Xu 1386f688dacSYinan Xu io.stage3Redirect.valid := s2_redirect_valid_reg 1396f688dacSYinan Xu io.stage3Redirect.bits := s2_redirect_bits_reg 1406f688dacSYinan Xu 141de169c67SWilliam Wang // get pc from ftq 142de169c67SWilliam Wang // valid only if redirect is caused by load violation 143de169c67SWilliam Wang // store_pc is used to update store set 144f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1452b8b2e7aSWilliam Wang 146de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 147de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 148de169c67SWilliam Wang // update wait table 149b56f947eSYinan Xu io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 150de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 151de169c67SWilliam Wang // update store set 152b56f947eSYinan Xu io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 153de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 154de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 155de169c67SWilliam Wang 15625ac26c6SWilliam Wang // // recover runahead checkpoint if redirect 15725ac26c6SWilliam Wang // if (!env.FPGAPlatform) { 15825ac26c6SWilliam Wang // val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 15925ac26c6SWilliam Wang // runahead_redirect.io.clock := clock 16025ac26c6SWilliam Wang // runahead_redirect.io.coreid := io.hartId 16125ac26c6SWilliam Wang // runahead_redirect.io.valid := io.stage3Redirect.valid 16225ac26c6SWilliam Wang // runahead_redirect.io.pc := s2_pc // for debug only 16325ac26c6SWilliam Wang // runahead_redirect.io.target_pc := s2_target // for debug only 16425ac26c6SWilliam Wang // runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 16525ac26c6SWilliam Wang // } 166884dbb3bSLinJiawei} 167884dbb3bSLinJiawei 1681cee9cb8SYinan Xuclass CtrlBlock(dpExuConfigs: Seq[Seq[Seq[ExuConfig]]])(implicit p: Parameters) extends LazyModule 1691ca0e4f3SYinan Xu with HasWritebackSink with HasWritebackSource { 1706ab6918fSYinan Xu val rob = LazyModule(new Rob) 1716ab6918fSYinan Xu 1726ab6918fSYinan Xu override def addWritebackSink(source: Seq[HasWritebackSource], index: Option[Seq[Int]]): HasWritebackSink = { 1736ab6918fSYinan Xu rob.addWritebackSink(Seq(this), Some(Seq(writebackSinks.length))) 1746ab6918fSYinan Xu super.addWritebackSink(source, index) 1756ab6918fSYinan Xu } 1766ab6918fSYinan Xu 1771cee9cb8SYinan Xu // duplicated dispatch2 here to avoid cross-module timing path loop. 1781cee9cb8SYinan Xu val dispatch2 = dpExuConfigs.map(c => LazyModule(new Dispatch2Rs(c))) 1796ab6918fSYinan Xu lazy val module = new CtrlBlockImp(this) 1806ab6918fSYinan Xu 1816ab6918fSYinan Xu override lazy val writebackSourceParams: Seq[WritebackSourceParams] = { 1826ab6918fSYinan Xu writebackSinksParams 1836ab6918fSYinan Xu } 1846ab6918fSYinan Xu override lazy val writebackSourceImp: HasWritebackSourceImp = module 1856ab6918fSYinan Xu 1866ab6918fSYinan Xu override def generateWritebackIO( 1876ab6918fSYinan Xu thisMod: Option[HasWritebackSource] = None, 1886ab6918fSYinan Xu thisModImp: Option[HasWritebackSourceImp] = None 1896ab6918fSYinan Xu ): Unit = { 1906ab6918fSYinan Xu module.io.writeback.zip(writebackSinksImp(thisMod, thisModImp)).foreach(x => x._1 := x._2) 1916ab6918fSYinan Xu } 1926ab6918fSYinan Xu} 1936ab6918fSYinan Xu 1946ab6918fSYinan Xuclass CtrlBlockImp(outer: CtrlBlock)(implicit p: Parameters) extends LazyModuleImp(outer) 1951ca0e4f3SYinan Xu with HasXSParameter 1961ca0e4f3SYinan Xu with HasCircularQueuePtrHelper 1971ca0e4f3SYinan Xu with HasWritebackSourceImp 1981ca0e4f3SYinan Xu with HasPerfEvents 1991ca0e4f3SYinan Xu{ 2006ab6918fSYinan Xu val writebackLengths = outer.writebackSinksParams.map(_.length) 2016ab6918fSYinan Xu 2028921b337SYinan Xu val io = IO(new Bundle { 2035668a921SJiawei Lin val hartId = Input(UInt(8.W)) 204b6900d94SYinan Xu val cpu_halt = Output(Bool()) 2055cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 2061cee9cb8SYinan Xu // to exu blocks 2072b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 2082b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2091cee9cb8SYinan Xu val rsReady = Vec(outer.dispatch2.map(_.module.io.out.length).sum, Input(Bool())) 2101cee9cb8SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 2111cee9cb8SYinan Xu val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W)) 2121cee9cb8SYinan Xu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 2131cee9cb8SYinan Xu val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 21466220144SYinan Xu // from int block 21566220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 21666220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 21766220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 21866220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 21966220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 2209aca92b9SYinan Xu val robio = new Bundle { 2211c2588aaSYinan Xu // to int block 2229aca92b9SYinan Xu val toCSR = new RobCSRIO 2233a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 2241c2588aaSYinan Xu // to mem block 2259aca92b9SYinan Xu val lsq = new RobLsqIO 2261c2588aaSYinan Xu } 2272b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 228edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 229edd6ddbcSwakafa val ctrlInfo = new Bundle { 2309aca92b9SYinan Xu val robFull = Input(Bool()) 231edd6ddbcSwakafa val intdqFull = Input(Bool()) 232edd6ddbcSwakafa val fpdqFull = Input(Bool()) 233edd6ddbcSwakafa val lsdqFull = Input(Bool()) 234edd6ddbcSwakafa } 235edd6ddbcSwakafa }) 2366ab6918fSYinan Xu val writeback = MixedVec(writebackLengths.map(num => Vec(num, Flipped(ValidIO(new ExuOutput))))) 23766220144SYinan Xu // redirect out 23866220144SYinan Xu val redirect = ValidIO(new Redirect) 23966220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 24066220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2418921b337SYinan Xu }) 2428921b337SYinan Xu 2436ab6918fSYinan Xu override def writebackSource: Option[Seq[Seq[Valid[ExuOutput]]]] = { 2446ab6918fSYinan Xu Some(io.writeback.map(writeback => { 2456ab6918fSYinan Xu val exuOutput = WireInit(writeback) 2466ab6918fSYinan Xu val timer = GTimer() 2476ab6918fSYinan Xu for ((wb_next, wb) <- exuOutput.zip(writeback)) { 2480dc4893dSYinan Xu wb_next.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(Seq(stage2Redirect, redirectForExu))) 2496ab6918fSYinan Xu wb_next.bits := RegNext(wb.bits) 2506ab6918fSYinan Xu wb_next.bits.uop.debugInfo.writebackTime := timer 2516ab6918fSYinan Xu } 2526ab6918fSYinan Xu exuOutput 2536ab6918fSYinan Xu })) 2546ab6918fSYinan Xu } 2556ab6918fSYinan Xu 2568921b337SYinan Xu val decode = Module(new DecodeStage) 2570febc381SYinan Xu val fusionDecoder = Module(new FusionDecoder) 2587fa2c198SYinan Xu val rat = Module(new RenameTableWrapper) 259980c1bc3SWilliam Wang val ssit = Module(new SSIT) 260980c1bc3SWilliam Wang val waittable = Module(new WaitTable) 2618921b337SYinan Xu val rename = Module(new Rename) 262694b0180SLinJiawei val dispatch = Module(new Dispatch) 2631ca0e4f3SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth)) 2641ca0e4f3SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth)) 2651ca0e4f3SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth)) 266884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 267873dc383SLingrui98 // jumpPc (2) + redirects (1) + loadPredUpdate (1) + jalr_target (1) + robFlush (1) 26888bc4f90SLingrui98 val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 6, 1, "BackendPC")) 2696ab6918fSYinan Xu val rob = outer.rob.module 2708921b337SYinan Xu 271b56f947eSYinan Xu pcMem.io.wen.head := RegNext(io.frontend.fromFtq.pc_mem_wen) 272b56f947eSYinan Xu pcMem.io.waddr.head := RegNext(io.frontend.fromFtq.pc_mem_waddr) 273b56f947eSYinan Xu pcMem.io.wdata.head := RegNext(io.frontend.fromFtq.pc_mem_wdata) 274b56f947eSYinan Xu 275b56f947eSYinan Xu 276b56f947eSYinan Xu pcMem.io.raddr.last := rob.io.flushOut.bits.ftqIdx.value 277b56f947eSYinan Xu val flushPC = pcMem.io.rdata.last.getPc(RegNext(rob.io.flushOut.bits.ftqOffset)) 278f4b2089aSYinan Xu 279f4b2089aSYinan Xu val flushRedirect = Wire(Valid(new Redirect)) 280f4b2089aSYinan Xu flushRedirect.valid := RegNext(rob.io.flushOut.valid) 281f4b2089aSYinan Xu flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid) 282f4b2089aSYinan Xu 283f4b2089aSYinan Xu val flushRedirectReg = Wire(Valid(new Redirect)) 284f4b2089aSYinan Xu flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 285005e809bSJiuyang Liu flushRedirectReg.bits := RegEnable(flushRedirect.bits, flushRedirect.valid) 286f4b2089aSYinan Xu 287f4b2089aSYinan Xu val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect) 2880dc4893dSYinan Xu // Redirect will be RegNext at ExuBlocks. 2890dc4893dSYinan Xu val redirectForExu = RegNextWithEnable(stage2Redirect) 290faf3cfa9SLinJiawei 29166220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 292dfde261eSljw val valid = x.valid && x.bits.redirectValid 2930dc4893dSYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(Seq(stage2Redirect, redirectForExu)) 294dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 295dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 296dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 297dfde261eSljw delayed 298faf3cfa9SLinJiawei }) 299c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 30066220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 3010dc4893dSYinan Xu !io.memoryViolation.bits.robIdx.needFlush(Seq(stage2Redirect, redirectForExu)), 302c1b37c81Sljw init = false.B 303c1b37c81Sljw ) 30466220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 305b56f947eSYinan Xu pcMem.io.raddr(2) := redirectGen.io.redirectPcRead.ptr.value 306b56f947eSYinan Xu redirectGen.io.redirectPcRead.data := pcMem.io.rdata(2).getPc(RegNext(redirectGen.io.redirectPcRead.offset)) 307b56f947eSYinan Xu pcMem.io.raddr(3) := redirectGen.io.memPredPcRead.ptr.value 308b56f947eSYinan Xu redirectGen.io.memPredPcRead.data := pcMem.io.rdata(3).getPc(RegNext(redirectGen.io.memPredPcRead.offset)) 3095668a921SJiawei Lin redirectGen.io.hartId := io.hartId 310dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 311c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 3126f688dacSYinan Xu redirectGen.io.flush := flushRedirect.valid 3138921b337SYinan Xu 314df5b4b8eSYinan Xu val frontendFlushValid = DelayN(flushRedirect.valid, 5) 315df5b4b8eSYinan Xu val frontendFlushBits = RegEnable(flushRedirect.bits, flushRedirect.valid) 316a1351e5dSJay // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 317a1351e5dSJay // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 318a1351e5dSJay // Thus, we make all flush reasons to behave the same as exceptions for frontend. 319884dbb3bSLinJiawei for (i <- 0 until CommitWidth) { 3206474c47fSYinan Xu // why flushOut: instructions with flushPipe are not commited to frontend 3216474c47fSYinan Xu // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 3226474c47fSYinan Xu val is_commit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !rob.io.flushOut.valid 323a1351e5dSJay io.frontend.toFtq.rob_commits(i).valid := RegNext(is_commit) 324a1351e5dSJay io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), is_commit) 325884dbb3bSLinJiawei } 326df5b4b8eSYinan Xu io.frontend.toFtq.redirect.valid := frontendFlushValid || redirectGen.io.stage2Redirect.valid 327df5b4b8eSYinan Xu io.frontend.toFtq.redirect.bits := Mux(frontendFlushValid, frontendFlushBits, redirectGen.io.stage2Redirect.bits) 328df5b4b8eSYinan Xu // Be careful here: 329df5b4b8eSYinan Xu // T0: flushRedirect.valid, exception.valid 330df5b4b8eSYinan Xu // T1: csr.redirect.valid 331df5b4b8eSYinan Xu // T2: csr.exception.valid 332df5b4b8eSYinan Xu // T3: csr.trapTarget 333df5b4b8eSYinan Xu // T4: ctrlBlock.trapTarget 334df5b4b8eSYinan Xu // T5: io.frontend.toFtq.stage2Redirect.valid 335df5b4b8eSYinan Xu val pc_from_csr = io.robio.toCSR.isXRet || DelayN(rob.io.exception.valid, 4) 336df5b4b8eSYinan Xu val rob_flush_pc = RegEnable(Mux(flushRedirect.bits.flushItself(), 337df5b4b8eSYinan Xu flushPC, // replay inst 338df5b4b8eSYinan Xu flushPC + 4.U // flush pipe 339df5b4b8eSYinan Xu ), flushRedirect.valid) 340df5b4b8eSYinan Xu val flushTarget = Mux(pc_from_csr, io.robio.toCSR.trapTarget, rob_flush_pc) 3412e1be6e1SSteve Gou when (frontendFlushValid) { 3422e1be6e1SSteve Gou io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 343df5b4b8eSYinan Xu io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegNext(flushTarget) 344a1351e5dSJay } 3452e1be6e1SSteve Gou 3462e1be6e1SSteve Gou 3476f688dacSYinan Xu val pendingRedirect = RegInit(false.B) 3486f688dacSYinan Xu when (stage2Redirect.valid) { 3496f688dacSYinan Xu pendingRedirect := true.B 350df5b4b8eSYinan Xu }.elsewhen (RegNext(io.frontend.toFtq.redirect.valid)) { 3516f688dacSYinan Xu pendingRedirect := false.B 3526f688dacSYinan Xu } 35366bcc42fSYinan Xu 3548921b337SYinan Xu decode.io.in <> io.frontend.cfVec 355fd7603d9SYinan Xu decode.io.csrCtrl := RegNext(io.csrCtrl) 356a0db5a4bSYinan Xu decode.io.intRat <> rat.io.intReadPorts 357a0db5a4bSYinan Xu decode.io.fpRat <> rat.io.fpReadPorts 358980c1bc3SWilliam Wang 359980c1bc3SWilliam Wang // memory dependency predict 360980c1bc3SWilliam Wang // when decode, send fold pc to mdp 361980c1bc3SWilliam Wang for (i <- 0 until DecodeWidth) { 362980c1bc3SWilliam Wang val mdp_foldpc = Mux( 363a0db5a4bSYinan Xu decode.io.out(i).fire, 364980c1bc3SWilliam Wang decode.io.in(i).bits.foldpc, 365980c1bc3SWilliam Wang rename.io.in(i).bits.cf.foldpc 366980c1bc3SWilliam Wang ) 367980c1bc3SWilliam Wang ssit.io.raddr(i) := mdp_foldpc 368980c1bc3SWilliam Wang waittable.io.raddr(i) := mdp_foldpc 369980c1bc3SWilliam Wang } 370980c1bc3SWilliam Wang // currently, we only update mdp info when isReplay 371980c1bc3SWilliam Wang ssit.io.update <> RegNext(redirectGen.io.memPredUpdate) 372980c1bc3SWilliam Wang ssit.io.csrCtrl := RegNext(io.csrCtrl) 373980c1bc3SWilliam Wang waittable.io.update <> RegNext(redirectGen.io.memPredUpdate) 374980c1bc3SWilliam Wang waittable.io.csrCtrl := RegNext(io.csrCtrl) 375980c1bc3SWilliam Wang 376980c1bc3SWilliam Wang // LFST lookup and update 377980c1bc3SWilliam Wang val lfst = Module(new LFST) 378980c1bc3SWilliam Wang lfst.io.redirect <> RegNext(io.redirect) 379980c1bc3SWilliam Wang lfst.io.storeIssue <> RegNext(io.stIn) 380980c1bc3SWilliam Wang lfst.io.csrCtrl <> RegNext(io.csrCtrl) 381980c1bc3SWilliam Wang lfst.io.dispatch <> dispatch.io.lfst 3822b8b2e7aSWilliam Wang 383ccfddc82SHaojin Tang rat.io.redirect := stage2Redirect.valid 3847fa2c198SYinan Xu rat.io.robCommits := rob.io.commits 3857fa2c198SYinan Xu rat.io.intRenamePorts := rename.io.intRenamePorts 3867fa2c198SYinan Xu rat.io.fpRenamePorts := rename.io.fpRenamePorts 3877fa2c198SYinan Xu rat.io.debug_int_rat <> io.debug_int_rat 3887fa2c198SYinan Xu rat.io.debug_fp_rat <> io.debug_fp_rat 3890412e00dSLinJiawei 3902b4e8253SYinan Xu // pipeline between decode and rename 391b424051cSYinan Xu for (i <- 0 until RenameWidth) { 3920febc381SYinan Xu // fusion decoder 3930febc381SYinan Xu val decodeHasException = io.frontend.cfVec(i).bits.exceptionVec(instrPageFault) || io.frontend.cfVec(i).bits.exceptionVec(instrAccessFault) 3940febc381SYinan Xu val disableFusion = decode.io.csrCtrl.singlestep 3950febc381SYinan Xu fusionDecoder.io.in(i).valid := io.frontend.cfVec(i).valid && !(decodeHasException || disableFusion) 3960febc381SYinan Xu fusionDecoder.io.in(i).bits := io.frontend.cfVec(i).bits.instr 3970febc381SYinan Xu if (i > 0) { 3980febc381SYinan Xu fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 3990febc381SYinan Xu } 4000febc381SYinan Xu 4010febc381SYinan Xu // Pipeline 4020febc381SYinan Xu val renamePipe = PipelineNext(decode.io.out(i), rename.io.in(i).ready, 4036f688dacSYinan Xu stage2Redirect.valid || pendingRedirect) 4040febc381SYinan Xu renamePipe.ready := rename.io.in(i).ready 4050febc381SYinan Xu rename.io.in(i).valid := renamePipe.valid && !fusionDecoder.io.clear(i) 4060febc381SYinan Xu rename.io.in(i).bits := renamePipe.bits 407a0db5a4bSYinan Xu rename.io.intReadPorts(i) := rat.io.intReadPorts(i).map(_.data) 408a0db5a4bSYinan Xu rename.io.fpReadPorts(i) := rat.io.fpReadPorts(i).map(_.data) 409a0db5a4bSYinan Xu rename.io.waittable(i) := RegEnable(waittable.io.rdata(i), decode.io.out(i).fire) 4100febc381SYinan Xu 4110febc381SYinan Xu if (i < RenameWidth - 1) { 4120febc381SYinan Xu // fusion decoder sees the raw decode info 4130febc381SYinan Xu fusionDecoder.io.dec(i) := renamePipe.bits.ctrl 4140febc381SYinan Xu rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 4150febc381SYinan Xu 4160febc381SYinan Xu // update the first RenameWidth - 1 instructions 4170febc381SYinan Xu decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 4180febc381SYinan Xu when (fusionDecoder.io.out(i).valid) { 4190febc381SYinan Xu fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits.ctrl) 4200febc381SYinan Xu // TODO: remove this dirty code for ftq update 4210febc381SYinan Xu val sameFtqPtr = rename.io.in(i).bits.cf.ftqPtr.value === rename.io.in(i + 1).bits.cf.ftqPtr.value 4220febc381SYinan Xu val ftqOffset0 = rename.io.in(i).bits.cf.ftqOffset 4230febc381SYinan Xu val ftqOffset1 = rename.io.in(i + 1).bits.cf.ftqOffset 4240febc381SYinan Xu val ftqOffsetDiff = ftqOffset1 - ftqOffset0 4250febc381SYinan Xu val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 4260febc381SYinan Xu val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 4270febc381SYinan Xu val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 4280febc381SYinan Xu val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 4290febc381SYinan Xu rename.io.in(i).bits.ctrl.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 4300febc381SYinan Xu XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 4310febc381SYinan Xu } 4320febc381SYinan Xu } 433b424051cSYinan Xu } 4348921b337SYinan Xu 435f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 4369aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 437980c1bc3SWilliam Wang rename.io.ssit <> ssit.io.rdata 438ccfddc82SHaojin Tang rename.io.debug_int_rat <> rat.io.debug_int_rat 439ccfddc82SHaojin Tang rename.io.debug_fp_rat <> rat.io.debug_fp_rat 4408921b337SYinan Xu 4412b4e8253SYinan Xu // pipeline between rename and dispatch 4422b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 443f4b2089aSYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid) 4442b4e8253SYinan Xu } 4452b4e8253SYinan Xu 4465668a921SJiawei Lin dispatch.io.hartId := io.hartId 447f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 4489aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 4492b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 4502b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 4512b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 4522b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 453d7dd1af1SLi Qianruo dispatch.io.singleStep := RegNext(io.csrCtrl.singlestep) 4540412e00dSLinJiawei 4550dc4893dSYinan Xu intDq.io.redirect <> redirectForExu 4560dc4893dSYinan Xu fpDq.io.redirect <> redirectForExu 4570dc4893dSYinan Xu lsDq.io.redirect <> redirectForExu 4582b4e8253SYinan Xu 4591cee9cb8SYinan Xu val dpqOut = intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 4601cee9cb8SYinan Xu io.dispatch <> dpqOut 4611cee9cb8SYinan Xu 4621cee9cb8SYinan Xu for (dp2 <- outer.dispatch2.map(_.module.io)) { 4631cee9cb8SYinan Xu dp2.redirect := redirectForExu 4641cee9cb8SYinan Xu if (dp2.readFpState.isDefined) { 4651cee9cb8SYinan Xu dp2.readFpState.get := DontCare 4661cee9cb8SYinan Xu } 4671cee9cb8SYinan Xu if (dp2.readIntState.isDefined) { 4681cee9cb8SYinan Xu dp2.readIntState.get := DontCare 4691cee9cb8SYinan Xu } 4701cee9cb8SYinan Xu if (dp2.enqLsq.isDefined) { 4711cee9cb8SYinan Xu val lsqCtrl = Module(new LsqEnqCtrl) 4721cee9cb8SYinan Xu lsqCtrl.io.redirect <> redirectForExu 4731cee9cb8SYinan Xu lsqCtrl.io.enq <> dp2.enqLsq.get 4741cee9cb8SYinan Xu lsqCtrl.io.lcommit := rob.io.lsq.lcommit 4751cee9cb8SYinan Xu lsqCtrl.io.scommit := io.sqDeq 4761cee9cb8SYinan Xu lsqCtrl.io.lqCancelCnt := io.lqCancelCnt 4771cee9cb8SYinan Xu lsqCtrl.io.sqCancelCnt := io.sqCancelCnt 4781cee9cb8SYinan Xu io.enqLsq <> lsqCtrl.io.enqLsq 4791cee9cb8SYinan Xu } 4801cee9cb8SYinan Xu } 4811cee9cb8SYinan Xu for ((dp2In, i) <- outer.dispatch2.flatMap(_.module.io.in).zipWithIndex) { 4821cee9cb8SYinan Xu dp2In.valid := dpqOut(i).valid 4831cee9cb8SYinan Xu dp2In.bits := dpqOut(i).bits 4841cee9cb8SYinan Xu // override ready here to avoid cross-module loop path 4851cee9cb8SYinan Xu dpqOut(i).ready := dp2In.ready 4861cee9cb8SYinan Xu } 4871cee9cb8SYinan Xu for ((dp2Out, i) <- outer.dispatch2.flatMap(_.module.io.out).zipWithIndex) { 4881cee9cb8SYinan Xu dp2Out.ready := io.rsReady(i) 4891cee9cb8SYinan Xu } 4903fae98acSYinan Xu 491f973ab00SYinan Xu val pingpong = RegInit(false.B) 492f973ab00SYinan Xu pingpong := !pingpong 493b56f947eSYinan Xu pcMem.io.raddr(0) := intDq.io.deqNext(0).cf.ftqPtr.value 494b56f947eSYinan Xu pcMem.io.raddr(1) := intDq.io.deqNext(2).cf.ftqPtr.value 495b56f947eSYinan Xu val jumpPcRead0 = pcMem.io.rdata(0).getPc(RegNext(intDq.io.deqNext(0).cf.ftqOffset)) 496b56f947eSYinan Xu val jumpPcRead1 = pcMem.io.rdata(1).getPc(RegNext(intDq.io.deqNext(2).cf.ftqOffset)) 497b56f947eSYinan Xu io.jumpPc := Mux(pingpong && (exuParameters.AluCnt > 2).B, jumpPcRead1, jumpPcRead0) 498873dc383SLingrui98 val jalrTargetReadPtr = Mux(pingpong && (exuParameters.AluCnt > 2).B, 499*f70fe10fSYinan Xu io.dispatch(2).bits.cf.ftqPtr, 500*f70fe10fSYinan Xu io.dispatch(0).bits.cf.ftqPtr) 501873dc383SLingrui98 pcMem.io.raddr(4) := (jalrTargetReadPtr + 1.U).value 502873dc383SLingrui98 val jalrTargetRead = pcMem.io.rdata(4).startAddr 503873dc383SLingrui98 val read_from_newest_entry = RegNext(jalrTargetReadPtr) === RegNext(io.frontend.fromFtq.newest_entry_ptr) 504873dc383SLingrui98 io.jalr_target := Mux(read_from_newest_entry, RegNext(io.frontend.fromFtq.newest_entry_target), jalrTargetRead) 5057fa2c198SYinan Xu 5065668a921SJiawei Lin rob.io.hartId := io.hartId 507b6900d94SYinan Xu io.cpu_halt := DelayN(rob.io.cpu_halt, 5) 5089aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 5096ab6918fSYinan Xu outer.rob.generateWritebackIO(Some(outer), Some(this)) 5100412e00dSLinJiawei 5115cbe3dbdSLingrui98 io.redirect <> stage2Redirect 5120412e00dSLinJiawei 5139aca92b9SYinan Xu // rob to int block 5149aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 5159aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 5169aca92b9SYinan Xu io.robio.exception := rob.io.exception 5179aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 5182b4e8253SYinan Xu 5199aca92b9SYinan Xu // rob to mem block 5209aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 521edd6ddbcSwakafa 5229aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 5232b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 5242b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 5252b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 526cd365d4cSrvcoresjw 527cd365d4cSrvcoresjw val pfevent = Module(new PFEvent) 5281ca0e4f3SYinan Xu pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 529cd365d4cSrvcoresjw val csrevents = pfevent.io.hpmevent.slice(8,16) 5301ca0e4f3SYinan Xu 531cd365d4cSrvcoresjw val perfinfo = IO(new Bundle(){ 5321ca0e4f3SYinan Xu val perfEventsRs = Input(Vec(NumRs, new PerfEvent)) 5331ca0e4f3SYinan Xu val perfEventsEu0 = Input(Vec(6, new PerfEvent)) 5341ca0e4f3SYinan Xu val perfEventsEu1 = Input(Vec(6, new PerfEvent)) 535cd365d4cSrvcoresjw }) 536cd365d4cSrvcoresjw 5371ca0e4f3SYinan Xu val allPerfEvents = Seq(decode, rename, dispatch, intDq, fpDq, lsDq, rob).flatMap(_.getPerf) 5381ca0e4f3SYinan Xu val hpmEvents = allPerfEvents ++ perfinfo.perfEventsEu0 ++ perfinfo.perfEventsEu1 ++ perfinfo.perfEventsRs 5391ca0e4f3SYinan Xu val perfEvents = HPerfMonitor(csrevents, hpmEvents).getPerfEvents 5401ca0e4f3SYinan Xu generatePerfEvent() 5418921b337SYinan Xu} 542