xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision f56a77d441ce51083f591ab776fb7102399ebde0)
124519898SXuan Hu/***************************************************************************************
224519898SXuan Hu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
324519898SXuan Hu* Copyright (c) 2020-2021 Peng Cheng Laboratory
424519898SXuan Hu*
524519898SXuan Hu* XiangShan is licensed under Mulan PSL v2.
624519898SXuan Hu* You can use this software according to the terms and conditions of the Mulan PSL v2.
724519898SXuan Hu* You may obtain a copy of Mulan PSL v2 at:
824519898SXuan Hu*          http://license.coscl.org.cn/MulanPSL2
924519898SXuan Hu*
1024519898SXuan Hu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1124519898SXuan Hu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1224519898SXuan Hu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1324519898SXuan Hu*
1424519898SXuan Hu* See the Mulan PSL v2 for more details.
1524519898SXuan Hu***************************************************************************************/
1624519898SXuan Hu
1724519898SXuan Hupackage xiangshan.backend
1824519898SXuan Hu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2024519898SXuan Huimport chisel3._
2124519898SXuan Huimport chisel3.util._
2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
2324519898SXuan Huimport utility._
2424519898SXuan Huimport utils._
2524519898SXuan Huimport xiangshan.ExceptionNO._
2624519898SXuan Huimport xiangshan._
270a7d1d5cSxiaofeibaoimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, ExuVec, StaticInst, TrapInstInfo}
282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator}
290a7d1d5cSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{FpData, IntData, V0Data, VAddrData, VecData, VlData}
3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder}
3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue}
320a7d1d5cSxiaofeibaoimport xiangshan.backend.dispatch.NewDispatch
3324519898SXuan Huimport xiangshan.backend.fu.PFEvent
345110577fSZiyue Zhangimport xiangshan.backend.fu.vector.Bundles.{VType, Vl}
3515ed99a7SXuan Huimport xiangshan.backend.fu.wrapper.CSRToDecode
36870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator}
3783ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
386ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components}
390a7d1d5cSxiaofeibaoimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
4015ed99a7SXuan Huimport xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler}
414907ec88Schengguanghuiimport xiangshan.backend.trace._
4224519898SXuan Hu
4324519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
4424519898SXuan Hu  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
4524519898SXuan Hu  val redirect = Valid(new Redirect)
469342624fSGao-Zeyu  val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr))
479342624fSGao-Zeyu  val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W))
4824519898SXuan Hu}
4924519898SXuan Hu
5024519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule {
511ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
521ca4a39dSXuan Hu
5324519898SXuan Hu  val rob = LazyModule(new Rob(params))
5424519898SXuan Hu
5524519898SXuan Hu  lazy val module = new CtrlBlockImp(this)(p, params)
5624519898SXuan Hu
576f483f86SXuan Hu  val gpaMem = LazyModule(new GPAMem())
5824519898SXuan Hu}
5924519898SXuan Hu
6024519898SXuan Huclass CtrlBlockImp(
6124519898SXuan Hu  override val wrapper: CtrlBlock
6224519898SXuan Hu)(implicit
6324519898SXuan Hu  p: Parameters,
6424519898SXuan Hu  params: BackendParams
6524519898SXuan Hu) extends LazyModuleImp(wrapper)
6624519898SXuan Hu  with HasXSParameter
6724519898SXuan Hu  with HasCircularQueuePtrHelper
6824519898SXuan Hu  with HasPerfEvents
6985a8d7caSZehao Liu  with HasCriticalErrors
7024519898SXuan Hu{
7124519898SXuan Hu  val pcMemRdIndexes = new NamedIndexes(Seq(
7224519898SXuan Hu    "redirect"  -> 1,
7324519898SXuan Hu    "memPred"   -> 1,
7424519898SXuan Hu    "robFlush"  -> 1,
75c37914a4Sxiaofeibao    "bjuPc"     -> params.BrhCnt,
76c37914a4Sxiaofeibao    "bjuTarget" -> params.BrhCnt,
7724519898SXuan Hu    "load"      -> params.LduCnt,
78b133b458SXuan Hu    "hybrid"    -> params.HyuCnt,
794907ec88Schengguanghui    "store"     -> (if(EnableStorePrefetchSMS) params.StaCnt else 0),
804907ec88Schengguanghui    "trace"     -> TraceGroupNum
8124519898SXuan Hu  ))
8224519898SXuan Hu
8324519898SXuan Hu  private val numPcMemReadForExu = params.numPcReadPort
8424519898SXuan Hu  private val numPcMemRead = pcMemRdIndexes.maxIdx
8524519898SXuan Hu
8629dbac5aSsinsanction  // now pcMem read for exu is moved to PcTargetMem (OG0)
8724519898SXuan Hu  println(s"pcMem read num: $numPcMemRead")
8824519898SXuan Hu  println(s"pcMem read num for exu: $numPcMemReadForExu")
8924519898SXuan Hu
9024519898SXuan Hu  val io = IO(new CtrlBlockIO())
9124519898SXuan Hu
920a7d1d5cSxiaofeibao  val dispatch = Module(new NewDispatch)
936f483f86SXuan Hu  val gpaMem = wrapper.gpaMem.module
9424519898SXuan Hu  val decode = Module(new DecodeStage)
9524519898SXuan Hu  val fusionDecoder = Module(new FusionDecoder)
9624519898SXuan Hu  val rat = Module(new RenameTableWrapper)
9724519898SXuan Hu  val rename = Module(new Rename)
9824519898SXuan Hu  val redirectGen = Module(new RedirectGenerator)
999477429fSsinceforYy  private def hasRen: Boolean = true
1009477429fSsinceforYy  private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen))
10124519898SXuan Hu  private val rob = wrapper.rob.module
10224519898SXuan Hu  private val memCtrl = Module(new MemCtrl(params))
10324519898SXuan Hu
10424519898SXuan Hu  private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable
10524519898SXuan Hu
10624519898SXuan Hu  private val s0_robFlushRedirect = rob.io.flushOut
10724519898SXuan Hu  private val s1_robFlushRedirect = Wire(Valid(new Redirect))
1085f8b6c9eSsinceforYy  s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B)
10924519898SXuan Hu  s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid)
11024519898SXuan Hu
1119477429fSsinceforYy  pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid
11224519898SXuan Hu  pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value
113a2fa0ad9Sxiaofeibao  private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).startAddr + (RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid) << instOffsetBits)
11424519898SXuan Hu  private val s3_redirectGen = redirectGen.io.stage2Redirect
11524519898SXuan Hu  private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen)
11624519898SXuan Hu  private val s2_s4_pendingRedirectValid = RegInit(false.B)
11724519898SXuan Hu  when (s1_s3_redirect.valid) {
11824519898SXuan Hu    s2_s4_pendingRedirectValid := true.B
1195f8b6c9eSsinceforYy  }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) {
12024519898SXuan Hu    s2_s4_pendingRedirectValid := false.B
12124519898SXuan Hu  }
12224519898SXuan Hu
12324519898SXuan Hu  // Redirect will be RegNext at ExuBlocks and IssueBlocks
12424519898SXuan Hu  val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect)
12524519898SXuan Hu  val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect)
12624519898SXuan Hu
12724519898SXuan Hu  private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => {
12824519898SXuan Hu    val valid = x.valid
12954c6d89dSxiaofeibao-xjtu    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
13024519898SXuan Hu    val delayed = Wire(Valid(new ExuOutput(x.bits.params)))
1315f8b6c9eSsinceforYy    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
13224519898SXuan Hu    delayed.bits := RegEnable(x.bits, x.valid)
13396e858baSXuan Hu    delayed.bits.debugInfo.writebackTime := GTimer()
13424519898SXuan Hu    delayed
13583ba63b3SXuan Hu  }).toSeq
136bd5909d0Sxiaofeibao-xjtu  private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData))
137bd5909d0Sxiaofeibao-xjtu  delayedWriteBack.zipWithIndex.map{ case (x,i) =>
138bd5909d0Sxiaofeibao-xjtu    x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid)
139bd5909d0Sxiaofeibao-xjtu    x.bits := delayedNotFlushedWriteBack(i).bits
140bd5909d0Sxiaofeibao-xjtu  }
141571677c9Sxiaofeibao-xjtu  val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
142571677c9Sxiaofeibao-xjtu  delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x =>
143571677c9Sxiaofeibao-xjtu    x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) ||
1447e0f64b0SGuanghui Cheng      (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B)
145571677c9Sxiaofeibao-xjtu  }
14624519898SXuan Hu
14785f51ecaSxiaofeibao-xjtu  val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu)
14847c01b71Sxiaofeibao-xjtu  val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler])
1495e7a1fcaSxiaofeibao  val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler])
15047c01b71Sxiaofeibao-xjtu  val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler])
151618b89e6Slewislzh  val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress)
152618b89e6Slewislzh  val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf)
153618b89e6Slewislzh  val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf)
15447c01b71Sxiaofeibao-xjtu  val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu)
15585f51ecaSxiaofeibao-xjtu  private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => {
15685f51ecaSxiaofeibao-xjtu    val valid = x.valid
15785f51ecaSxiaofeibao-xjtu    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
15885f51ecaSxiaofeibao-xjtu    val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W)))
1595f8b6c9eSsinceforYy    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
160618b89e6Slewislzh    val isIntSche = intCanCompress.contains(x)
1615e7a1fcaSxiaofeibao    val isFpSche = fpScheWbData.contains(x)
16247c01b71Sxiaofeibao-xjtu    val isVfSche = vfScheWbData.contains(x)
16347c01b71Sxiaofeibao-xjtu    val isMemVload = memVloadWbData.contains(x)
164618b89e6Slewislzh    val isi2v = i2vWbData.contains(x)
165618b89e6Slewislzh    val isf2v = f2vWbData.contains(x)
166618b89e6Slewislzh    val canSameRobidxWbData = if(isVfSche) {
167618b89e6Slewislzh      i2vWbData ++ f2vWbData ++ vfScheWbData
168618b89e6Slewislzh    } else if(isi2v) {
169618b89e6Slewislzh      intCanCompress ++ fpScheWbData ++ vfScheWbData
170618b89e6Slewislzh    } else if (isf2v) {
171618b89e6Slewislzh      intCanCompress ++ fpScheWbData ++ vfScheWbData
172618b89e6Slewislzh    } else if (isIntSche) {
173618b89e6Slewislzh      intCanCompress ++ fpScheWbData
1745e7a1fcaSxiaofeibao    } else if (isFpSche) {
175618b89e6Slewislzh      intCanCompress ++ fpScheWbData
17647c01b71Sxiaofeibao-xjtu    }  else if (isMemVload) {
17747c01b71Sxiaofeibao-xjtu      memVloadWbData
17847c01b71Sxiaofeibao-xjtu    } else {
17947c01b71Sxiaofeibao-xjtu      Seq(x)
18047c01b71Sxiaofeibao-xjtu    }
18147c01b71Sxiaofeibao-xjtu    val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => {
18285f51ecaSxiaofeibao-xjtu      val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
18385f51ecaSxiaofeibao-xjtu      (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder
18485f51ecaSxiaofeibao-xjtu    }).toSeq)
18541dbbdfdSsinceforYy    delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid)
18685f51ecaSxiaofeibao-xjtu    delayed
18785f51ecaSxiaofeibao-xjtu  }).toSeq
18885f51ecaSxiaofeibao-xjtu
18924519898SXuan Hu  private val exuPredecode = VecInit(
19054c6d89dSxiaofeibao-xjtu    io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq
19124519898SXuan Hu  )
19224519898SXuan Hu
19354c6d89dSxiaofeibao-xjtu  private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => {
19424519898SXuan Hu    val out = Wire(Valid(new Redirect()))
19554c6d89dSxiaofeibao-xjtu    out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
19624519898SXuan Hu    out.bits := x.bits.redirect.get.bits
197a63155a6SXuan Hu    out.bits.debugIsCtrl := true.B
198a63155a6SXuan Hu    out.bits.debugIsMemVio := false.B
1997da4513bSxiaofeibao    // for fix timing, next cycle assgin
2007da4513bSxiaofeibao    out.bits.cfiUpdate.backendIAF := false.B
2017da4513bSxiaofeibao    out.bits.cfiUpdate.backendIPF := false.B
2027da4513bSxiaofeibao    out.bits.cfiUpdate.backendIGPF := false.B
20324519898SXuan Hu    out
20483ba63b3SXuan Hu  }).toSeq
20554c6d89dSxiaofeibao-xjtu  private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects)
20654c6d89dSxiaofeibao-xjtu  private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects)
20754c6d89dSxiaofeibao-xjtu  private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode)
20824519898SXuan Hu
20924519898SXuan Hu  private val memViolation = io.fromMem.violation
21024519898SXuan Hu  val loadReplay = Wire(ValidIO(new Redirect))
21154c6d89dSxiaofeibao-xjtu  loadReplay.valid := GatedValidRegNext(memViolation.valid)
21224519898SXuan Hu  loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid)
213a63155a6SXuan Hu  loadReplay.bits.debugIsCtrl := false.B
214a63155a6SXuan Hu  loadReplay.bits.debugIsMemVio := true.B
21524519898SXuan Hu
21654c6d89dSxiaofeibao-xjtu  pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid
21754c6d89dSxiaofeibao-xjtu  pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value
21854c6d89dSxiaofeibao-xjtu  pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid
21954c6d89dSxiaofeibao-xjtu  pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value
220a2fa0ad9Sxiaofeibao  redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).startAddr + (RegEnable(memViolation.bits.stFtqOffset, memViolation.valid) << instOffsetBits)
22124519898SXuan Hu
222c37914a4Sxiaofeibao  for ((pcMemIdx, i) <- pcMemRdIndexes("bjuPc").zipWithIndex) {
223c37914a4Sxiaofeibao    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i)
224c37914a4Sxiaofeibao    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value
225c37914a4Sxiaofeibao    val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(i)
226c37914a4Sxiaofeibao    pcMem.io.ren.get(pcMemIdx) := ren
227c37914a4Sxiaofeibao    pcMem.io.raddr(pcMemIdx) := raddr
228a2fa0ad9Sxiaofeibao    io.toDataPath.pcToDataPathIO.toDataPathPC(i) := pcMem.io.rdata(pcMemIdx).startAddr
229c37914a4Sxiaofeibao  }
230c37914a4Sxiaofeibao
231*f56a77d4Sxiaofeibao  val newestEn = RegNext(io.frontend.fromFtq.newest_entry_en)
232*f56a77d4Sxiaofeibao  val newestTarget = RegEnable(io.frontend.fromFtq.newest_entry_target, io.frontend.fromFtq.newest_entry_en)
233*f56a77d4Sxiaofeibao  val newestPtr = RegEnable(io.frontend.fromFtq.newest_entry_ptr, io.frontend.fromFtq.newest_entry_en)
234*f56a77d4Sxiaofeibao  val newestTargetNext = RegEnable(newestTarget, newestEn)
235c37914a4Sxiaofeibao  for ((pcMemIdx, i) <- pcMemRdIndexes("bjuTarget").zipWithIndex) {
236c37914a4Sxiaofeibao    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i)
237*f56a77d4Sxiaofeibao    val baseAddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value
238c37914a4Sxiaofeibao    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value + 1.U
239c37914a4Sxiaofeibao    pcMem.io.ren.get(pcMemIdx) := ren
240c37914a4Sxiaofeibao    pcMem.io.raddr(pcMemIdx) := raddr
241*f56a77d4Sxiaofeibao    val needNewest = RegNext(baseAddr === newestPtr.value)
242*f56a77d4Sxiaofeibao    io.toDataPath.pcToDataPathIO.toDataPathTargetPC(i) := Mux(needNewest, newestTargetNext, pcMem.io.rdata(pcMemIdx).startAddr)
243c37914a4Sxiaofeibao  }
244c37914a4Sxiaofeibao
245c37914a4Sxiaofeibao  val baseIdx = params.BrhCnt
24624519898SXuan Hu  for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) {
2478241cb85SXuan Hu    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
248c37914a4Sxiaofeibao    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(baseIdx+i)
249c37914a4Sxiaofeibao    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(baseIdx+i).value
250c37914a4Sxiaofeibao    val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(baseIdx+i)
251c37914a4Sxiaofeibao    pcMem.io.ren.get(pcMemIdx) := ren
252c37914a4Sxiaofeibao    pcMem.io.raddr(pcMemIdx) := raddr
253a2fa0ad9Sxiaofeibao    io.toDataPath.pcToDataPathIO.toDataPathPC(baseIdx+i) := pcMem.io.rdata(pcMemIdx).startAddr
25424519898SXuan Hu  }
25524519898SXuan Hu
256b133b458SXuan Hu  for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) {
2578241cb85SXuan Hu    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
25854c6d89dSxiaofeibao-xjtu    pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid
259b133b458SXuan Hu    pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value
260a2fa0ad9Sxiaofeibao    io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid) << instOffsetBits)
261b133b458SXuan Hu  }
262b133b458SXuan Hu
2634b0d80d8SXuan Hu  if (EnableStorePrefetchSMS) {
2644b0d80d8SXuan Hu    for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) {
26554c6d89dSxiaofeibao-xjtu      pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid
2664b0d80d8SXuan Hu      pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value
267a2fa0ad9Sxiaofeibao      io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid) << instOffsetBits)
2684b0d80d8SXuan Hu    }
2694b0d80d8SXuan Hu  } else {
27083ba63b3SXuan Hu    io.memStPcRead.foreach(_.data := 0.U)
2714b0d80d8SXuan Hu  }
2724b0d80d8SXuan Hu
2734907ec88Schengguanghui  /**
2744907ec88Schengguanghui   * trace begin
2754907ec88Schengguanghui   */
2764907ec88Schengguanghui  val trace = Module(new Trace)
277c308d936Schengguanghui  trace.io.in.fromEncoder.stall  := io.traceCoreInterface.fromEncoder.stall
278c308d936Schengguanghui  trace.io.in.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable
279c308d936Schengguanghui  trace.io.in.fromRob            := rob.io.trace.traceCommitInfo
280c308d936Schengguanghui  rob.io.trace.blockCommit       := trace.io.out.blockRobCommit
2814907ec88Schengguanghui
2824907ec88Schengguanghui  for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) {
283c308d936Schengguanghui    val traceValid = trace.toPcMem.blocks(i).valid
2844907ec88Schengguanghui    pcMem.io.ren.get(pcMemIdx) := traceValid
285c308d936Schengguanghui    pcMem.io.raddr(pcMemIdx) := trace.toPcMem.blocks(i).bits.ftqIdx.get.value
286c308d936Schengguanghui    trace.io.in.fromPcMem(i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(trace.toPcMem.blocks(i).bits.ftqOffset.get, traceValid))
2874907ec88Schengguanghui  }
2884907ec88Schengguanghui
2898cbf000bSchengguanghui  // Trap/Xret only occur in block(0).
290c308d936Schengguanghui  val tracePriv = Mux(Itype.isTrapOrXret(trace.toEncoder.blocks(0).bits.tracePipe.itype),
291c308d936Schengguanghui    io.fromCSR.traceCSR.lastPriv,
292c308d936Schengguanghui    io.fromCSR.traceCSR.currentPriv
293c308d936Schengguanghui  )
2943ad9f3ddSchengguanghui  io.traceCoreInterface.toEncoder.trap.cause := io.fromCSR.traceCSR.cause.asUInt
2953ad9f3ddSchengguanghui  io.traceCoreInterface.toEncoder.trap.tval  := io.fromCSR.traceCSR.tval.asUInt
296c308d936Schengguanghui  io.traceCoreInterface.toEncoder.priv       := tracePriv
2973ad9f3ddSchengguanghui  (0 until TraceGroupNum).foreach(i => {
2983ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).valid := trace.io.out.toEncoder.blocks(i).valid
2993ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.iaddr := trace.io.out.toEncoder.blocks(i).bits.iaddr.getOrElse(0.U)
3003ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.itype := trace.io.out.toEncoder.blocks(i).bits.tracePipe.itype
3013ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.iretire := trace.io.out.toEncoder.blocks(i).bits.tracePipe.iretire
3023ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.ilastsize := trace.io.out.toEncoder.blocks(i).bits.tracePipe.ilastsize
3033ad9f3ddSchengguanghui  })
3044907ec88Schengguanghui  /**
3054907ec88Schengguanghui   * trace end
3064907ec88Schengguanghui   */
3074907ec88Schengguanghui
3084907ec88Schengguanghui
30924519898SXuan Hu  redirectGen.io.hartId := io.fromTop.hartId
31054c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid)
31154c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid)
3127da4513bSxiaofeibao  redirectGen.io.instrAddrTransType := RegNext(io.fromCSR.instrAddrTransType)
31354c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid)
31454c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid)
31524519898SXuan Hu  redirectGen.io.loadReplay <> loadReplay
316a2fa0ad9Sxiaofeibao  val loadRedirectOffset = Mux(memViolation.bits.flushItself(), 0.U, Mux(memViolation.bits.isRVC, 2.U, 4.U))
317a2fa0ad9Sxiaofeibao  val loadRedirectPcFtqOffset = RegEnable((memViolation.bits.ftqOffset << instOffsetBits).asUInt +& loadRedirectOffset, memViolation.valid)
318a2fa0ad9Sxiaofeibao  val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).startAddr + loadRedirectPcFtqOffset
319a2fa0ad9Sxiaofeibao
32054c6d89dSxiaofeibao-xjtu  redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead
321a2fa0ad9Sxiaofeibao  val load_target = loadRedirectPcRead
32254c6d89dSxiaofeibao-xjtu  redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target
32324519898SXuan Hu
32454c6d89dSxiaofeibao-xjtu  redirectGen.io.robFlush := s1_robFlushRedirect
32524519898SXuan Hu
326ff7f931dSXuan Hu  val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4)
3275f8b6c9eSsinceforYy  val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead)
32824519898SXuan Hu  val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ??
32924519898SXuan Hu  // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit.
33024519898SXuan Hu  // Flushes to frontend may be delayed by some cycles and commit before flush causes errors.
33124519898SXuan Hu  // Thus, we make all flush reasons to behave the same as exceptions for frontend.
33224519898SXuan Hu  for (i <- 0 until CommitWidth) {
33324519898SXuan Hu    // why flushOut: instructions with flushPipe are not commited to frontend
33424519898SXuan Hu    // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend.
33524519898SXuan Hu    val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid
3365f8b6c9eSsinceforYy    io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit)
33724519898SXuan Hu    io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit)
33824519898SXuan Hu  }
339ff7f931dSXuan Hu  io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid
340ff7f931dSXuan Hu  io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits)
341ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid
342ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid))
3439342624fSGao-Zeyu
34454c6d89dSxiaofeibao-xjtu  //jmp/brh, sel oldest first, only use one read port
34554c6d89dSxiaofeibao-xjtu  io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
34654c6d89dSxiaofeibao-xjtu  io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid)
3479342624fSGao-Zeyu  //loadreplay
348ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
3499342624fSGao-Zeyu  io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx
3509342624fSGao-Zeyu  //exception
351ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead
3529342624fSGao-Zeyu  io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx
35305cc2a4eSXuan Hu
35424519898SXuan Hu  // Be careful here:
35524519898SXuan Hu  // T0: rob.io.flushOut, s0_robFlushRedirect
35624519898SXuan Hu  // T1: s1_robFlushRedirect, rob.io.exception.valid
35724519898SXuan Hu  // T2: csr.redirect.valid
35824519898SXuan Hu  // T3: csr.exception.valid
35924519898SXuan Hu  // T4: csr.trapTarget
36024519898SXuan Hu  // T5: ctrlBlock.trapTarget
36124519898SXuan Hu  // T6: io.frontend.toFtq.stage2Redirect.valid
36224519898SXuan Hu  val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(),
36324519898SXuan Hu    s1_robFlushPc, // replay inst
364870f462dSXuan Hu    s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe
36524519898SXuan Hu  ), s1_robFlushRedirect.valid)
36624519898SXuan Hu  private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4)
367dcdd1406SXuan Hu  private val s5_trapTargetFromCsr = io.robio.csr.trapTarget
36824519898SXuan Hu
369c1b28b66STang Haojin  val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc)
370c1b28b66STang Haojin  val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B)
371c1b28b66STang Haojin  val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B)
372c1b28b66STang Haojin  val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B)
373ff7f931dSXuan Hu  when (s6_flushFromRobValid) {
37424519898SXuan Hu    io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush
37574f21f21SsinceforYy    io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead)
376c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead)
377c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead)
378c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead)
37924519898SXuan Hu  }
38024519898SXuan Hu
3816f483f86SXuan Hu  for (i <- 0 until DecodeWidth) {
3826f483f86SXuan Hu    gpaMem.io.fromIFU := io.frontend.fromIfu
3836f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid
3846f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr
3856f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset
3866f483f86SXuan Hu  }
3876f483f86SXuan Hu
38824519898SXuan Hu  // vtype commit
38915ed99a7SXuan Hu  decode.io.fromCSR := io.fromCSR.toDecode
390d275ad0eSZiyue Zhang  decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType
391d275ad0eSZiyue Zhang  decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType
392d275ad0eSZiyue Zhang  decode.io.fromRob.commitVType := rob.io.toDecode.commitVType
393d275ad0eSZiyue Zhang  decode.io.fromRob.walkVType := rob.io.toDecode.walkVType
39424519898SXuan Hu
395e25c13faSXuan Hu  decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid
39624519898SXuan Hu
397d19fa3e9Sxiaofeibao-xjtu  // add decode Buf for in.ready better timing
398d19fa3e9Sxiaofeibao-xjtu  val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst))
399d19fa3e9Sxiaofeibao-xjtu  val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B)))
400d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontend = io.frontend.cfVec
401d19fa3e9Sxiaofeibao-xjtu  val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready))
402d19fa3e9Sxiaofeibao-xjtu  val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
403d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready))
404d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
405d19fa3e9Sxiaofeibao-xjtu  if (backendParams.debugEn) {
406d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeBufNotAccept)
407d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeBufAcceptNum)
408d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeFromFrontendNotAccept)
409d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeFromFrontendAcceptNum)
410d19fa3e9Sxiaofeibao-xjtu  }
411d19fa3e9Sxiaofeibao-xjtu  val a = decodeBufNotAccept.drop(2)
412d19fa3e9Sxiaofeibao-xjtu  for (i <- 0 until DecodeWidth) {
413d19fa3e9Sxiaofeibao-xjtu    // decodeBufValid update
414d19fa3e9Sxiaofeibao-xjtu    when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
415d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := false.B
416d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
417d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum))
418d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
419d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid)
420d19fa3e9Sxiaofeibao-xjtu    }
421d19fa3e9Sxiaofeibao-xjtu    // decodeBufBits update
422d19fa3e9Sxiaofeibao-xjtu    when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
423d19fa3e9Sxiaofeibao-xjtu      decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum)
424d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
425d19fa3e9Sxiaofeibao-xjtu      decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits)
426d19fa3e9Sxiaofeibao-xjtu    }
427d19fa3e9Sxiaofeibao-xjtu  }
428d19fa3e9Sxiaofeibao-xjtu  val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst))
429d19fa3e9Sxiaofeibao-xjtu  decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits))
430d19fa3e9Sxiaofeibao-xjtu  decode.io.in.zipWithIndex.foreach { case (decodeIn, i) =>
431d19fa3e9Sxiaofeibao-xjtu    decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid)
432d19fa3e9Sxiaofeibao-xjtu    decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect
433d19fa3e9Sxiaofeibao-xjtu    decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i))
43424519898SXuan Hu  }
4358506cfc0Sxiaofeibao  io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid
43624519898SXuan Hu  decode.io.csrCtrl := RegNext(io.csrCtrl)
43724519898SXuan Hu  decode.io.intRat <> rat.io.intReadPorts
43824519898SXuan Hu  decode.io.fpRat <> rat.io.fpReadPorts
43924519898SXuan Hu  decode.io.vecRat <> rat.io.vecReadPorts
440368cbcecSxiaofeibao  decode.io.v0Rat <> rat.io.v0ReadPorts
441368cbcecSxiaofeibao  decode.io.vlRat <> rat.io.vlReadPorts
44224519898SXuan Hu  decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo
443870f462dSXuan Hu  decode.io.stallReason.in <> io.frontend.stallReason
44424519898SXuan Hu
445fa7f2c26STang Haojin  // snapshot check
446c4b56310SHaojin Tang  class CFIRobIdx extends Bundle {
447c4b56310SHaojin Tang    val robIdx = Vec(RenameWidth, new RobPtr)
448c4b56310SHaojin Tang    val isCFI = Vec(RenameWidth, Bool())
449c4b56310SHaojin Tang  }
450c4b56310SHaojin Tang  val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR
451c4b56310SHaojin Tang  val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx)))
452c4b56310SHaojin Tang  snpt.io.enq := genSnapshot
453c4b56310SHaojin Tang  snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx)
454c4b56310SHaojin Tang  snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot)
455fa7f2c26STang Haojin  snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit &&
456c4b56310SHaojin Tang    Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR
457c4b56310SHaojin Tang  snpt.io.redirect := s1_s3_redirect.valid
458c4b56310SHaojin Tang  val flushVec = VecInit(snpt.io.snapshots.map { snapshot =>
459c4b56310SHaojin Tang    val notCFIMask = snapshot.isCFI.map(~_)
46037d77575SzhanglyGit    val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value)
46137d77575SzhanglyGit    val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _))
46237d77575SzhanglyGit    s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR
463c4b56310SHaojin Tang  })
464a6742963SHaojin Tang  val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B))
465c4b56310SHaojin Tang  snpt.io.flushVec := flushVecNext
466fa7f2c26STang Haojin
467fa7f2c26STang Haojin  val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx =>
468780712aaSxiaofeibao-xjtu    snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head ||
469780712aaSxiaofeibao-xjtu      !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head)
470c61abc0cSXuan Hu  ).reduceTree(_ || _)
471c61abc0cSXuan Hu  val snptSelect = MuxCase(
472c61abc0cSXuan Hu    0.U(log2Ceil(RenameSnapshotNum).W),
473fa7f2c26STang Haojin    (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx =>
474780712aaSxiaofeibao-xjtu      (snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head ||
475780712aaSxiaofeibao-xjtu        !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head), idx)
476c61abc0cSXuan Hu    )
477c61abc0cSXuan Hu  )
478fa7f2c26STang Haojin
479fa7f2c26STang Haojin  rob.io.snpt.snptEnq := DontCare
480fa7f2c26STang Haojin  rob.io.snpt.snptDeq := snpt.io.deq
481fa7f2c26STang Haojin  rob.io.snpt.useSnpt := useSnpt
482fa7f2c26STang Haojin  rob.io.snpt.snptSelect := snptSelect
483c4b56310SHaojin Tang  rob.io.snpt.flushVec := flushVecNext
484c4b56310SHaojin Tang  rat.io.snpt.snptEnq := genSnapshot
485fa7f2c26STang Haojin  rat.io.snpt.snptDeq := snpt.io.deq
486fa7f2c26STang Haojin  rat.io.snpt.useSnpt := useSnpt
487fa7f2c26STang Haojin  rat.io.snpt.snptSelect := snptSelect
488c4b56310SHaojin Tang  rat.io.snpt.flushVec := flushVec
489fa7f2c26STang Haojin
49024519898SXuan Hu  val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault))
49124519898SXuan Hu  // fusion decoder
49224519898SXuan Hu  for (i <- 0 until DecodeWidth) {
49324519898SXuan Hu    fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion)
49424519898SXuan Hu    fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr
49524519898SXuan Hu    if (i > 0) {
49624519898SXuan Hu      fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready
49724519898SXuan Hu    }
49824519898SXuan Hu  }
49924519898SXuan Hu
50024519898SXuan Hu  private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst)))
50124519898SXuan Hu  for (i <- 0 until RenameWidth) {
502b9a37d2fSXuan Hu    PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready,
50324519898SXuan Hu      s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule"))
50424519898SXuan Hu
50524519898SXuan Hu    decodePipeRename(i).ready := rename.io.in(i).ready
50624519898SXuan Hu    rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i)
50724519898SXuan Hu    rename.io.in(i).bits := decodePipeRename(i).bits
5080a7d1d5cSxiaofeibao    dispatch.io.renameIn(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) && !decodePipeRename(i).bits.isMove
5090a7d1d5cSxiaofeibao    dispatch.io.renameIn(i).bits := decodePipeRename(i).bits
51024519898SXuan Hu  }
51124519898SXuan Hu
51224519898SXuan Hu  for (i <- 0 until RenameWidth - 1) {
51324519898SXuan Hu    fusionDecoder.io.dec(i) := decodePipeRename(i).bits
51424519898SXuan Hu    rename.io.fusionInfo(i) := fusionDecoder.io.info(i)
51524519898SXuan Hu
51624519898SXuan Hu    // update the first RenameWidth - 1 instructions
51724519898SXuan Hu    decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire
51824519898SXuan Hu    when (fusionDecoder.io.out(i).valid) {
51924519898SXuan Hu      fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits)
5200a7d1d5cSxiaofeibao      fusionDecoder.io.out(i).bits.update(dispatch.io.renameIn(i).bits)
52124519898SXuan Hu      // TODO: remove this dirty code for ftq update
52224519898SXuan Hu      val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value
52324519898SXuan Hu      val ftqOffset0 = rename.io.in(i).bits.ftqOffset
52424519898SXuan Hu      val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset
52524519898SXuan Hu      val ftqOffsetDiff = ftqOffset1 - ftqOffset0
52624519898SXuan Hu      val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U
52724519898SXuan Hu      val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U
52824519898SXuan Hu      val cond3 = !sameFtqPtr && ftqOffset1 === 0.U
52924519898SXuan Hu      val cond4 = !sameFtqPtr && ftqOffset1 === 1.U
53024519898SXuan Hu      rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U)))
53124519898SXuan Hu      XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n")
53224519898SXuan Hu    }
53324519898SXuan Hu
53424519898SXuan Hu  }
53524519898SXuan Hu
53624519898SXuan Hu  // memory dependency predict
53724519898SXuan Hu  // when decode, send fold pc to mdp
5389477429fSsinceforYy  private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool()))
53924519898SXuan Hu  private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W)))
54024519898SXuan Hu  for (i <- 0 until DecodeWidth) {
5419477429fSsinceforYy    mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire)
54224519898SXuan Hu    mdpFlodPcVec(i) := Mux(
54324519898SXuan Hu      decode.io.out(i).fire,
54424519898SXuan Hu      decode.io.in(i).bits.foldpc,
54524519898SXuan Hu      rename.io.in(i).bits.foldpc
54624519898SXuan Hu    )
54724519898SXuan Hu  }
54824519898SXuan Hu
54924519898SXuan Hu  // currently, we only update mdp info when isReplay
55024519898SXuan Hu  memCtrl.io.redirect := s1_s3_redirect
55124519898SXuan Hu  memCtrl.io.csrCtrl := io.csrCtrl                          // RegNext in memCtrl
55224519898SXuan Hu  memCtrl.io.stIn := io.fromMem.stIn                        // RegNext in memCtrl
55324519898SXuan Hu  memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate  // RegNext in memCtrl
5549477429fSsinceforYy  memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld
55524519898SXuan Hu  memCtrl.io.mdpFlodPcVec := mdpFlodPcVec
55624519898SXuan Hu  memCtrl.io.dispatchLFSTio <> dispatch.io.lfst
55724519898SXuan Hu
55824519898SXuan Hu  rat.io.redirect := s1_s3_redirect.valid
5596b102a39SHaojin Tang  rat.io.rabCommits := rob.io.rabCommits
560cda1c534Sxiaofeibao-xjtu  rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get)
56124519898SXuan Hu  rat.io.intRenamePorts := rename.io.intRenamePorts
56224519898SXuan Hu  rat.io.fpRenamePorts := rename.io.fpRenamePorts
56324519898SXuan Hu  rat.io.vecRenamePorts := rename.io.vecRenamePorts
564368cbcecSxiaofeibao  rat.io.v0RenamePorts := rename.io.v0RenamePorts
565368cbcecSxiaofeibao  rat.io.vlRenamePorts := rename.io.vlRenamePorts
56624519898SXuan Hu
56724519898SXuan Hu  rename.io.redirect := s1_s3_redirect
5686b102a39SHaojin Tang  rename.io.rabCommits := rob.io.rabCommits
569a3fe955fSGuanghui Cheng  rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
57024519898SXuan Hu  rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) =>
57124519898SXuan Hu    RegEnable(waittable2rename, decodeOut.fire)
57224519898SXuan Hu  }
57324519898SXuan Hu  rename.io.ssit := memCtrl.io.ssit2Rename
5746dbc37d2Sxiaofeibao  // disble mdp
5756dbc37d2Sxiaofeibao  dispatch.io.lfst.resp := 0.U.asTypeOf(dispatch.io.lfst.resp)
5766dbc37d2Sxiaofeibao  rename.io.waittable := 0.U.asTypeOf(rename.io.waittable)
5776dbc37d2Sxiaofeibao  rename.io.ssit := 0.U.asTypeOf(rename.io.ssit)
57824519898SXuan Hu  rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data))))
57924519898SXuan Hu  rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data))))
58024519898SXuan Hu  rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data))))
581368cbcecSxiaofeibao  rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data)))
582368cbcecSxiaofeibao  rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data)))
583dcf3a679STang Haojin  rename.io.int_need_free := rat.io.int_need_free
584dcf3a679STang Haojin  rename.io.int_old_pdest := rat.io.int_old_pdest
585dcf3a679STang Haojin  rename.io.fp_old_pdest := rat.io.fp_old_pdest
5863cf50307SZiyue Zhang  rename.io.vec_old_pdest := rat.io.vec_old_pdest
587368cbcecSxiaofeibao  rename.io.v0_old_pdest := rat.io.v0_old_pdest
588368cbcecSxiaofeibao  rename.io.vl_old_pdest := rat.io.vl_old_pdest
589b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get)
590b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get)
591b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get)
592368cbcecSxiaofeibao  rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get)
593368cbcecSxiaofeibao  rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get)
594d2b20d1aSTang Haojin  rename.io.stallReason.in <> decode.io.stallReason.out
595870f462dSXuan Hu  rename.io.snpt.snptEnq := DontCare
596870f462dSXuan Hu  rename.io.snpt.snptDeq := snpt.io.deq
597870f462dSXuan Hu  rename.io.snpt.useSnpt := useSnpt
598870f462dSXuan Hu  rename.io.snpt.snptSelect := snptSelect
599bb7e6e3aSxiaofeibao-xjtu  rename.io.snptIsFull := snpt.io.valids.asUInt.andR
600c4b56310SHaojin Tang  rename.io.snpt.flushVec := flushVecNext
601c4b56310SHaojin Tang  rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr)
602c4b56310SHaojin Tang  rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head
603870f462dSXuan Hu
604870f462dSXuan Hu  val renameOut = Wire(chiselTypeOf(rename.io.out))
605870f462dSXuan Hu  renameOut <> rename.io.out
606ac78003fSzhanglyGit  // pass all snapshot in the first element for correctness of blockBackward
607ac78003fSzhanglyGit  renameOut.tail.foreach(_.bits.snapshot := false.B)
608ac78003fSzhanglyGit  renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr),
609ac78003fSzhanglyGit    false.B,
610ac78003fSzhanglyGit    Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR
611ac78003fSzhanglyGit  )
612ac78003fSzhanglyGit
613ac78003fSzhanglyGit  // pipeline between rename and dispatch
614f5c17053Sxiaofeibao-xjtu  PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch")
615ff3fcdf1Sxiaofeibao-xjtu
61624519898SXuan Hu  dispatch.io.redirect := s1_s3_redirect
61735b3b30bSxiaofeibao  val enqRob = Wire(chiselTypeOf(rob.io.enq))
61835b3b30bSxiaofeibao  enqRob.canAccept := rob.io.enq.canAccept
61935b3b30bSxiaofeibao  enqRob.canAcceptForDispatch := rob.io.enq.canAcceptForDispatch
62035b3b30bSxiaofeibao  enqRob.isEmpty := rob.io.enq.isEmpty
62135b3b30bSxiaofeibao  enqRob.resp := rob.io.enq.resp
62235b3b30bSxiaofeibao  enqRob.needAlloc := RegNext(dispatch.io.enqRob.needAlloc)
62335b3b30bSxiaofeibao  enqRob.req.zip(dispatch.io.enqRob.req).map { case (sink, source) =>
62435b3b30bSxiaofeibao    sink.valid := RegNext(source.valid && !rob.io.redirect.valid)
62535b3b30bSxiaofeibao    sink.bits := RegEnable(source.bits, source.valid)
62635b3b30bSxiaofeibao  }
62735b3b30bSxiaofeibao  dispatch.io.enqRob.canAccept := enqRob.canAcceptForDispatch && !enqRob.req.map(x => x.valid && x.bits.blockBackward && enqRob.canAccept).reduce(_ || _)
62835b3b30bSxiaofeibao  dispatch.io.enqRob.canAcceptForDispatch := enqRob.canAcceptForDispatch
62935b3b30bSxiaofeibao  dispatch.io.enqRob.isEmpty := enqRob.isEmpty && !enqRob.req.map(_.valid).reduce(_ || _)
63035b3b30bSxiaofeibao  dispatch.io.enqRob.resp := enqRob.resp
63135b3b30bSxiaofeibao  rob.io.enq.needAlloc := enqRob.needAlloc
63235b3b30bSxiaofeibao  rob.io.enq.req := enqRob.req
633d2b20d1aSTang Haojin  dispatch.io.robHead := rob.io.debugRobHead
634d2b20d1aSTang Haojin  dispatch.io.stallReason <> rename.io.stallReason.out
635d2b20d1aSTang Haojin  dispatch.io.lqCanAccept := io.lqCanAccept
636d2b20d1aSTang Haojin  dispatch.io.sqCanAccept := io.sqCanAccept
6370a7d1d5cSxiaofeibao  dispatch.io.fromMem.lcommit := io.fromMemToDispatch.lcommit
6380a7d1d5cSxiaofeibao  dispatch.io.fromMem.scommit := io.fromMemToDispatch.scommit
6390a7d1d5cSxiaofeibao  dispatch.io.fromMem.lqDeqPtr := io.fromMemToDispatch.lqDeqPtr
6400a7d1d5cSxiaofeibao  dispatch.io.fromMem.sqDeqPtr := io.fromMemToDispatch.sqDeqPtr
6410a7d1d5cSxiaofeibao  dispatch.io.fromMem.lqCancelCnt := io.fromMemToDispatch.lqCancelCnt
6420a7d1d5cSxiaofeibao  dispatch.io.fromMem.sqCancelCnt := io.fromMemToDispatch.sqCancelCnt
6430a7d1d5cSxiaofeibao  io.toMem.lsqEnqIO <> dispatch.io.toMem.lsqEnqIO
6440a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpInt := io.toDispatch.wakeUpInt
6450a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpFp  := io.toDispatch.wakeUpFp
6460a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpVec := io.toDispatch.wakeUpVec
6470a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpMem := io.toDispatch.wakeUpMem
6480a7d1d5cSxiaofeibao  dispatch.io.IQValidNumVec := io.toDispatch.IQValidNumVec
6490a7d1d5cSxiaofeibao  dispatch.io.ldCancel := io.toDispatch.ldCancel
6500a7d1d5cSxiaofeibao  dispatch.io.og0Cancel := io.toDispatch.og0Cancel
6510a7d1d5cSxiaofeibao  dispatch.io.wbPregsInt := io.toDispatch.wbPregsInt
6520a7d1d5cSxiaofeibao  dispatch.io.wbPregsFp := io.toDispatch.wbPregsFp
6530a7d1d5cSxiaofeibao  dispatch.io.wbPregsVec := io.toDispatch.wbPregsVec
6540a7d1d5cSxiaofeibao  dispatch.io.wbPregsV0 := io.toDispatch.wbPregsV0
6550a7d1d5cSxiaofeibao  dispatch.io.wbPregsVl := io.toDispatch.wbPregsVl
656d2b20d1aSTang Haojin  dispatch.io.robHeadNotReady := rob.io.headNotReady
657d2b20d1aSTang Haojin  dispatch.io.robFull := rob.io.robFull
6585f8b6c9eSsinceforYy  dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
65924519898SXuan Hu
6600a7d1d5cSxiaofeibao  val toIssueBlockUops = Seq(io.toIssueBlock.intUops, io.toIssueBlock.fpUops, io.toIssueBlock.vfUops, io.toIssueBlock.memUops).flatten
6610a7d1d5cSxiaofeibao  toIssueBlockUops.zip(dispatch.io.toIssueQueues).map(x => x._1 <> x._2)
66224519898SXuan Hu  io.toIssueBlock.flush   <> s2_s4_redirect
66324519898SXuan Hu
6645f8b6c9eSsinceforYy  pcMem.io.wen.head   := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen)
665f533cba7SHuSipeng  pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen)
6663827c997SsinceforYy  pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen)
66724519898SXuan Hu
66824519898SXuan Hu  io.toDataPath.flush := s2_s4_redirect
66924519898SXuan Hu  io.toExuBlock.flush := s2_s4_redirect
67024519898SXuan Hu
67124519898SXuan Hu
67224519898SXuan Hu  rob.io.hartId := io.fromTop.hartId
67324519898SXuan Hu  rob.io.redirect := s1_s3_redirect
67424519898SXuan Hu  rob.io.writeback := delayedNotFlushedWriteBack
675bd5909d0Sxiaofeibao-xjtu  rob.io.exuWriteback := delayedWriteBack
67685f51ecaSxiaofeibao-xjtu  rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums)
677571677c9Sxiaofeibao-xjtu  rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush
6786f483f86SXuan Hu  rob.io.readGPAMemData := gpaMem.io.exceptionReadData
679b9a37d2fSXuan Hu  rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy
68024519898SXuan Hu
68124519898SXuan Hu  io.redirect := s1_s3_redirect
68224519898SXuan Hu
68324519898SXuan Hu  // rob to int block
68424519898SXuan Hu  io.robio.csr <> rob.io.csr
68524519898SXuan Hu  // When wfi is disabled, it will not block ROB commit.
68624519898SXuan Hu  rob.io.csr.wfiEvent := io.robio.csr.wfiEvent
68724519898SXuan Hu  rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable
68824519898SXuan Hu
68924519898SXuan Hu  io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5)
69024519898SXuan Hu
69124519898SXuan Hu  io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
69224519898SXuan Hu  io.robio.exception := rob.io.exception
69324519898SXuan Hu  io.robio.exception.bits.pc := s1_robFlushPc
69424519898SXuan Hu
69524519898SXuan Hu  // rob to mem block
69624519898SXuan Hu  io.robio.lsq <> rob.io.lsq
69724519898SXuan Hu
69863d67ef3STang Haojin  io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get)
69963d67ef3STang Haojin  io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get)
70063d67ef3STang Haojin  io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get)
70163d67ef3STang Haojin  io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get)
70263d67ef3STang Haojin  io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get)
70324519898SXuan Hu
70417b21f45SHaojin Tang  rob.io.debug_ls := io.robio.debug_ls
70517b21f45SHaojin Tang  rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue
70617b21f45SHaojin Tang  rob.io.lsTopdownInfo := io.robio.lsTopdownInfo
707a751b11aSchengguanghui  rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState
7086ce10964SXuan Hu  rob.io.debugEnqLsq := io.debugEnqLsq
7096ce10964SXuan Hu
71017b21f45SHaojin Tang  io.robio.robDeqPtr := rob.io.robDeqPtr
7118744445eSMaxpicca-Li
7121bf9a598SAnzo  io.robio.storeDebugInfo <> rob.io.storeDebugInfo
7131bf9a598SAnzo
7147e4f0b19SZiyue-Zhang  // rob to backend
7157e4f0b19SZiyue-Zhang  io.robio.commitVType := rob.io.toDecode.commitVType
7167e4f0b19SZiyue-Zhang  // exu block to decode
717d8a50338SZiyue Zhang  decode.io.vsetvlVType := io.toDecode.vsetvlVType
7185110577fSZiyue Zhang  // backend to decode
7195110577fSZiyue Zhang  decode.io.vstart := io.toDecode.vstart
7205110577fSZiyue Zhang  // backend to rob
7215110577fSZiyue Zhang  rob.io.vstartIsZero := io.toDecode.vstart === 0.U
7227e4f0b19SZiyue-Zhang
72392c61038SXuan Hu  io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo
72492c61038SXuan Hu
725e43bb916SXuan Hu  io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap
726e43bb916SXuan Hu  io.toVecExcpMod.excpInfo       := rob.io.toVecExcpMod.excpInfo
727e43bb916SXuan Hu  // T  : rat receive rabCommit
728e43bb916SXuan Hu  // T+1: rat return oldPdest
729e43bb916SXuan Hu  io.toVecExcpMod.ratOldPest match {
730e43bb916SXuan Hu    case fromRat =>
731e43bb916SXuan Hu      (0 until RabCommitWidth).foreach { idx =>
732e43bb916SXuan Hu        fromRat.v0OldVdPdest(idx).valid := RegNext(
733e43bb916SXuan Hu          rat.io.rabCommits.isCommit &&
734e43bb916SXuan Hu          rat.io.rabCommits.isWalk &&
735e43bb916SXuan Hu          rat.io.rabCommits.commitValid(idx) &&
736e43bb916SXuan Hu          rat.io.rabCommits.info(idx).v0Wen
737e43bb916SXuan Hu        )
738e43bb916SXuan Hu        fromRat.v0OldVdPdest(idx).bits := rat.io.v0_old_pdest(idx)
739e43bb916SXuan Hu        fromRat.vecOldVdPdest(idx).valid := RegNext(
740e43bb916SXuan Hu          rat.io.rabCommits.isCommit &&
741e43bb916SXuan Hu          rat.io.rabCommits.isWalk &&
742e43bb916SXuan Hu          rat.io.rabCommits.commitValid(idx) &&
743e43bb916SXuan Hu          rat.io.rabCommits.info(idx).vecWen
744e43bb916SXuan Hu        )
745e43bb916SXuan Hu        fromRat.vecOldVdPdest(idx).bits := rat.io.vec_old_pdest(idx)
746e43bb916SXuan Hu      }
747e43bb916SXuan Hu  }
748e43bb916SXuan Hu
74960ebee38STang Haojin  io.debugTopDown.fromRob := rob.io.debugTopDown.toCore
75060ebee38STang Haojin  dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch
75160ebee38STang Haojin  dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore
7527cf78eb2Shappy-lx  io.debugRolling := rob.io.debugRolling
75360ebee38STang Haojin
7545f8b6c9eSsinceforYy  io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull)
7550a7d1d5cSxiaofeibao  io.perfInfo.ctrlInfo.intdqFull := false.B
7560a7d1d5cSxiaofeibao  io.perfInfo.ctrlInfo.fpdqFull := false.B
7570a7d1d5cSxiaofeibao  io.perfInfo.ctrlInfo.lsdqFull := false.B
75824519898SXuan Hu
7590a7d1d5cSxiaofeibao  val perfEvents = Seq(decode, rename, dispatch, rob).flatMap(_.getPerfEvents)
76024519898SXuan Hu  generatePerfEvent()
76185a8d7caSZehao Liu
76285a8d7caSZehao Liu  val criticalErrors = rob.getCriticalErrors
76385a8d7caSZehao Liu  generateCriticalErrors()
76424519898SXuan Hu}
76524519898SXuan Hu
76624519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
76724519898SXuan Hu  val fromTop = new Bundle {
76824519898SXuan Hu    val hartId = Input(UInt(8.W))
76924519898SXuan Hu  }
77024519898SXuan Hu  val toTop = new Bundle {
77124519898SXuan Hu    val cpuHalt = Output(Bool())
77224519898SXuan Hu  }
77324519898SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO())
77415ed99a7SXuan Hu  val fromCSR = new Bundle{
77515ed99a7SXuan Hu    val toDecode = Input(new CSRToDecode)
776c308d936Schengguanghui    val traceCSR = Input(new TraceCSR)
7777da4513bSxiaofeibao    val instrAddrTransType = Input(new AddrTransType)
77815ed99a7SXuan Hu  }
77924519898SXuan Hu  val toIssueBlock = new Bundle {
78024519898SXuan Hu    val flush = ValidIO(new Redirect)
7810a7d1d5cSxiaofeibao    val intUopsNum = backendParams.intSchdParams.get.issueBlockParams.map(_.numEnq).sum
7820a7d1d5cSxiaofeibao    val fpUopsNum = backendParams.fpSchdParams.get.issueBlockParams.map(_.numEnq).sum
7830a7d1d5cSxiaofeibao    val vfUopsNum = backendParams.vfSchdParams.get.issueBlockParams.map(_.numEnq).sum
7840a7d1d5cSxiaofeibao    val memUopsNum = backendParams.memSchdParams.get.issueBlockParams.filter(x => x.StdCnt == 0).map(_.numEnq).sum
7850a7d1d5cSxiaofeibao    val intUops = Vec(intUopsNum, DecoupledIO(new DynInst))
7860a7d1d5cSxiaofeibao    val fpUops = Vec(fpUopsNum, DecoupledIO(new DynInst))
7870a7d1d5cSxiaofeibao    val vfUops = Vec(vfUopsNum, DecoupledIO(new DynInst))
7880a7d1d5cSxiaofeibao    val memUops = Vec(memUopsNum, DecoupledIO(new DynInst))
7890a7d1d5cSxiaofeibao  }
7900a7d1d5cSxiaofeibao  val fromMemToDispatch = new Bundle {
7910a7d1d5cSxiaofeibao    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
7920a7d1d5cSxiaofeibao    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB
7930a7d1d5cSxiaofeibao    val lqDeqPtr = Input(new LqPtr)
7940a7d1d5cSxiaofeibao    val sqDeqPtr = Input(new SqPtr)
7950a7d1d5cSxiaofeibao    // from lsq
7960a7d1d5cSxiaofeibao    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
7970a7d1d5cSxiaofeibao    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
7980a7d1d5cSxiaofeibao  }
7990a7d1d5cSxiaofeibao  //toMem
8000a7d1d5cSxiaofeibao  val toMem = new Bundle {
8010a7d1d5cSxiaofeibao    val lsqEnqIO = Flipped(new LsqEnqIO)
8020a7d1d5cSxiaofeibao  }
8030a7d1d5cSxiaofeibao  val toDispatch = new Bundle {
8040a7d1d5cSxiaofeibao    val wakeUpInt = Flipped(backendParams.intSchdParams.get.genIQWakeUpOutValidBundle)
8050a7d1d5cSxiaofeibao    val wakeUpFp  = Flipped(backendParams.fpSchdParams.get.genIQWakeUpOutValidBundle)
8060a7d1d5cSxiaofeibao    val wakeUpVec = Flipped(backendParams.vfSchdParams.get.genIQWakeUpOutValidBundle)
8070a7d1d5cSxiaofeibao    val wakeUpMem = Flipped(backendParams.memSchdParams.get.genIQWakeUpOutValidBundle)
8080a7d1d5cSxiaofeibao    val allIssueParams = backendParams.allIssueParams.filter(_.StdCnt == 0)
8090a7d1d5cSxiaofeibao    val allExuParams = allIssueParams.map(_.exuBlockParams).flatten
8100a7d1d5cSxiaofeibao    val exuNum = allExuParams.size
8110a7d1d5cSxiaofeibao    val maxIQSize = allIssueParams.map(_.numEntries).max
8120a7d1d5cSxiaofeibao    val IQValidNumVec = Vec(exuNum, Input(UInt(maxIQSize.U.getWidth.W)))
8130a7d1d5cSxiaofeibao    val og0Cancel = Input(ExuVec())
8140a7d1d5cSxiaofeibao    val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO))
8150a7d1d5cSxiaofeibao    val wbPregsInt = Vec(backendParams.numPregWb(IntData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8160a7d1d5cSxiaofeibao    val wbPregsFp = Vec(backendParams.numPregWb(FpData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8170a7d1d5cSxiaofeibao    val wbPregsVec = Vec(backendParams.numPregWb(VecData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8180a7d1d5cSxiaofeibao    val wbPregsV0 = Vec(backendParams.numPregWb(V0Data()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8190a7d1d5cSxiaofeibao    val wbPregsVl = Vec(backendParams.numPregWb(VlData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
82024519898SXuan Hu  }
82124519898SXuan Hu  val toDataPath = new Bundle {
82224519898SXuan Hu    val flush = ValidIO(new Redirect)
823c37914a4Sxiaofeibao    val pcToDataPathIO = new PcToDataPathIO(params)
82424519898SXuan Hu  }
82524519898SXuan Hu  val toExuBlock = new Bundle {
82624519898SXuan Hu    val flush = ValidIO(new Redirect)
82724519898SXuan Hu  }
82892c61038SXuan Hu  val toCSR = new Bundle {
82992c61038SXuan Hu    val trapInstInfo = Output(ValidIO(new TrapInstInfo))
83092c61038SXuan Hu  }
83124519898SXuan Hu  val fromWB = new Bundle {
83224519898SXuan Hu    val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles))
83324519898SXuan Hu  }
83424519898SXuan Hu  val redirect = ValidIO(new Redirect)
83524519898SXuan Hu  val fromMem = new Bundle {
836272ec6b1SHaojin Tang    val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx
83724519898SXuan Hu    val violation = Flipped(ValidIO(new Redirect))
83824519898SXuan Hu  }
83983ba63b3SXuan Hu  val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
840b133b458SXuan Hu  val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
8414b0d80d8SXuan Hu
84224519898SXuan Hu  val csrCtrl = Input(new CustomCSRCtrlIO)
84324519898SXuan Hu  val robio = new Bundle {
84424519898SXuan Hu    val csr = new RobCSRIO
84524519898SXuan Hu    val exception = ValidIO(new ExceptionInfo)
84624519898SXuan Hu    val lsq = new RobLsqIO
8476810d1e8Ssfencevma    val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo))
8482326221cSXuan Hu    val debug_ls = Input(new DebugLSIO())
84917b21f45SHaojin Tang    val robHeadLsIssue = Input(Bool())
85017b21f45SHaojin Tang    val robDeqPtr = Output(new RobPtr)
8517e4f0b19SZiyue-Zhang    val commitVType = new Bundle {
8527e4f0b19SZiyue-Zhang      val vtype = Output(ValidIO(VType()))
8537e4f0b19SZiyue-Zhang      val hasVsetvl = Output(Bool())
8547e4f0b19SZiyue-Zhang    }
8551bf9a598SAnzo
8561bf9a598SAnzo    // store event difftest information
8571bf9a598SAnzo    val storeDebugInfo = Vec(EnsbufferWidth, new Bundle {
8581bf9a598SAnzo      val robidx = Input(new RobPtr)
8591bf9a598SAnzo      val pc     = Output(UInt(VAddrBits.W))
8601bf9a598SAnzo    })
86124519898SXuan Hu  }
86224519898SXuan Hu
863d8a50338SZiyue Zhang  val toDecode = new Bundle {
864d8a50338SZiyue Zhang    val vsetvlVType = Input(VType())
8655110577fSZiyue Zhang    val vstart = Input(Vl())
866d8a50338SZiyue Zhang  }
867d8a50338SZiyue Zhang
868e43bb916SXuan Hu  val fromVecExcpMod = Input(new Bundle {
869e43bb916SXuan Hu    val busy = Bool()
870e43bb916SXuan Hu  })
871e43bb916SXuan Hu
872e43bb916SXuan Hu  val toVecExcpMod = Output(new Bundle {
873e43bb916SXuan Hu    val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab))
874e43bb916SXuan Hu    val excpInfo = ValidIO(new VecExcpInfo)
875e43bb916SXuan Hu    val ratOldPest = new RatToVecExcpMod
876e43bb916SXuan Hu  })
877e43bb916SXuan Hu
8784907ec88Schengguanghui  val traceCoreInterface = new TraceCoreInterface
8794907ec88Schengguanghui
88024519898SXuan Hu  val perfInfo = Output(new Bundle{
88124519898SXuan Hu    val ctrlInfo = new Bundle {
88224519898SXuan Hu      val robFull   = Bool()
88324519898SXuan Hu      val intdqFull = Bool()
88424519898SXuan Hu      val fpdqFull  = Bool()
88524519898SXuan Hu      val lsdqFull  = Bool()
88624519898SXuan Hu    }
88724519898SXuan Hu  })
88863d67ef3STang Haojin  val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
88963d67ef3STang Haojin  val diff_fp_rat  = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
89063d67ef3STang Haojin  val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None
89163d67ef3STang Haojin  val diff_v0_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
89263d67ef3STang Haojin  val diff_vl_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
89324519898SXuan Hu
894c61abc0cSXuan Hu  val sqCanAccept = Input(Bool())
895c61abc0cSXuan Hu  val lqCanAccept = Input(Bool())
8964b0d80d8SXuan Hu
8974b0d80d8SXuan Hu  val debugTopDown = new Bundle {
8984b0d80d8SXuan Hu    val fromRob = new RobCoreTopDownIO
8994b0d80d8SXuan Hu    val fromCore = new CoreDispatchTopDownIO
9004b0d80d8SXuan Hu  }
9014b0d80d8SXuan Hu  val debugRolling = new RobDebugRollingIO
9026ce10964SXuan Hu  val debugEnqLsq = Input(new LsqEnqIO)
90324519898SXuan Hu}
90424519898SXuan Hu
90524519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) {
90624519898SXuan Hu  require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name")
90724519898SXuan Hu
90824519898SXuan Hu  val maxIdx = namedCnt.map(_._2).sum
90924519898SXuan Hu  val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i =>
91024519898SXuan Hu    val begin = namedCnt.slice(0, i).map(_._2).sum
91124519898SXuan Hu    val end = begin + namedCnt(i)._2
91224519898SXuan Hu    (namedCnt(i)._1, (begin, end))
91324519898SXuan Hu  }.toMap
91424519898SXuan Hu
91524519898SXuan Hu  def apply(name: String): Seq[Int] = {
91624519898SXuan Hu    require(nameRangeMap.contains(name))
91724519898SXuan Hu    nameRangeMap(name)._1 until nameRangeMap(name)._2
91824519898SXuan Hu  }
91924519898SXuan Hu}
920