1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 2221732575SYinan Xuimport utils._ 238921b337SYinan Xuimport xiangshan._ 24de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 252b4e8253SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, DispatchQueue} 267fa2c198SYinan Xuimport xiangshan.backend.rename.{Rename, RenameTableWrapper} 272b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 282b4e8253SYinan Xuimport xiangshan.frontend.{FtqPtr, FtqRead} 29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 3020edb3f7SWilliam Wangimport difftest._ 318921b337SYinan Xu 32f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 339aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 34f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 355e63d5cbSLingrui98 val stage3Redirect = ValidIO(new Redirect) 36*f4b2089aSYinan Xu val robFlush = ValidIO(new Redirect) 37f06ca0bfSLingrui98} 38f06ca0bfSLingrui98 392225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 40f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 41dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 42884dbb3bSLinJiawei val io = IO(new Bundle() { 43dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 446c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 459ed972adSLinJiawei val flush = Input(Bool()) 46e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 47884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 48faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 49de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 50e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 51884dbb3bSLinJiawei }) 52884dbb3bSLinJiawei /* 53884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 54884dbb3bSLinJiawei | | | | | | | 55faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5636d7aed5SLinJiawei | | 5736d7aed5SLinJiawei | | 5836d7aed5SLinJiawei | | Stage2 59884dbb3bSLinJiawei | | 60884dbb3bSLinJiawei redirect (flush backend) | 61884dbb3bSLinJiawei | | 62884dbb3bSLinJiawei === reg === | ======== 63884dbb3bSLinJiawei | | 64884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 65884dbb3bSLinJiawei | 66884dbb3bSLinJiawei redirect (send to frontend) 67884dbb3bSLinJiawei */ 68dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 69dfde261eSljw val redirect = new Redirect 70dfde261eSljw val valid = Bool() 71dfde261eSljw val idx = UInt(log2Up(n).W) 72dfde261eSljw } 73435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 749aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 75435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 76435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 77435a337cSYinan Xu else if (j == i) xs(i).valid 78435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 79435a337cSYinan Xu )).andR)) 80435a337cSYinan Xu resultOnehot 81dfde261eSljw } 82faf3cfa9SLinJiawei 83f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 84f06ca0bfSLingrui98 val stage1FtqReadPcs = 85de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 86f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 87f06ca0bfSLingrui98 } 88f7f707b0SLinJiawei 89dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 90dfde261eSljw val redirect = Wire(Valid(new Redirect)) 91dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 92dfde261eSljw redirect.bits := exuOut.bits.redirect 93dfde261eSljw redirect 94dfde261eSljw } 95dfde261eSljw 96dfde261eSljw val jumpOut = io.exuMispredict.head 97435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 98435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 99*f4b2089aSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush)) 100435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 101072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 102435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 103dfde261eSljw 1046060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 105435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 106435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 107435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 108435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 109435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 110faf3cfa9SLinJiawei 111faf3cfa9SLinJiawei // stage1 -> stage2 11227c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 113faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 114faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 115faf3cfa9SLinJiawei 116072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 117072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 118f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 119dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 120dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 121435a337cSYinan Xu val target = Mux(s1_isReplay, 122c88c3a2aSYinan Xu real_pc, // replay from itself 123dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 124dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1256060732cSLinJiawei snpc 126faf3cfa9SLinJiawei ) 127faf3cfa9SLinJiawei ) 1282b8b2e7aSWilliam Wang 129de169c67SWilliam Wang // get pc from ftq 130de169c67SWilliam Wang // valid only if redirect is caused by load violation 131de169c67SWilliam Wang // store_pc is used to update store set 132f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1332b8b2e7aSWilliam Wang 134de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 135de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 136de169c67SWilliam Wang // update wait table 137de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 138de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 139de169c67SWilliam Wang // update store set 140de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 141de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 142de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 143de169c67SWilliam Wang 144dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 145dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 146f06ca0bfSLingrui98 val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 147dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 148dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 149dfde261eSljw 150faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 151faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 152faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 153f06ca0bfSLingrui98 stage3CfiUpdate.pc := s2_pc 154faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 155cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 156dfde261eSljw stage3CfiUpdate.target := s2_target 157faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 158faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 15920edb3f7SWilliam Wang 16020edb3f7SWilliam Wang // recover runahead checkpoint if redirect 16120edb3f7SWilliam Wang if (!env.FPGAPlatform) { 16220edb3f7SWilliam Wang val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 16320edb3f7SWilliam Wang runahead_redirect.io.clock := clock 16420edb3f7SWilliam Wang runahead_redirect.io.coreid := hardId.U 16520edb3f7SWilliam Wang runahead_redirect.io.valid := io.stage3Redirect.valid 16620edb3f7SWilliam Wang runahead_redirect.io.pc := s2_pc // for debug only 16720edb3f7SWilliam Wang runahead_redirect.io.target_pc := s2_target // for debug only 16820edb3f7SWilliam Wang runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 16920edb3f7SWilliam Wang } 170884dbb3bSLinJiawei} 171884dbb3bSLinJiawei 1722225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 173f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 1748921b337SYinan Xu val io = IO(new Bundle { 1755cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 1762b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 1772b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 17866220144SYinan Xu // from int block 17966220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 18066220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 18166220144SYinan Xu val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput))) 18266220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 18366220144SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 18466220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 18566220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 1869aca92b9SYinan Xu val robio = new Bundle { 1871c2588aaSYinan Xu // to int block 1889aca92b9SYinan Xu val toCSR = new RobCSRIO 1893a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1901c2588aaSYinan Xu // to mem block 1919aca92b9SYinan Xu val lsq = new RobLsqIO 1921c2588aaSYinan Xu } 1932b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 194edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 195edd6ddbcSwakafa val ctrlInfo = new Bundle { 1969aca92b9SYinan Xu val robFull = Input(Bool()) 197edd6ddbcSwakafa val intdqFull = Input(Bool()) 198edd6ddbcSwakafa val fpdqFull = Input(Bool()) 199edd6ddbcSwakafa val lsdqFull = Input(Bool()) 200edd6ddbcSwakafa } 201edd6ddbcSwakafa }) 202072158bfSYinan Xu val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 20366220144SYinan Xu // redirect out 20466220144SYinan Xu val redirect = ValidIO(new Redirect) 20566220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 20666220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2078921b337SYinan Xu }) 2088921b337SYinan Xu 2098921b337SYinan Xu val decode = Module(new DecodeStage) 2107fa2c198SYinan Xu val rat = Module(new RenameTableWrapper) 2118921b337SYinan Xu val rename = Module(new Rename) 212694b0180SLinJiawei val dispatch = Module(new Dispatch) 2132b4e8253SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth, "int")) 2142b4e8253SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth, "fp")) 2152b4e8253SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth, "ls")) 216884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2178921b337SYinan Xu 2189aca92b9SYinan Xu val robWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 2199aca92b9SYinan Xu val rob = Module(new Rob(robWbSize)) 2208921b337SYinan Xu 221*f4b2089aSYinan Xu val robPcRead = io.frontend.fromFtq.getRobFlushPcRead 222*f4b2089aSYinan Xu val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset) 223*f4b2089aSYinan Xu 224*f4b2089aSYinan Xu val flushRedirect = Wire(Valid(new Redirect)) 225*f4b2089aSYinan Xu flushRedirect.valid := RegNext(rob.io.flushOut.valid) 226*f4b2089aSYinan Xu flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid) 227*f4b2089aSYinan Xu flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid, 228*f4b2089aSYinan Xu io.robio.toCSR.trapTarget, 229*f4b2089aSYinan Xu Mux(flushRedirect.bits.flushItself(), 230*f4b2089aSYinan Xu flushPC, // replay inst 231*f4b2089aSYinan Xu flushPC + 4.U // flush pipe 232*f4b2089aSYinan Xu ) 233*f4b2089aSYinan Xu ) 234*f4b2089aSYinan Xu 235*f4b2089aSYinan Xu val flushRedirectReg = Wire(Valid(new Redirect)) 236*f4b2089aSYinan Xu flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 237*f4b2089aSYinan Xu flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 238*f4b2089aSYinan Xu 239*f4b2089aSYinan Xu val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect) 240*f4b2089aSYinan Xu val stage3Redirect = Mux(flushRedirectReg.valid, flushRedirectReg, redirectGen.io.stage3Redirect) 241faf3cfa9SLinJiawei 24266220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 243dfde261eSljw val valid = x.valid && x.bits.redirectValid 244*f4b2089aSYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect) 245dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 246dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 247dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 248dfde261eSljw delayed 249faf3cfa9SLinJiawei }) 250c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 25166220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 252*f4b2089aSYinan Xu !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect), 253c1b37c81Sljw init = false.B 254c1b37c81Sljw ) 25566220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 256f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 257f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 258dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 259c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 260*f4b2089aSYinan Xu redirectGen.io.flush := RegNext(rob.io.flushOut.valid) 2618921b337SYinan Xu 262884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2639aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).valid := rob.io.commits.valid(i) && !rob.io.commits.isWalk 2649aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).bits := rob.io.commits.info(i) 265884dbb3bSLinJiawei } 266f06ca0bfSLingrui98 io.frontend.toFtq.stage2Redirect <> stage2Redirect 2679aca92b9SYinan Xu io.frontend.toFtq.robFlush <> RegNext(rob.io.flushOut) 268*f4b2089aSYinan Xu io.frontend.toFtq.stage3Redirect := stage3Redirect 26966bcc42fSYinan Xu 2708921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2712b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 272de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 273de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 274de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 2752b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 2762b8b2e7aSWilliam Wang 2777fa2c198SYinan Xu rat.io.robCommits := rob.io.commits 2787fa2c198SYinan Xu for ((r, i) <- rat.io.intReadPorts.zipWithIndex) { 2797fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(2) :+ decode.io.out(i).bits.ctrl.ldest 2807fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 2817fa2c198SYinan Xu rename.io.intReadPorts(i) := r.map(_.data) 2827fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 2837fa2c198SYinan Xu } 2847fa2c198SYinan Xu rat.io.intRenamePorts := rename.io.intRenamePorts 2857fa2c198SYinan Xu for ((r, i) <- rat.io.fpReadPorts.zipWithIndex) { 2867fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(3) :+ decode.io.out(i).bits.ctrl.ldest 2877fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 2887fa2c198SYinan Xu rename.io.fpReadPorts(i) := r.map(_.data) 2897fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 2907fa2c198SYinan Xu } 2917fa2c198SYinan Xu rat.io.fpRenamePorts := rename.io.fpRenamePorts 2927fa2c198SYinan Xu rat.io.debug_int_rat <> io.debug_int_rat 2937fa2c198SYinan Xu rat.io.debug_fp_rat <> io.debug_fp_rat 2940412e00dSLinJiawei 2952b4e8253SYinan Xu // pipeline between decode and rename 296b424051cSYinan Xu for (i <- 0 until RenameWidth) { 297884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 298*f4b2089aSYinan Xu stage2Redirect.valid || stage3Redirect.valid) 299b424051cSYinan Xu } 3008921b337SYinan Xu 301f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 3029aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 3038921b337SYinan Xu 3042b4e8253SYinan Xu // pipeline between rename and dispatch 3052b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 306*f4b2089aSYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid) 3072b4e8253SYinan Xu } 3082b4e8253SYinan Xu dispatch.io.renameBypass := RegEnable(rename.io.renameBypass, rename.io.out(0).fire) 3092b4e8253SYinan Xu dispatch.io.preDpInfo := RegEnable(rename.io.dispatchInfo, rename.io.out(0).fire) 3102b4e8253SYinan Xu 311f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 3129aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 31366220144SYinan Xu dispatch.io.enqLsq <> io.enqLsq 3142b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 3152b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 3162b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 3172b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 318de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 31966220144SYinan Xu dispatch.io.storeIssue <> io.stIn 3202b4e8253SYinan Xu dispatch.io.singleStep := false.B 3210412e00dSLinJiawei 3222b4e8253SYinan Xu intDq.io.redirect <> stage2Redirect 3232b4e8253SYinan Xu fpDq.io.redirect <> stage2Redirect 3242b4e8253SYinan Xu lsDq.io.redirect <> stage2Redirect 3252b4e8253SYinan Xu 3262b4e8253SYinan Xu io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 3273fae98acSYinan Xu 328f973ab00SYinan Xu val pingpong = RegInit(false.B) 329f973ab00SYinan Xu pingpong := !pingpong 330f973ab00SYinan Xu val jumpInst = Mux(pingpong && (exuParameters.AluCnt > 2).B, io.dispatch(2).bits, io.dispatch(0).bits) 3317fa2c198SYinan Xu val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 3327fa2c198SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 3337fa2c198SYinan Xu val jumpTargetRead = io.frontend.fromFtq.target_read 3347fa2c198SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 3357fa2c198SYinan Xu 3369aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 33766220144SYinan Xu val exeWbResults = VecInit(io.writeback ++ io.stOut) 338ebb8ebf8SYinan Xu val timer = GTimer() 3399aca92b9SYinan Xu for((rob_wb, wb) <- rob.io.exeWbResults.zip(exeWbResults)) { 340*f4b2089aSYinan Xu rob_wb.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect)) 3419aca92b9SYinan Xu rob_wb.bits := RegNext(wb.bits) 3429aca92b9SYinan Xu rob_wb.bits.uop.debugInfo.writebackTime := timer 343c1b37c81Sljw } 3440412e00dSLinJiawei 3455cbe3dbdSLingrui98 io.redirect <> stage2Redirect 3460412e00dSLinJiawei 3479aca92b9SYinan Xu // rob to int block 3489aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 3499aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 3509aca92b9SYinan Xu io.robio.exception := rob.io.exception 3519aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 3522b4e8253SYinan Xu 3539aca92b9SYinan Xu // rob to mem block 3549aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 355edd6ddbcSwakafa 3569aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 3572b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 3582b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 3592b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 3608921b337SYinan Xu} 361