xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision e7b046c530dde660983c956c832c4e4457c9c21a)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3c6d43980SLemover*
4c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
5c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
6c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
7c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
8c6d43980SLemover*
9c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
10c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
11c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
12c6d43980SLemover*
13c6d43980SLemover* See the Mulan PSL v2 for more details.
14c6d43980SLemover***************************************************************************************/
15c6d43980SLemover
168921b337SYinan Xupackage xiangshan.backend
178921b337SYinan Xu
182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
198921b337SYinan Xuimport chisel3._
208921b337SYinan Xuimport chisel3.util._
2121732575SYinan Xuimport utils._
228921b337SYinan Xuimport xiangshan._
23de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion}
248926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
258921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
268921b337SYinan Xuimport xiangshan.backend.exu._
27*e7b046c5Szoujrimport xiangshan.frontend.{FtqRead, FtqToCtrlIO, FtqPtr, CfiInfoToCtrl}
283a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr}
29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
308921b337SYinan Xu
31f06ca0bfSLingrui98
322225d46eSJiawei Linclass CtrlToIntBlockIO(implicit p: Parameters) extends XSBundle {
338921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
348af95560SYinan Xu  val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W)))
358926ac22SLinJiawei  val jumpPc = Output(UInt(VAddrBits.W))
36cde9280dSLinJiawei  val jalr_target = Output(UInt(VAddrBits.W))
3782f87dffSYikeZhou  // int block only uses port 0~7
3882f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here
3966bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
402d7c7105SYinan Xu  val flush = Output(Bool())
412225d46eSJiawei Lin  val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
428921b337SYinan Xu}
438921b337SYinan Xu
442225d46eSJiawei Linclass CtrlToFpBlockIO(implicit p: Parameters) extends XSBundle {
458921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
468af95560SYinan Xu  val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W)))
4782f87dffSYikeZhou  // fp block uses port 0~11
4882f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W)))
4966bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
502d7c7105SYinan Xu  val flush = Output(Bool())
512225d46eSJiawei Lin  val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
528921b337SYinan Xu}
538921b337SYinan Xu
542225d46eSJiawei Linclass CtrlToLsBlockIO(implicit p: Parameters) extends XSBundle {
558921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
56780ade3fSYinan Xu  val enqLsq = Flipped(new LsqEnqIO)
57de169c67SWilliam Wang  val memPredUpdate = Vec(StorePipelineWidth, Input(new MemPredUpdateReq))
5866bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
592d7c7105SYinan Xu  val flush = Output(Bool())
608921b337SYinan Xu}
618921b337SYinan Xu
62f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
63f06ca0bfSLingrui98  val roq_commits = Vec(CommitWidth, Valid(new RoqCommitInfo))
64f06ca0bfSLingrui98  val stage2Redirect = Valid(new Redirect)
65f06ca0bfSLingrui98  val roqFlush = Valid(new Bundle {
66f06ca0bfSLingrui98    val ftqIdx = Output(new FtqPtr)
67f06ca0bfSLingrui98    val ftqOffset = Output(UInt(log2Up(PredictWidth).W))
68f06ca0bfSLingrui98  })
69f06ca0bfSLingrui98
70f06ca0bfSLingrui98  val exuWriteback = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Valid(new ExuOutput))
71f06ca0bfSLingrui98  val loadReplay = Valid(new Redirect)
72f06ca0bfSLingrui98  val stage3Redirect = ValidIO(new Redirect)
73f06ca0bfSLingrui98}
74f06ca0bfSLingrui98
752225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule
76f06ca0bfSLingrui98  with HasCircularQueuePtrHelper {
77dfde261eSljw  val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
78884dbb3bSLinJiawei  val io = IO(new Bundle() {
79dfde261eSljw    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
806c0bbf39Sljw    val loadReplay = Flipped(ValidIO(new Redirect))
819ed972adSLinJiawei    val flush = Input(Bool())
82*e7b046c5Szoujr    val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W)))
83*e7b046c5Szoujr    val stage1CfiRead = Vec(numRedirect+1, new FtqRead(new CfiInfoToCtrl))
84884dbb3bSLinJiawei    val stage2Redirect = ValidIO(new Redirect)
85faf3cfa9SLinJiawei    val stage3Redirect = ValidIO(new Redirect)
86de169c67SWilliam Wang    val memPredUpdate = Output(new MemPredUpdateReq)
87*e7b046c5Szoujr    val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2
88884dbb3bSLinJiawei  })
89884dbb3bSLinJiawei  /*
90884dbb3bSLinJiawei        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
91884dbb3bSLinJiawei          |         |      |    |     |     |         |
92faf3cfa9SLinJiawei          |============= reg & compare =====|         |       ========
9336d7aed5SLinJiawei                            |                         |
9436d7aed5SLinJiawei                            |                         |
9536d7aed5SLinJiawei                            |                         |        Stage2
96884dbb3bSLinJiawei                            |                         |
97884dbb3bSLinJiawei                    redirect (flush backend)          |
98884dbb3bSLinJiawei                    |                                 |
99884dbb3bSLinJiawei               === reg ===                            |       ========
100884dbb3bSLinJiawei                    |                                 |
101884dbb3bSLinJiawei                    |----- mux (exception first) -----|        Stage3
102884dbb3bSLinJiawei                            |
103884dbb3bSLinJiawei                redirect (send to frontend)
104884dbb3bSLinJiawei   */
105dfde261eSljw  private class Wrapper(val n: Int) extends Bundle {
106dfde261eSljw    val redirect = new Redirect
107dfde261eSljw    val valid = Bool()
108dfde261eSljw    val idx = UInt(log2Up(n).W)
109dfde261eSljw  }
110435a337cSYinan Xu  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
111435a337cSYinan Xu    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx)))
112435a337cSYinan Xu    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
113435a337cSYinan Xu      (if (j < i) !xs(j).valid || compareVec(i)(j)
114435a337cSYinan Xu      else if (j == i) xs(i).valid
115435a337cSYinan Xu      else !xs(j).valid || !compareVec(j)(i))
116435a337cSYinan Xu    )).andR))
117435a337cSYinan Xu    resultOnehot
118dfde261eSljw  }
119faf3cfa9SLinJiawei
120f06ca0bfSLingrui98  val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits
121f06ca0bfSLingrui98  val stage1FtqReadPcs =
122f06ca0bfSLingrui98    (io.stage1PcRead zip redirects).map{ case (r: FtqRead[UInt], redirect: Redirect) =>
123f06ca0bfSLingrui98      r(redirect.ftqIdx, redirect.ftqOffset)
124f06ca0bfSLingrui98    }
125f7f707b0SLinJiawei
126dfde261eSljw  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
127dfde261eSljw    val redirect = Wire(Valid(new Redirect))
128dfde261eSljw    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
129dfde261eSljw    redirect.bits := exuOut.bits.redirect
130dfde261eSljw    redirect
131dfde261eSljw  }
132dfde261eSljw
133dfde261eSljw  val jumpOut = io.exuMispredict.head
134435a337cSYinan Xu  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
135435a337cSYinan Xu  val oldestOneHot = selectOldestRedirect(allRedirect)
136435a337cSYinan Xu  val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush)))
137435a337cSYinan Xu  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
138435a337cSYinan Xu  val oldestExuOutput = Mux1H((0 until 5).map(oldestOneHot), io.exuMispredict)
139435a337cSYinan Xu  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
140dfde261eSljw
1416060732cSLinJiawei  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
142435a337cSYinan Xu  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
143435a337cSYinan Xu  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
144435a337cSYinan Xu  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
145435a337cSYinan Xu  val s1_redirect_valid_reg = RegNext(oldestValid)
146435a337cSYinan Xu  val s1_redirect_onehot = RegNext(oldestOneHot)
147faf3cfa9SLinJiawei
148faf3cfa9SLinJiawei  // stage1 -> stage2
14927c1214eSLinJiawei  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
150faf3cfa9SLinJiawei  io.stage2Redirect.bits := s1_redirect_bits_reg
151faf3cfa9SLinJiawei  io.stage2Redirect.bits.cfiUpdate := DontCare
152faf3cfa9SLinJiawei
153435a337cSYinan Xu  val s1_isReplay = s1_redirect_onehot(5)
154435a337cSYinan Xu  val s1_isJump = s1_redirect_onehot(0)
155f06ca0bfSLingrui98  val cfiRead = Mux1H(s1_redirect_onehot, io.stage1CfiRead)
156f06ca0bfSLingrui98  val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs)
157dfde261eSljw  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
158dfde261eSljw  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
159435a337cSYinan Xu  val target = Mux(s1_isReplay,
16001f25297SLingrui98    real_pc, // repaly from itself
161dfde261eSljw    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
162dfde261eSljw      Mux(s1_isJump, s1_jumpTarget, brTarget),
1636060732cSLinJiawei      snpc
164faf3cfa9SLinJiawei    )
165faf3cfa9SLinJiawei  )
1662b8b2e7aSWilliam Wang
167de169c67SWilliam Wang  // get pc from ftq
168de169c67SWilliam Wang  // valid only if redirect is caused by load violation
169de169c67SWilliam Wang  // store_pc is used to update store set
170f06ca0bfSLingrui98  val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset)
1712b8b2e7aSWilliam Wang
172de169c67SWilliam Wang  // update load violation predictor if load violation redirect triggered
173de169c67SWilliam Wang  io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
174de169c67SWilliam Wang  // update wait table
175de169c67SWilliam Wang  io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
176de169c67SWilliam Wang  io.memPredUpdate.wdata := true.B
177de169c67SWilliam Wang  // update store set
178de169c67SWilliam Wang  io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
179de169c67SWilliam Wang  // store pc is ready 1 cycle after s1_isReplay is judged
180de169c67SWilliam Wang  io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth)
181de169c67SWilliam Wang
182f06ca0bfSLingrui98  val s2_br_mask = RegEnable(cfiRead.data.br_mask, enable = s1_redirect_valid_reg)
18309348ee5Sljw  val s2_sawNotTakenBranch = RegEnable(VecInit((0 until PredictWidth).map{ i =>
184f06ca0bfSLingrui98      if(i == 0) false.B else Cat(cfiRead.data.br_mask.take(i)).orR()
18509348ee5Sljw    })(s1_redirect_bits_reg.ftqOffset), enable = s1_redirect_valid_reg)
186f06ca0bfSLingrui98  val s2_hist = RegEnable(cfiRead.data.hist, enable = s1_redirect_valid_reg)
187dfde261eSljw  val s2_target = RegEnable(target, enable = s1_redirect_valid_reg)
188dfde261eSljw  val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg)
189f06ca0bfSLingrui98  val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg)
190dfde261eSljw  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg)
191dfde261eSljw  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
192dfde261eSljw
193faf3cfa9SLinJiawei  io.stage3Redirect.valid := s2_redirect_valid_reg
194faf3cfa9SLinJiawei  io.stage3Redirect.bits := s2_redirect_bits_reg
195faf3cfa9SLinJiawei  val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate
196f06ca0bfSLingrui98  stage3CfiUpdate.pc := s2_pc
197faf3cfa9SLinJiawei  stage3CfiUpdate.pd := s2_pd
198f06ca0bfSLingrui98  // stage3CfiUpdate.rasSp := s2_ftqRead.rasSp
199f06ca0bfSLingrui98  // stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop
200f06ca0bfSLingrui98  // stage3CfiUpdate.predHist := s2_ftqRead.predHist
201f06ca0bfSLingrui98  // stage3CfiUpdate.specCnt := s2_ftqRead.specCnt
20209348ee5Sljw  stage3CfiUpdate.hist := s2_hist
203cde9280dSLinJiawei  stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken
20409348ee5Sljw  stage3CfiUpdate.sawNotTakenBranch := s2_sawNotTakenBranch
205dfde261eSljw  stage3CfiUpdate.target := s2_target
206faf3cfa9SLinJiawei  stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken
207faf3cfa9SLinJiawei  stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred
208884dbb3bSLinJiawei}
209884dbb3bSLinJiawei
2102225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule
211f06ca0bfSLingrui98  with HasCircularQueuePtrHelper {
2128921b337SYinan Xu  val io = IO(new Bundle {
213f06ca0bfSLingrui98    val frontend = Flipped(new FrontendToCtrlIO)
2148921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
2158921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
2168921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
2178921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
2188921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
2198921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
2201c2588aaSYinan Xu    val roqio = new Bundle {
2211c2588aaSYinan Xu      // to int block
2221c2588aaSYinan Xu      val toCSR = new RoqCSRIO
2233a474d38SYinan Xu      val exception = ValidIO(new ExceptionInfo)
2241c2588aaSYinan Xu      // to mem block
22510aac6e7SWilliam Wang      val lsq = new RoqLsqIO
2261c2588aaSYinan Xu    }
2272b8b2e7aSWilliam Wang    val csrCtrl = Input(new CustomCSRCtrlIO)
228edd6ddbcSwakafa    val perfInfo = Output(new Bundle{
229edd6ddbcSwakafa      val ctrlInfo = new Bundle {
230edd6ddbcSwakafa        val roqFull   = Input(Bool())
231edd6ddbcSwakafa        val intdqFull = Input(Bool())
232edd6ddbcSwakafa        val fpdqFull  = Input(Bool())
233edd6ddbcSwakafa        val lsdqFull  = Input(Bool())
234edd6ddbcSwakafa      }
235edd6ddbcSwakafa    })
2368921b337SYinan Xu  })
2378921b337SYinan Xu
2388921b337SYinan Xu  val decode = Module(new DecodeStage)
2398921b337SYinan Xu  val rename = Module(new Rename)
240694b0180SLinJiawei  val dispatch = Module(new Dispatch)
2413fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
2423fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
243884dbb3bSLinJiawei  val redirectGen = Module(new RedirectGenerator)
2448921b337SYinan Xu
245884dbb3bSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
246694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
2478921b337SYinan Xu
248f06ca0bfSLingrui98  val stage2Redirect = redirectGen.io.stage2Redirect
249f06ca0bfSLingrui98  val stage3Redirect = redirectGen.io.stage3Redirect
2502d7c7105SYinan Xu  val flush = roq.io.flushOut.valid
251bbd262adSLinJiawei  val flushReg = RegNext(flush)
252faf3cfa9SLinJiawei
253dfde261eSljw  val exuRedirect = io.fromIntBlock.exuRedirect.map(x => {
254dfde261eSljw    val valid = x.valid && x.bits.redirectValid
255f06ca0bfSLingrui98    val killedByOlder = x.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg)
256dfde261eSljw    val delayed = Wire(Valid(new ExuOutput))
257dfde261eSljw    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
258dfde261eSljw    delayed.bits := RegEnable(x.bits, x.valid)
259dfde261eSljw    delayed
260faf3cfa9SLinJiawei  })
261c1b37c81Sljw  val loadReplay = Wire(Valid(new Redirect))
262c1b37c81Sljw  loadReplay.valid := RegNext(io.fromLsBlock.replay.valid &&
263f06ca0bfSLingrui98    !io.fromLsBlock.replay.bits.roqIdx.needFlush(stage2Redirect, flushReg),
264c1b37c81Sljw    init = false.B
265c1b37c81Sljw  )
266c1b37c81Sljw  loadReplay.bits := RegEnable(io.fromLsBlock.replay.bits, io.fromLsBlock.replay.valid)
267f06ca0bfSLingrui98  io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead
268f06ca0bfSLingrui98  io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead
269dfde261eSljw  redirectGen.io.exuMispredict <> exuRedirect
270c1b37c81Sljw  redirectGen.io.loadReplay <> loadReplay
271bbd262adSLinJiawei  redirectGen.io.flush := flushReg
2728921b337SYinan Xu
273884dbb3bSLinJiawei  for(i <- 0 until CommitWidth){
274e0d9a9f0SLingrui98    io.frontend.toFtq.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk
275e0d9a9f0SLingrui98    io.frontend.toFtq.roq_commits(i).bits := roq.io.commits.info(i)
276884dbb3bSLinJiawei  }
277f06ca0bfSLingrui98  io.frontend.toFtq.stage2Redirect <> stage2Redirect
278f06ca0bfSLingrui98  io.frontend.toFtq.roqFlush <> RegNext(roq.io.flushOut)
279f06ca0bfSLingrui98  io.frontend.toFtq.stage3Redirect <> stage3Redirect
280e0d9a9f0SLingrui98  io.frontend.toFtq.exuWriteback <> exuRedirect
281f06ca0bfSLingrui98  io.frontend.toFtq.loadReplay <> loadReplay
282884dbb3bSLinJiawei
283f06ca0bfSLingrui98  val roqPcRead = io.frontend.fromFtq.getRoqFlushPcRead
284f06ca0bfSLingrui98  val flushPC = roqPcRead(roq.io.flushOut.bits.ftqIdx, roq.io.flushOut.bits.ftqOffset)
285884dbb3bSLinJiawei
2869ed972adSLinJiawei  val flushRedirect = Wire(Valid(new Redirect))
287bbd262adSLinJiawei  flushRedirect.valid := flushReg
2889ed972adSLinJiawei  flushRedirect.bits := DontCare
2899ed972adSLinJiawei  flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush)
2909ed972adSLinJiawei  flushRedirect.bits.interrupt := true.B
291ac5a5d53SLinJiawei  flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid,
292ac5a5d53SLinJiawei    io.roqio.toCSR.trapTarget,
293ac5a5d53SLinJiawei    flushPC + 4.U // flush pipe
2949ed972adSLinJiawei  )
295c1b37c81Sljw  val flushRedirectReg = Wire(Valid(new Redirect))
296c1b37c81Sljw  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
297c1b37c81Sljw  flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid)
2989ed972adSLinJiawei
299f06ca0bfSLingrui98  io.frontend.redirect_cfiUpdate := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect)
30066bcc42fSYinan Xu
3018921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
3022b8b2e7aSWilliam Wang  // currently, we only update wait table when isReplay
303de169c67SWilliam Wang  decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate)
304de169c67SWilliam Wang  decode.io.memPredUpdate(1) := DontCare
305de169c67SWilliam Wang  decode.io.memPredUpdate(1).valid := false.B
306de169c67SWilliam Wang  // decode.io.memPredUpdate <> io.toLsBlock.memPredUpdate
3072b8b2e7aSWilliam Wang  decode.io.csrCtrl := RegNext(io.csrCtrl)
3082b8b2e7aSWilliam Wang
3098921b337SYinan Xu
310884dbb3bSLinJiawei  val jumpInst = dispatch.io.enqIQCtrl(0).bits
311f06ca0bfSLingrui98  val jumpPcRead = io.frontend.fromFtq.getJumpPcRead
312f06ca0bfSLingrui98  io.toIntBlock.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
313f06ca0bfSLingrui98  val jumpTargetRead = io.frontend.fromFtq.target_read
314f06ca0bfSLingrui98  io.toIntBlock.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
3150412e00dSLinJiawei
316b424051cSYinan Xu  // pipeline between decode and dispatch
317b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
318884dbb3bSLinJiawei    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
319c1b37c81Sljw      flushReg || io.frontend.redirect_cfiUpdate.valid)
320b424051cSYinan Xu  }
3218921b337SYinan Xu
322f06ca0bfSLingrui98  rename.io.redirect <> stage2Redirect
323bbd262adSLinJiawei  rename.io.flush := flushReg
3248921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
3258921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
32699b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
327049559e7SYinan Xu  rename.io.dispatchInfo <> dispatch.io.preDpInfo
328aac4464eSYinan Xu  rename.io.csrCtrl <> RegNext(io.csrCtrl)
3298921b337SYinan Xu
330f06ca0bfSLingrui98  dispatch.io.redirect <> stage2Redirect
331bbd262adSLinJiawei  dispatch.io.flush := flushReg
33221b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
33308fafef0SYinan Xu  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
3342bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
3352bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
3363fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
3373fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
3381c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
3393fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
3403fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
3413fae98acSYinan Xu  }
3428921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
3432bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
34476e1d2a4SYikeZhou//  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
345de169c67SWilliam Wang  dispatch.io.csrCtrl <> io.csrCtrl
346de169c67SWilliam Wang  dispatch.io.storeIssue <> io.fromLsBlock.stIn
3478921b337SYinan Xu
3480412e00dSLinJiawei
349bbd262adSLinJiawei  fpBusyTable.io.flush := flushReg
350bbd262adSLinJiawei  intBusyTable.io.flush := flushReg
3513fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){
3521e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
3533fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3543fae98acSYinan Xu  }
3553fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){
3563fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
3573fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3583fae98acSYinan Xu  }
3598af95560SYinan Xu  intBusyTable.io.read <> dispatch.io.readIntState
3608af95560SYinan Xu  fpBusyTable.io.read <> dispatch.io.readFpState
3613fae98acSYinan Xu
362f06ca0bfSLingrui98  roq.io.redirect <> stage2Redirect
363c1b37c81Sljw  val exeWbResults = VecInit(io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut)
364c1b37c81Sljw  for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) {
365f06ca0bfSLingrui98    roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg))
366c1b37c81Sljw    roq_wb.bits := RegNext(wb.bits)
367c1b37c81Sljw  }
3680412e00dSLinJiawei
369f06ca0bfSLingrui98  // TODO: is 'stage2Redirect' necesscary?
370f06ca0bfSLingrui98  io.toIntBlock.redirect <> stage2Redirect
371bbd262adSLinJiawei  io.toIntBlock.flush <> flushReg
3722225d46eSJiawei Lin  io.toIntBlock.debug_rat <> rename.io.debug_int_rat
373f06ca0bfSLingrui98  io.toFpBlock.redirect <> stage2Redirect
374bbd262adSLinJiawei  io.toFpBlock.flush <> flushReg
3752225d46eSJiawei Lin  io.toFpBlock.debug_rat <> rename.io.debug_fp_rat
376f06ca0bfSLingrui98  io.toLsBlock.redirect <> stage2Redirect
377bbd262adSLinJiawei  io.toLsBlock.flush <> flushReg
3780412e00dSLinJiawei
3799916fbd7SYikeZhou  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
3809916fbd7SYikeZhou  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
3819916fbd7SYikeZhou
3821c2588aaSYinan Xu  // roq to int block
3831c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
384edd6ddbcSwakafa  io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr)
3852d7c7105SYinan Xu  io.roqio.exception := roq.io.exception
3869ed972adSLinJiawei  io.roqio.exception.bits.uop.cf.pc := flushPC
3871c2588aaSYinan Xu  // roq to mem block
38810aac6e7SWilliam Wang  io.roqio.lsq <> roq.io.lsq
389edd6ddbcSwakafa
390edd6ddbcSwakafa  io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull)
391edd6ddbcSwakafa  io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull)
392edd6ddbcSwakafa  io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull)
393edd6ddbcSwakafa  io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull)
3948921b337SYinan Xu}
395