xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision de169c67fc2ef700831ebf032afae0b87c2e5806)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
32225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
48921b337SYinan Xuimport chisel3._
58921b337SYinan Xuimport chisel3.util._
621732575SYinan Xuimport utils._
78921b337SYinan Xuimport xiangshan._
8*de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion}
98926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
108921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
118921b337SYinan Xuimport xiangshan.backend.exu._
122225d46eSJiawei Linimport xiangshan.backend.ftq.{Ftq, FtqRead, HasFtqHelper}
133a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr}
14780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
158921b337SYinan Xu
162225d46eSJiawei Linclass CtrlToIntBlockIO(implicit p: Parameters) extends XSBundle {
178921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
188af95560SYinan Xu  val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W)))
198926ac22SLinJiawei  val jumpPc = Output(UInt(VAddrBits.W))
20cde9280dSLinJiawei  val jalr_target = Output(UInt(VAddrBits.W))
2182f87dffSYikeZhou  // int block only uses port 0~7
2282f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here
2366bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
242d7c7105SYinan Xu  val flush = Output(Bool())
252225d46eSJiawei Lin  val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
268921b337SYinan Xu}
278921b337SYinan Xu
282225d46eSJiawei Linclass CtrlToFpBlockIO(implicit p: Parameters) extends XSBundle {
298921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
308af95560SYinan Xu  val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W)))
3182f87dffSYikeZhou  // fp block uses port 0~11
3282f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W)))
3366bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
342d7c7105SYinan Xu  val flush = Output(Bool())
352225d46eSJiawei Lin  val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
368921b337SYinan Xu}
378921b337SYinan Xu
382225d46eSJiawei Linclass CtrlToLsBlockIO(implicit p: Parameters) extends XSBundle {
398921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
40780ade3fSYinan Xu  val enqLsq = Flipped(new LsqEnqIO)
41*de169c67SWilliam Wang  val memPredUpdate = Vec(StorePipelineWidth, Input(new MemPredUpdateReq))
4266bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
432d7c7105SYinan Xu  val flush = Output(Bool())
448921b337SYinan Xu}
458921b337SYinan Xu
462225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule
47*de169c67SWilliam Wang  with HasCircularQueuePtrHelper with HasFtqHelper {
48dfde261eSljw  val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
49884dbb3bSLinJiawei  val io = IO(new Bundle() {
50dfde261eSljw    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
516c0bbf39Sljw    val loadReplay = Flipped(ValidIO(new Redirect))
529ed972adSLinJiawei    val flush = Input(Bool())
53dfde261eSljw    val stage1FtqRead = Vec(numRedirect + 1, new FtqRead)
5436d7aed5SLinJiawei    val stage2FtqRead = new FtqRead
55884dbb3bSLinJiawei    val stage2Redirect = ValidIO(new Redirect)
56faf3cfa9SLinJiawei    val stage3Redirect = ValidIO(new Redirect)
57*de169c67SWilliam Wang    val memPredUpdate = Output(new MemPredUpdateReq)
58*de169c67SWilliam Wang    val memPredFtqRead = new FtqRead // read req send form stage 2
59884dbb3bSLinJiawei  })
60884dbb3bSLinJiawei  /*
61884dbb3bSLinJiawei        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
62884dbb3bSLinJiawei          |         |      |    |     |     |         |
63faf3cfa9SLinJiawei          |============= reg & compare =====|         |       ========
6436d7aed5SLinJiawei                            |                         |
6536d7aed5SLinJiawei                            |                         |
6636d7aed5SLinJiawei                            |                         |        Stage2
67884dbb3bSLinJiawei                            |                         |
68884dbb3bSLinJiawei                    redirect (flush backend)          |
69884dbb3bSLinJiawei                    |                                 |
70884dbb3bSLinJiawei               === reg ===                            |       ========
71884dbb3bSLinJiawei                    |                                 |
72884dbb3bSLinJiawei                    |----- mux (exception first) -----|        Stage3
73884dbb3bSLinJiawei                            |
74884dbb3bSLinJiawei                redirect (send to frontend)
75884dbb3bSLinJiawei   */
76dfde261eSljw  private class Wrapper(val n: Int) extends Bundle {
77dfde261eSljw    val redirect = new Redirect
78dfde261eSljw    val valid = Bool()
79dfde261eSljw    val idx = UInt(log2Up(n).W)
80dfde261eSljw  }
81435a337cSYinan Xu  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
82435a337cSYinan Xu    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx)))
83435a337cSYinan Xu    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
84435a337cSYinan Xu      (if (j < i) !xs(j).valid || compareVec(i)(j)
85435a337cSYinan Xu      else if (j == i) xs(i).valid
86435a337cSYinan Xu      else !xs(j).valid || !compareVec(j)(i))
87435a337cSYinan Xu    )).andR))
88435a337cSYinan Xu    resultOnehot
89dfde261eSljw  }
90faf3cfa9SLinJiawei
91dfde261eSljw  for((ptr, redirect) <- io.stage1FtqRead.map(_.ptr).zip(
92dfde261eSljw    io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits
93dfde261eSljw  )){ ptr := redirect.ftqIdx }
94f7f707b0SLinJiawei
95dfde261eSljw  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
96dfde261eSljw    val redirect = Wire(Valid(new Redirect))
97dfde261eSljw    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
98dfde261eSljw    redirect.bits := exuOut.bits.redirect
99dfde261eSljw    redirect
100dfde261eSljw  }
101dfde261eSljw
102dfde261eSljw  val jumpOut = io.exuMispredict.head
103435a337cSYinan Xu  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
104435a337cSYinan Xu  val oldestOneHot = selectOldestRedirect(allRedirect)
105435a337cSYinan Xu  val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush)))
106435a337cSYinan Xu  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
107435a337cSYinan Xu  val oldestExuOutput = Mux1H((0 until 5).map(oldestOneHot), io.exuMispredict)
108435a337cSYinan Xu  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
109dfde261eSljw
1106060732cSLinJiawei  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
111435a337cSYinan Xu  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
112435a337cSYinan Xu  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
113435a337cSYinan Xu  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
114435a337cSYinan Xu  val s1_redirect_valid_reg = RegNext(oldestValid)
115435a337cSYinan Xu  val s1_redirect_onehot = RegNext(oldestOneHot)
116faf3cfa9SLinJiawei
117faf3cfa9SLinJiawei  // stage1 -> stage2
11827c1214eSLinJiawei  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
119faf3cfa9SLinJiawei  io.stage2Redirect.bits := s1_redirect_bits_reg
120faf3cfa9SLinJiawei  io.stage2Redirect.bits.cfiUpdate := DontCare
121faf3cfa9SLinJiawei  // at stage2, we read ftq to get pc
122faf3cfa9SLinJiawei  io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx
123faf3cfa9SLinJiawei
124435a337cSYinan Xu  val s1_isReplay = s1_redirect_onehot(5)
125435a337cSYinan Xu  val s1_isJump = s1_redirect_onehot(0)
126435a337cSYinan Xu  val ftqRead = Mux1H(s1_redirect_onehot, io.stage1FtqRead).entry
127dfde261eSljw  val cfiUpdate_pc = Cat(
128dfde261eSljw    ftqRead.ftqPC.head(VAddrBits - s1_redirect_bits_reg.ftqOffset.getWidth - instOffsetBits),
129dfde261eSljw    s1_redirect_bits_reg.ftqOffset,
130dfde261eSljw    0.U(instOffsetBits.W)
131dfde261eSljw  )
1322225d46eSJiawei Lin  val real_pc = GetPcByFtq(
1332225d46eSJiawei Lin    ftqRead.ftqPC, s1_redirect_bits_reg.ftqOffset,
13401f25297SLingrui98    ftqRead.lastPacketPC.valid,
135dfde261eSljw    ftqRead.lastPacketPC.bits
136dfde261eSljw  )
137dfde261eSljw  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
138dfde261eSljw  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
139435a337cSYinan Xu  val target = Mux(s1_isReplay,
14001f25297SLingrui98    real_pc, // repaly from itself
141dfde261eSljw    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
142dfde261eSljw      Mux(s1_isJump, s1_jumpTarget, brTarget),
1436060732cSLinJiawei      snpc
144faf3cfa9SLinJiawei    )
145faf3cfa9SLinJiawei  )
1462b8b2e7aSWilliam Wang
147*de169c67SWilliam Wang  // get pc from ftq
148*de169c67SWilliam Wang  io.memPredFtqRead.ptr := s1_redirect_bits_reg.stFtqIdx
149*de169c67SWilliam Wang  // valid only if redirect is caused by load violation
150*de169c67SWilliam Wang  // store_pc is used to update store set
151*de169c67SWilliam Wang  val memPredFtqRead = io.memPredFtqRead.entry
152*de169c67SWilliam Wang  val store_pc = GetPcByFtq(memPredFtqRead.ftqPC, RegNext(s1_redirect_bits_reg).stFtqOffset,
153*de169c67SWilliam Wang    memPredFtqRead.lastPacketPC.valid,
154*de169c67SWilliam Wang    memPredFtqRead.lastPacketPC.bits
155*de169c67SWilliam Wang  )
1562b8b2e7aSWilliam Wang
157*de169c67SWilliam Wang  // update load violation predictor if load violation redirect triggered
158*de169c67SWilliam Wang  io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
159*de169c67SWilliam Wang  // update wait table
160*de169c67SWilliam Wang  io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
161*de169c67SWilliam Wang  io.memPredUpdate.wdata := true.B
162*de169c67SWilliam Wang  // update store set
163*de169c67SWilliam Wang  io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
164*de169c67SWilliam Wang  // store pc is ready 1 cycle after s1_isReplay is judged
165*de169c67SWilliam Wang  io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth)
166*de169c67SWilliam Wang
167dfde261eSljw
16809348ee5Sljw  val s2_br_mask = RegEnable(ftqRead.br_mask, enable = s1_redirect_valid_reg)
16909348ee5Sljw  val s2_sawNotTakenBranch = RegEnable(VecInit((0 until PredictWidth).map{ i =>
17009348ee5Sljw      if(i == 0) false.B else Cat(ftqRead.br_mask.take(i)).orR()
17109348ee5Sljw    })(s1_redirect_bits_reg.ftqOffset), enable = s1_redirect_valid_reg)
17209348ee5Sljw  val s2_hist = RegEnable(ftqRead.hist, enable = s1_redirect_valid_reg)
173dfde261eSljw  val s2_target = RegEnable(target, enable = s1_redirect_valid_reg)
174dfde261eSljw  val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg)
175dfde261eSljw  val s2_cfiUpdata_pc = RegEnable(cfiUpdate_pc, enable = s1_redirect_valid_reg)
176dfde261eSljw  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg)
177dfde261eSljw  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
178dfde261eSljw  val s2_ftqRead = io.stage2FtqRead.entry
179dfde261eSljw
180faf3cfa9SLinJiawei  io.stage3Redirect.valid := s2_redirect_valid_reg
181faf3cfa9SLinJiawei  io.stage3Redirect.bits := s2_redirect_bits_reg
182faf3cfa9SLinJiawei  val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate
183dfde261eSljw  stage3CfiUpdate.pc := s2_cfiUpdata_pc
184faf3cfa9SLinJiawei  stage3CfiUpdate.pd := s2_pd
185dfde261eSljw  stage3CfiUpdate.rasSp := s2_ftqRead.rasSp
186dfde261eSljw  stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop
187dfde261eSljw  stage3CfiUpdate.predHist := s2_ftqRead.predHist
188dfde261eSljw  stage3CfiUpdate.specCnt := s2_ftqRead.specCnt
18909348ee5Sljw  stage3CfiUpdate.hist := s2_hist
190cde9280dSLinJiawei  stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken
19109348ee5Sljw  stage3CfiUpdate.sawNotTakenBranch := s2_sawNotTakenBranch
192dfde261eSljw  stage3CfiUpdate.target := s2_target
193faf3cfa9SLinJiawei  stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken
194faf3cfa9SLinJiawei  stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred
195884dbb3bSLinJiawei}
196884dbb3bSLinJiawei
1972225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule
1982225d46eSJiawei Lin  with HasCircularQueuePtrHelper with HasFtqHelper {
1998921b337SYinan Xu  val io = IO(new Bundle {
2008921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
2018921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
2028921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
2038921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
2048921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
2058921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
2068921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
2071c2588aaSYinan Xu    val roqio = new Bundle {
2081c2588aaSYinan Xu      // to int block
2091c2588aaSYinan Xu      val toCSR = new RoqCSRIO
2103a474d38SYinan Xu      val exception = ValidIO(new ExceptionInfo)
2111c2588aaSYinan Xu      // to mem block
21210aac6e7SWilliam Wang      val lsq = new RoqLsqIO
2131c2588aaSYinan Xu    }
2142b8b2e7aSWilliam Wang    val csrCtrl = Input(new CustomCSRCtrlIO)
215edd6ddbcSwakafa    val perfInfo = Output(new Bundle{
216edd6ddbcSwakafa      val ctrlInfo = new Bundle {
217edd6ddbcSwakafa        val roqFull   = Input(Bool())
218edd6ddbcSwakafa        val intdqFull = Input(Bool())
219edd6ddbcSwakafa        val fpdqFull  = Input(Bool())
220edd6ddbcSwakafa        val lsdqFull  = Input(Bool())
221edd6ddbcSwakafa      }
222edd6ddbcSwakafa      val bpuInfo = new Bundle {
223edd6ddbcSwakafa        val bpRight = Output(UInt(XLEN.W))
224edd6ddbcSwakafa        val bpWrong = Output(UInt(XLEN.W))
225edd6ddbcSwakafa      }
226edd6ddbcSwakafa    })
2278921b337SYinan Xu  })
2288921b337SYinan Xu
229884dbb3bSLinJiawei  val ftq = Module(new Ftq)
23054bc08adSwangkaifan
2318921b337SYinan Xu  val decode = Module(new DecodeStage)
2328921b337SYinan Xu  val rename = Module(new Rename)
233694b0180SLinJiawei  val dispatch = Module(new Dispatch)
2343fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
2353fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
236884dbb3bSLinJiawei  val redirectGen = Module(new RedirectGenerator)
2378921b337SYinan Xu
238884dbb3bSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
239694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
2408921b337SYinan Xu
241884dbb3bSLinJiawei  val backendRedirect = redirectGen.io.stage2Redirect
242faf3cfa9SLinJiawei  val frontendRedirect = redirectGen.io.stage3Redirect
2432d7c7105SYinan Xu  val flush = roq.io.flushOut.valid
244bbd262adSLinJiawei  val flushReg = RegNext(flush)
245faf3cfa9SLinJiawei
246dfde261eSljw  val exuRedirect = io.fromIntBlock.exuRedirect.map(x => {
247dfde261eSljw    val valid = x.valid && x.bits.redirectValid
248dfde261eSljw    val killedByOlder = x.bits.uop.roqIdx.needFlush(backendRedirect, flushReg)
249dfde261eSljw    val delayed = Wire(Valid(new ExuOutput))
250dfde261eSljw    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
251dfde261eSljw    delayed.bits := RegEnable(x.bits, x.valid)
252dfde261eSljw    delayed
253faf3cfa9SLinJiawei  })
254c1b37c81Sljw  val loadReplay = Wire(Valid(new Redirect))
255c1b37c81Sljw  loadReplay.valid := RegNext(io.fromLsBlock.replay.valid &&
256c1b37c81Sljw    !io.fromLsBlock.replay.bits.roqIdx.needFlush(backendRedirect, flushReg),
257c1b37c81Sljw    init = false.B
258c1b37c81Sljw  )
259c1b37c81Sljw  loadReplay.bits := RegEnable(io.fromLsBlock.replay.bits, io.fromLsBlock.replay.valid)
260*de169c67SWilliam Wang  VecInit(ftq.io.ftqRead.tail.dropRight(2)) <> redirectGen.io.stage1FtqRead
261*de169c67SWilliam Wang  ftq.io.ftqRead.dropRight(1).last <> redirectGen.io.memPredFtqRead
262dfde261eSljw  ftq.io.cfiRead <> redirectGen.io.stage2FtqRead
263dfde261eSljw  redirectGen.io.exuMispredict <> exuRedirect
264c1b37c81Sljw  redirectGen.io.loadReplay <> loadReplay
265bbd262adSLinJiawei  redirectGen.io.flush := flushReg
2668921b337SYinan Xu
267884dbb3bSLinJiawei  ftq.io.enq <> io.frontend.fetchInfo
268884dbb3bSLinJiawei  for(i <- 0 until CommitWidth){
2696060732cSLinJiawei    ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk
270884dbb3bSLinJiawei    ftq.io.roq_commits(i).bits := roq.io.commits.info(i)
271884dbb3bSLinJiawei  }
272884dbb3bSLinJiawei  ftq.io.redirect <> backendRedirect
273bbd262adSLinJiawei  ftq.io.flush := flushReg
274bbd262adSLinJiawei  ftq.io.flushIdx := RegNext(roq.io.flushOut.bits.ftqIdx)
275bbd262adSLinJiawei  ftq.io.flushOffset := RegNext(roq.io.flushOut.bits.ftqOffset)
276faf3cfa9SLinJiawei  ftq.io.frontendRedirect <> frontendRedirect
277dfde261eSljw  ftq.io.exuWriteback <> exuRedirect
278884dbb3bSLinJiawei
279dfde261eSljw  ftq.io.ftqRead.last.ptr := roq.io.flushOut.bits.ftqIdx
2809ed972adSLinJiawei  val flushPC = GetPcByFtq(
281dfde261eSljw    ftq.io.ftqRead.last.entry.ftqPC,
2829ed972adSLinJiawei    RegEnable(roq.io.flushOut.bits.ftqOffset, roq.io.flushOut.valid),
283dfde261eSljw    ftq.io.ftqRead.last.entry.lastPacketPC.valid,
284dfde261eSljw    ftq.io.ftqRead.last.entry.lastPacketPC.bits
2859ed972adSLinJiawei  )
286884dbb3bSLinJiawei
2879ed972adSLinJiawei  val flushRedirect = Wire(Valid(new Redirect))
288bbd262adSLinJiawei  flushRedirect.valid := flushReg
2899ed972adSLinJiawei  flushRedirect.bits := DontCare
2909ed972adSLinJiawei  flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush)
2919ed972adSLinJiawei  flushRedirect.bits.interrupt := true.B
292ac5a5d53SLinJiawei  flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid,
293ac5a5d53SLinJiawei    io.roqio.toCSR.trapTarget,
294ac5a5d53SLinJiawei    flushPC + 4.U // flush pipe
2959ed972adSLinJiawei  )
296c1b37c81Sljw  val flushRedirectReg = Wire(Valid(new Redirect))
297c1b37c81Sljw  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
298c1b37c81Sljw  flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid)
2999ed972adSLinJiawei
300c1b37c81Sljw  io.frontend.redirect_cfiUpdate := Mux(flushRedirectReg.valid, flushRedirectReg, frontendRedirect)
30103380706SLinJiawei  io.frontend.commit_cfiUpdate := ftq.io.commit_ftqEntry
302fc4776e4SLinJiawei  io.frontend.ftqEnqPtr := ftq.io.enqPtr
303fc4776e4SLinJiawei  io.frontend.ftqLeftOne := ftq.io.leftOne
30466bcc42fSYinan Xu
3058921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
3062b8b2e7aSWilliam Wang  // currently, we only update wait table when isReplay
307*de169c67SWilliam Wang  decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate)
308*de169c67SWilliam Wang  decode.io.memPredUpdate(1) := DontCare
309*de169c67SWilliam Wang  decode.io.memPredUpdate(1).valid := false.B
310*de169c67SWilliam Wang  // decode.io.memPredUpdate <> io.toLsBlock.memPredUpdate
3112b8b2e7aSWilliam Wang  decode.io.csrCtrl := RegNext(io.csrCtrl)
3122b8b2e7aSWilliam Wang
3138921b337SYinan Xu
314884dbb3bSLinJiawei  val jumpInst = dispatch.io.enqIQCtrl(0).bits
3156060732cSLinJiawei  val ftqOffsetReg = Reg(UInt(log2Up(PredictWidth).W))
3166060732cSLinJiawei  ftqOffsetReg := jumpInst.cf.ftqOffset
317884dbb3bSLinJiawei  ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump
3187aa94463SLinJiawei  io.toIntBlock.jumpPc := GetPcByFtq(
3191670d147SLingrui98    ftq.io.ftqRead(0).entry.ftqPC, ftqOffsetReg,
3201670d147SLingrui98    ftq.io.ftqRead(0).entry.lastPacketPC.valid,
3211670d147SLingrui98    ftq.io.ftqRead(0).entry.lastPacketPC.bits
3227aa94463SLinJiawei  )
323148ba860SLinJiawei  io.toIntBlock.jalr_target := ftq.io.ftqRead(0).entry.target
3240412e00dSLinJiawei
325b424051cSYinan Xu  // pipeline between decode and dispatch
326b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
327884dbb3bSLinJiawei    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
328c1b37c81Sljw      flushReg || io.frontend.redirect_cfiUpdate.valid)
329b424051cSYinan Xu  }
3308921b337SYinan Xu
331884dbb3bSLinJiawei  rename.io.redirect <> backendRedirect
332bbd262adSLinJiawei  rename.io.flush := flushReg
3338921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
3348921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
33599b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
336049559e7SYinan Xu  rename.io.dispatchInfo <> dispatch.io.preDpInfo
337aac4464eSYinan Xu  rename.io.csrCtrl <> RegNext(io.csrCtrl)
3388921b337SYinan Xu
339884dbb3bSLinJiawei  dispatch.io.redirect <> backendRedirect
340bbd262adSLinJiawei  dispatch.io.flush := flushReg
34121b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
34208fafef0SYinan Xu  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
3432bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
3442bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
3453fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
3463fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
3471c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
3483fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
3493fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
3503fae98acSYinan Xu  }
3518921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
3522bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
35376e1d2a4SYikeZhou//  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
354*de169c67SWilliam Wang  dispatch.io.csrCtrl <> io.csrCtrl
355*de169c67SWilliam Wang  dispatch.io.storeIssue <> io.fromLsBlock.stIn
3568921b337SYinan Xu
3570412e00dSLinJiawei
358bbd262adSLinJiawei  fpBusyTable.io.flush := flushReg
359bbd262adSLinJiawei  intBusyTable.io.flush := flushReg
3603fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){
3611e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
3623fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3633fae98acSYinan Xu  }
3643fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){
3653fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
3663fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3673fae98acSYinan Xu  }
3688af95560SYinan Xu  intBusyTable.io.read <> dispatch.io.readIntState
3698af95560SYinan Xu  fpBusyTable.io.read <> dispatch.io.readFpState
3703fae98acSYinan Xu
371884dbb3bSLinJiawei  roq.io.redirect <> backendRedirect
372c1b37c81Sljw  val exeWbResults = VecInit(io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut)
373c1b37c81Sljw  for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) {
374c1b37c81Sljw    roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(backendRedirect, flushReg))
375c1b37c81Sljw    roq_wb.bits := RegNext(wb.bits)
376c1b37c81Sljw  }
3770412e00dSLinJiawei
378884dbb3bSLinJiawei  // TODO: is 'backendRedirect' necesscary?
379884dbb3bSLinJiawei  io.toIntBlock.redirect <> backendRedirect
380bbd262adSLinJiawei  io.toIntBlock.flush <> flushReg
3812225d46eSJiawei Lin  io.toIntBlock.debug_rat <> rename.io.debug_int_rat
382884dbb3bSLinJiawei  io.toFpBlock.redirect <> backendRedirect
383bbd262adSLinJiawei  io.toFpBlock.flush <> flushReg
3842225d46eSJiawei Lin  io.toFpBlock.debug_rat <> rename.io.debug_fp_rat
385884dbb3bSLinJiawei  io.toLsBlock.redirect <> backendRedirect
386bbd262adSLinJiawei  io.toLsBlock.flush <> flushReg
3870412e00dSLinJiawei
3889916fbd7SYikeZhou  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
3899916fbd7SYikeZhou  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
3909916fbd7SYikeZhou
3911c2588aaSYinan Xu  // roq to int block
3921c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
393edd6ddbcSwakafa  io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr)
3942d7c7105SYinan Xu  io.roqio.exception := roq.io.exception
3959ed972adSLinJiawei  io.roqio.exception.bits.uop.cf.pc := flushPC
3961c2588aaSYinan Xu  // roq to mem block
39710aac6e7SWilliam Wang  io.roqio.lsq <> roq.io.lsq
398edd6ddbcSwakafa
399edd6ddbcSwakafa  io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull)
400edd6ddbcSwakafa  io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull)
401edd6ddbcSwakafa  io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull)
402edd6ddbcSwakafa  io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull)
403edd6ddbcSwakafa  io.perfInfo.bpuInfo <> RegNext(ftq.io.bpuInfo)
4048921b337SYinan Xu}
405