1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 226ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2321732575SYinan Xuimport utils._ 243c02ee8fSwakafaimport utility._ 258921b337SYinan Xuimport xiangshan._ 260febc381SYinan Xuimport xiangshan.backend.decode.{DecodeStage, FusionDecoder, ImmUnion} 271cee9cb8SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, Dispatch2Rs, DispatchQueue} 286ab6918fSYinan Xuimport xiangshan.backend.fu.PFEvent 297fa2c198SYinan Xuimport xiangshan.backend.rename.{Rename, RenameTableWrapper} 30d2b20d1aSTang Haojinimport xiangshan.backend.rob.{DebugLSIO, LsTopdownInfo, Rob, RobCSRIO, RobLsqIO, RobPtr} 31a878cf6cSLinJiaweiimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components} 326ab6918fSYinan Xuimport xiangshan.mem.mdp.{LFST, SSIT, WaitTable} 330febc381SYinan Xuimport xiangshan.ExceptionNO._ 341cee9cb8SYinan Xuimport xiangshan.backend.exu.ExuConfig 351cee9cb8SYinan Xuimport xiangshan.mem.{LsqEnqCtrl, LsqEnqIO} 368921b337SYinan Xu 37f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 382e1be6e1SSteve Gou def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 399aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 40df5b4b8eSYinan Xu val redirect = Valid(new Redirect) 41f06ca0bfSLingrui98} 42f06ca0bfSLingrui98 432225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 44f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 452e1be6e1SSteve Gou 462e1be6e1SSteve Gou class RedirectGeneratorIO(implicit p: Parameters) extends XSBundle { 472e1be6e1SSteve Gou def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 485668a921SJiawei Lin val hartId = Input(UInt(8.W)) 49dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 506c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 519ed972adSLinJiawei val flush = Input(Bool()) 52b56f947eSYinan Xu val redirectPcRead = new FtqRead(UInt(VAddrBits.W)) 53884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 54faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 55de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 56e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 57eb163ef0SHaojin Tang val isMisspreRedirect = Output(Bool()) 582e1be6e1SSteve Gou } 592e1be6e1SSteve Gou val io = IO(new RedirectGeneratorIO) 60884dbb3bSLinJiawei /* 61884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 62884dbb3bSLinJiawei | | | | | | | 63faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 6436d7aed5SLinJiawei | | 6536d7aed5SLinJiawei | | 6636d7aed5SLinJiawei | | Stage2 67884dbb3bSLinJiawei | | 68884dbb3bSLinJiawei redirect (flush backend) | 69884dbb3bSLinJiawei | | 70884dbb3bSLinJiawei === reg === | ======== 71884dbb3bSLinJiawei | | 72884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 73884dbb3bSLinJiawei | 74884dbb3bSLinJiawei redirect (send to frontend) 75884dbb3bSLinJiawei */ 76435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 779aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 78435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 79435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 80435a337cSYinan Xu else if (j == i) xs(i).valid 81435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 82435a337cSYinan Xu )).andR)) 83435a337cSYinan Xu resultOnehot 84dfde261eSljw } 85faf3cfa9SLinJiawei 86dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 87dfde261eSljw val redirect = Wire(Valid(new Redirect)) 88dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 89dfde261eSljw redirect.bits := exuOut.bits.redirect 90d2b20d1aSTang Haojin redirect.bits.debugIsCtrl := true.B 91d2b20d1aSTang Haojin redirect.bits.debugIsMemVio := false.B 92dfde261eSljw redirect 93dfde261eSljw } 94dfde261eSljw 95dfde261eSljw val jumpOut = io.exuMispredict.head 96435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 97435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 98f4b2089aSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush)) 99435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 100072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 101435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 102eb163ef0SHaojin Tang io.isMisspreRedirect := VecInit(io.exuMispredict.map(x => getRedirect(x).valid)).asUInt.orR 103b56f947eSYinan Xu io.redirectPcRead.ptr := oldestRedirect.bits.ftqIdx 104b56f947eSYinan Xu io.redirectPcRead.offset := oldestRedirect.bits.ftqOffset 105dfde261eSljw 1066060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 107435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 108435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 109435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 110435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 111435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 112faf3cfa9SLinJiawei 113faf3cfa9SLinJiawei // stage1 -> stage2 11427c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 115faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 116faf3cfa9SLinJiawei 117072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 118072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 119b56f947eSYinan Xu val real_pc = io.redirectPcRead.data 120dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 121dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 122435a337cSYinan Xu val target = Mux(s1_isReplay, 123c88c3a2aSYinan Xu real_pc, // replay from itself 124dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 125dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1266060732cSLinJiawei snpc 127faf3cfa9SLinJiawei ) 128faf3cfa9SLinJiawei ) 1292b8b2e7aSWilliam Wang 1306f688dacSYinan Xu val stage2CfiUpdate = io.stage2Redirect.bits.cfiUpdate 1316f688dacSYinan Xu stage2CfiUpdate.pc := real_pc 1326f688dacSYinan Xu stage2CfiUpdate.pd := s1_pd 1332e1be6e1SSteve Gou // stage2CfiUpdate.predTaken := s1_redirect_bits_reg.cfiUpdate.predTaken 1346f688dacSYinan Xu stage2CfiUpdate.target := target 1352e1be6e1SSteve Gou // stage2CfiUpdate.taken := s1_redirect_bits_reg.cfiUpdate.taken 1362e1be6e1SSteve Gou // stage2CfiUpdate.isMisPred := s1_redirect_bits_reg.cfiUpdate.isMisPred 1376f688dacSYinan Xu 138005e809bSJiuyang Liu val s2_target = RegEnable(target, s1_redirect_valid_reg) 139005e809bSJiuyang Liu val s2_pc = RegEnable(real_pc, s1_redirect_valid_reg) 140005e809bSJiuyang Liu val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, s1_redirect_valid_reg) 1416f688dacSYinan Xu val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 1426f688dacSYinan Xu 1436f688dacSYinan Xu io.stage3Redirect.valid := s2_redirect_valid_reg 1446f688dacSYinan Xu io.stage3Redirect.bits := s2_redirect_bits_reg 1456f688dacSYinan Xu 146de169c67SWilliam Wang // get pc from ftq 147de169c67SWilliam Wang // valid only if redirect is caused by load violation 148de169c67SWilliam Wang // store_pc is used to update store set 149f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1502b8b2e7aSWilliam Wang 151de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 152de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 153de169c67SWilliam Wang // update wait table 154b56f947eSYinan Xu io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 155de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 156de169c67SWilliam Wang // update store set 157b56f947eSYinan Xu io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 158de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 159de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 160de169c67SWilliam Wang 16125ac26c6SWilliam Wang // // recover runahead checkpoint if redirect 16225ac26c6SWilliam Wang // if (!env.FPGAPlatform) { 16325ac26c6SWilliam Wang // val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 16425ac26c6SWilliam Wang // runahead_redirect.io.clock := clock 16525ac26c6SWilliam Wang // runahead_redirect.io.coreid := io.hartId 16625ac26c6SWilliam Wang // runahead_redirect.io.valid := io.stage3Redirect.valid 16725ac26c6SWilliam Wang // runahead_redirect.io.pc := s2_pc // for debug only 16825ac26c6SWilliam Wang // runahead_redirect.io.target_pc := s2_target // for debug only 16925ac26c6SWilliam Wang // runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 17025ac26c6SWilliam Wang // } 171884dbb3bSLinJiawei} 172884dbb3bSLinJiawei 1731cee9cb8SYinan Xuclass CtrlBlock(dpExuConfigs: Seq[Seq[Seq[ExuConfig]]])(implicit p: Parameters) extends LazyModule 1741ca0e4f3SYinan Xu with HasWritebackSink with HasWritebackSource { 1756ab6918fSYinan Xu val rob = LazyModule(new Rob) 1766ab6918fSYinan Xu 1776ab6918fSYinan Xu override def addWritebackSink(source: Seq[HasWritebackSource], index: Option[Seq[Int]]): HasWritebackSink = { 1786ab6918fSYinan Xu rob.addWritebackSink(Seq(this), Some(Seq(writebackSinks.length))) 1796ab6918fSYinan Xu super.addWritebackSink(source, index) 1806ab6918fSYinan Xu } 1816ab6918fSYinan Xu 1821cee9cb8SYinan Xu // duplicated dispatch2 here to avoid cross-module timing path loop. 1831cee9cb8SYinan Xu val dispatch2 = dpExuConfigs.map(c => LazyModule(new Dispatch2Rs(c))) 1846ab6918fSYinan Xu lazy val module = new CtrlBlockImp(this) 1856ab6918fSYinan Xu 1866ab6918fSYinan Xu override lazy val writebackSourceParams: Seq[WritebackSourceParams] = { 1876ab6918fSYinan Xu writebackSinksParams 1886ab6918fSYinan Xu } 1896ab6918fSYinan Xu override lazy val writebackSourceImp: HasWritebackSourceImp = module 1906ab6918fSYinan Xu 1916ab6918fSYinan Xu override def generateWritebackIO( 1926ab6918fSYinan Xu thisMod: Option[HasWritebackSource] = None, 1936ab6918fSYinan Xu thisModImp: Option[HasWritebackSourceImp] = None 1946ab6918fSYinan Xu ): Unit = { 1956ab6918fSYinan Xu module.io.writeback.zip(writebackSinksImp(thisMod, thisModImp)).foreach(x => x._1 := x._2) 1966ab6918fSYinan Xu } 1976ab6918fSYinan Xu} 1986ab6918fSYinan Xu 1996ab6918fSYinan Xuclass CtrlBlockImp(outer: CtrlBlock)(implicit p: Parameters) extends LazyModuleImp(outer) 2001ca0e4f3SYinan Xu with HasXSParameter 2011ca0e4f3SYinan Xu with HasCircularQueuePtrHelper 2021ca0e4f3SYinan Xu with HasWritebackSourceImp 2031ca0e4f3SYinan Xu with HasPerfEvents 2041ca0e4f3SYinan Xu{ 2056ab6918fSYinan Xu val writebackLengths = outer.writebackSinksParams.map(_.length) 2066ab6918fSYinan Xu 2078921b337SYinan Xu val io = IO(new Bundle { 2085668a921SJiawei Lin val hartId = Input(UInt(8.W)) 209b6900d94SYinan Xu val cpu_halt = Output(Bool()) 2105cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 2111cee9cb8SYinan Xu // to exu blocks 2122b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 2132b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2141cee9cb8SYinan Xu val rsReady = Vec(outer.dispatch2.map(_.module.io.out.length).sum, Input(Bool())) 2151cee9cb8SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 216e4f69d78Ssfencevma val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 2171cee9cb8SYinan Xu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 218e4f69d78Ssfencevma val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 2191cee9cb8SYinan Xu val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 220d2b20d1aSTang Haojin val sqCanAccept = Input(Bool()) 221d2b20d1aSTang Haojin val lqCanAccept = Input(Bool()) 222a878cf6cSLinJiawei val ld_pc_read = Vec(exuParameters.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 22366220144SYinan Xu // from int block 22466220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 22566220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 22666220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 22766220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 22866220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 2299aca92b9SYinan Xu val robio = new Bundle { 2301c2588aaSYinan Xu // to int block 2319aca92b9SYinan Xu val toCSR = new RobCSRIO 2323a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 2331c2588aaSYinan Xu // to mem block 2349aca92b9SYinan Xu val lsq = new RobLsqIO 2358744445eSMaxpicca-Li // debug 2368744445eSMaxpicca-Li val debug_ls = Flipped(new DebugLSIO) 237d2b20d1aSTang Haojin val lsTopdownInfo = Vec(exuParameters.LduCnt, Input(new LsTopdownInfo)) 2381c2588aaSYinan Xu } 2392b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 240edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 241edd6ddbcSwakafa val ctrlInfo = new Bundle { 2429aca92b9SYinan Xu val robFull = Input(Bool()) 243edd6ddbcSwakafa val intdqFull = Input(Bool()) 244edd6ddbcSwakafa val fpdqFull = Input(Bool()) 245edd6ddbcSwakafa val lsdqFull = Input(Bool()) 246edd6ddbcSwakafa } 247edd6ddbcSwakafa }) 2486ab6918fSYinan Xu val writeback = MixedVec(writebackLengths.map(num => Vec(num, Flipped(ValidIO(new ExuOutput))))) 24966220144SYinan Xu // redirect out 25066220144SYinan Xu val redirect = ValidIO(new Redirect) 251d2b20d1aSTang Haojin // debug 25266220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 25366220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 254d2b20d1aSTang Haojin val robDeqPtr = Output(new RobPtr) 255d2b20d1aSTang Haojin val robHeadLsIssue = Input(Bool()) 2568921b337SYinan Xu }) 2578921b337SYinan Xu 2586ab6918fSYinan Xu override def writebackSource: Option[Seq[Seq[Valid[ExuOutput]]]] = { 2596ab6918fSYinan Xu Some(io.writeback.map(writeback => { 2606ab6918fSYinan Xu val exuOutput = WireInit(writeback) 2616ab6918fSYinan Xu val timer = GTimer() 2626ab6918fSYinan Xu for ((wb_next, wb) <- exuOutput.zip(writeback)) { 2630dc4893dSYinan Xu wb_next.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(Seq(stage2Redirect, redirectForExu))) 2646ab6918fSYinan Xu wb_next.bits := RegNext(wb.bits) 2656ab6918fSYinan Xu wb_next.bits.uop.debugInfo.writebackTime := timer 2666ab6918fSYinan Xu } 2676ab6918fSYinan Xu exuOutput 2686ab6918fSYinan Xu })) 2696ab6918fSYinan Xu } 2706ab6918fSYinan Xu 2718921b337SYinan Xu val decode = Module(new DecodeStage) 2720febc381SYinan Xu val fusionDecoder = Module(new FusionDecoder) 2737fa2c198SYinan Xu val rat = Module(new RenameTableWrapper) 274980c1bc3SWilliam Wang val ssit = Module(new SSIT) 275980c1bc3SWilliam Wang val waittable = Module(new WaitTable) 2768921b337SYinan Xu val rename = Module(new Rename) 277694b0180SLinJiawei val dispatch = Module(new Dispatch) 2781ca0e4f3SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth)) 2791ca0e4f3SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth)) 2801ca0e4f3SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth)) 281884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2828744445eSMaxpicca-Li val rob = outer.rob.module 2838744445eSMaxpicca-Li 2848744445eSMaxpicca-Li // jumpPc (2) + redirects (1) + loadPredUpdate (1) + jalr_target (1) + [ld pc (LduCnt)] + robWriteback (sum(writebackLengths)) + robFlush (1) 2858744445eSMaxpicca-Li val PCMEMIDX_LD = 5 286a878cf6cSLinJiawei val pcMem = Module(new SyncDataModuleTemplate( 287a878cf6cSLinJiawei new Ftq_RF_Components, FtqSize, 288a878cf6cSLinJiawei 6 + exuParameters.LduCnt, 1, "CtrlPcMem") 289a878cf6cSLinJiawei ) 290b56f947eSYinan Xu pcMem.io.wen.head := RegNext(io.frontend.fromFtq.pc_mem_wen) 291b56f947eSYinan Xu pcMem.io.waddr.head := RegNext(io.frontend.fromFtq.pc_mem_waddr) 292b56f947eSYinan Xu pcMem.io.wdata.head := RegNext(io.frontend.fromFtq.pc_mem_wdata) 293b56f947eSYinan Xu 294b56f947eSYinan Xu pcMem.io.raddr.last := rob.io.flushOut.bits.ftqIdx.value 295b56f947eSYinan Xu val flushPC = pcMem.io.rdata.last.getPc(RegNext(rob.io.flushOut.bits.ftqOffset)) 296f4b2089aSYinan Xu 297f4b2089aSYinan Xu val flushRedirect = Wire(Valid(new Redirect)) 298f4b2089aSYinan Xu flushRedirect.valid := RegNext(rob.io.flushOut.valid) 299f4b2089aSYinan Xu flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid) 300d2b20d1aSTang Haojin flushRedirect.bits.debugIsCtrl := false.B 301d2b20d1aSTang Haojin flushRedirect.bits.debugIsMemVio := false.B 302f4b2089aSYinan Xu 303f4b2089aSYinan Xu val flushRedirectReg = Wire(Valid(new Redirect)) 304f4b2089aSYinan Xu flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 305005e809bSJiuyang Liu flushRedirectReg.bits := RegEnable(flushRedirect.bits, flushRedirect.valid) 306f4b2089aSYinan Xu 307f4b2089aSYinan Xu val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect) 3080dc4893dSYinan Xu // Redirect will be RegNext at ExuBlocks. 3090dc4893dSYinan Xu val redirectForExu = RegNextWithEnable(stage2Redirect) 310faf3cfa9SLinJiawei 31166220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 312dfde261eSljw val valid = x.valid && x.bits.redirectValid 3130dc4893dSYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(Seq(stage2Redirect, redirectForExu)) 314dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 315dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 316dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 317dfde261eSljw delayed 318faf3cfa9SLinJiawei }) 319c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 32066220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 3210dc4893dSYinan Xu !io.memoryViolation.bits.robIdx.needFlush(Seq(stage2Redirect, redirectForExu)), 322c1b37c81Sljw init = false.B 323c1b37c81Sljw ) 324d2b20d1aSTang Haojin val memVioBits = WireDefault(io.memoryViolation.bits) 325d2b20d1aSTang Haojin memVioBits.debugIsCtrl := false.B 326d2b20d1aSTang Haojin memVioBits.debugIsMemVio := true.B 327d2b20d1aSTang Haojin loadReplay.bits := RegEnable(memVioBits, io.memoryViolation.valid) 328b56f947eSYinan Xu pcMem.io.raddr(2) := redirectGen.io.redirectPcRead.ptr.value 329b56f947eSYinan Xu redirectGen.io.redirectPcRead.data := pcMem.io.rdata(2).getPc(RegNext(redirectGen.io.redirectPcRead.offset)) 330b56f947eSYinan Xu pcMem.io.raddr(3) := redirectGen.io.memPredPcRead.ptr.value 331b56f947eSYinan Xu redirectGen.io.memPredPcRead.data := pcMem.io.rdata(3).getPc(RegNext(redirectGen.io.memPredPcRead.offset)) 3325668a921SJiawei Lin redirectGen.io.hartId := io.hartId 333dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 334c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 3356f688dacSYinan Xu redirectGen.io.flush := flushRedirect.valid 3368921b337SYinan Xu 337df5b4b8eSYinan Xu val frontendFlushValid = DelayN(flushRedirect.valid, 5) 338df5b4b8eSYinan Xu val frontendFlushBits = RegEnable(flushRedirect.bits, flushRedirect.valid) 339a1351e5dSJay // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 340a1351e5dSJay // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 341a1351e5dSJay // Thus, we make all flush reasons to behave the same as exceptions for frontend. 342884dbb3bSLinJiawei for (i <- 0 until CommitWidth) { 3436474c47fSYinan Xu // why flushOut: instructions with flushPipe are not commited to frontend 3446474c47fSYinan Xu // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 3456474c47fSYinan Xu val is_commit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !rob.io.flushOut.valid 346a1351e5dSJay io.frontend.toFtq.rob_commits(i).valid := RegNext(is_commit) 347a1351e5dSJay io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), is_commit) 348884dbb3bSLinJiawei } 349df5b4b8eSYinan Xu io.frontend.toFtq.redirect.valid := frontendFlushValid || redirectGen.io.stage2Redirect.valid 350df5b4b8eSYinan Xu io.frontend.toFtq.redirect.bits := Mux(frontendFlushValid, frontendFlushBits, redirectGen.io.stage2Redirect.bits) 351df5b4b8eSYinan Xu // Be careful here: 352df5b4b8eSYinan Xu // T0: flushRedirect.valid, exception.valid 353df5b4b8eSYinan Xu // T1: csr.redirect.valid 354df5b4b8eSYinan Xu // T2: csr.exception.valid 355df5b4b8eSYinan Xu // T3: csr.trapTarget 356df5b4b8eSYinan Xu // T4: ctrlBlock.trapTarget 357df5b4b8eSYinan Xu // T5: io.frontend.toFtq.stage2Redirect.valid 358df5b4b8eSYinan Xu val pc_from_csr = io.robio.toCSR.isXRet || DelayN(rob.io.exception.valid, 4) 359df5b4b8eSYinan Xu val rob_flush_pc = RegEnable(Mux(flushRedirect.bits.flushItself(), 360df5b4b8eSYinan Xu flushPC, // replay inst 361df5b4b8eSYinan Xu flushPC + 4.U // flush pipe 362df5b4b8eSYinan Xu ), flushRedirect.valid) 363df5b4b8eSYinan Xu val flushTarget = Mux(pc_from_csr, io.robio.toCSR.trapTarget, rob_flush_pc) 3642e1be6e1SSteve Gou when (frontendFlushValid) { 3652e1be6e1SSteve Gou io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 366df5b4b8eSYinan Xu io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegNext(flushTarget) 367a1351e5dSJay } 3682e1be6e1SSteve Gou 3692e1be6e1SSteve Gou 3706f688dacSYinan Xu val pendingRedirect = RegInit(false.B) 3716f688dacSYinan Xu when (stage2Redirect.valid) { 3726f688dacSYinan Xu pendingRedirect := true.B 373df5b4b8eSYinan Xu }.elsewhen (RegNext(io.frontend.toFtq.redirect.valid)) { 3746f688dacSYinan Xu pendingRedirect := false.B 3756f688dacSYinan Xu } 37666bcc42fSYinan Xu 3778921b337SYinan Xu decode.io.in <> io.frontend.cfVec 378d2b20d1aSTang Haojin decode.io.stallReason.in <> io.frontend.stallReason 379fd7603d9SYinan Xu decode.io.csrCtrl := RegNext(io.csrCtrl) 380a0db5a4bSYinan Xu decode.io.intRat <> rat.io.intReadPorts 381a0db5a4bSYinan Xu decode.io.fpRat <> rat.io.fpReadPorts 382980c1bc3SWilliam Wang 383980c1bc3SWilliam Wang // memory dependency predict 384980c1bc3SWilliam Wang // when decode, send fold pc to mdp 385980c1bc3SWilliam Wang for (i <- 0 until DecodeWidth) { 386980c1bc3SWilliam Wang val mdp_foldpc = Mux( 387a0db5a4bSYinan Xu decode.io.out(i).fire, 388980c1bc3SWilliam Wang decode.io.in(i).bits.foldpc, 389980c1bc3SWilliam Wang rename.io.in(i).bits.cf.foldpc 390980c1bc3SWilliam Wang ) 391980c1bc3SWilliam Wang ssit.io.raddr(i) := mdp_foldpc 392980c1bc3SWilliam Wang waittable.io.raddr(i) := mdp_foldpc 393980c1bc3SWilliam Wang } 394980c1bc3SWilliam Wang // currently, we only update mdp info when isReplay 395980c1bc3SWilliam Wang ssit.io.update <> RegNext(redirectGen.io.memPredUpdate) 396980c1bc3SWilliam Wang ssit.io.csrCtrl := RegNext(io.csrCtrl) 397980c1bc3SWilliam Wang waittable.io.update <> RegNext(redirectGen.io.memPredUpdate) 398980c1bc3SWilliam Wang waittable.io.csrCtrl := RegNext(io.csrCtrl) 399980c1bc3SWilliam Wang 400980c1bc3SWilliam Wang // LFST lookup and update 401159372ddSsfencevma dispatch.io.lfst := DontCare 402159372ddSsfencevma if (LFSTEnable) { 403980c1bc3SWilliam Wang val lfst = Module(new LFST) 404980c1bc3SWilliam Wang lfst.io.redirect <> RegNext(io.redirect) 405980c1bc3SWilliam Wang lfst.io.storeIssue <> RegNext(io.stIn) 406980c1bc3SWilliam Wang lfst.io.csrCtrl <> RegNext(io.csrCtrl) 407980c1bc3SWilliam Wang lfst.io.dispatch <> dispatch.io.lfst 408159372ddSsfencevma } 409159372ddSsfencevma 4102b8b2e7aSWilliam Wang 411ccfddc82SHaojin Tang rat.io.redirect := stage2Redirect.valid 4127fa2c198SYinan Xu rat.io.robCommits := rob.io.commits 4137fa2c198SYinan Xu rat.io.intRenamePorts := rename.io.intRenamePorts 4147fa2c198SYinan Xu rat.io.fpRenamePorts := rename.io.fpRenamePorts 4157fa2c198SYinan Xu rat.io.debug_int_rat <> io.debug_int_rat 4167fa2c198SYinan Xu rat.io.debug_fp_rat <> io.debug_fp_rat 4170412e00dSLinJiawei 4182b4e8253SYinan Xu // pipeline between decode and rename 419b424051cSYinan Xu for (i <- 0 until RenameWidth) { 4200febc381SYinan Xu // fusion decoder 4210febc381SYinan Xu val decodeHasException = io.frontend.cfVec(i).bits.exceptionVec(instrPageFault) || io.frontend.cfVec(i).bits.exceptionVec(instrAccessFault) 4225b47c58cSYinan Xu val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable 4230febc381SYinan Xu fusionDecoder.io.in(i).valid := io.frontend.cfVec(i).valid && !(decodeHasException || disableFusion) 4240febc381SYinan Xu fusionDecoder.io.in(i).bits := io.frontend.cfVec(i).bits.instr 4250febc381SYinan Xu if (i > 0) { 4260febc381SYinan Xu fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 4270febc381SYinan Xu } 4280febc381SYinan Xu 4290febc381SYinan Xu // Pipeline 4300febc381SYinan Xu val renamePipe = PipelineNext(decode.io.out(i), rename.io.in(i).ready, 4316f688dacSYinan Xu stage2Redirect.valid || pendingRedirect) 4320febc381SYinan Xu renamePipe.ready := rename.io.in(i).ready 4330febc381SYinan Xu rename.io.in(i).valid := renamePipe.valid && !fusionDecoder.io.clear(i) 4340febc381SYinan Xu rename.io.in(i).bits := renamePipe.bits 435a0db5a4bSYinan Xu rename.io.intReadPorts(i) := rat.io.intReadPorts(i).map(_.data) 436a0db5a4bSYinan Xu rename.io.fpReadPorts(i) := rat.io.fpReadPorts(i).map(_.data) 437a0db5a4bSYinan Xu rename.io.waittable(i) := RegEnable(waittable.io.rdata(i), decode.io.out(i).fire) 4380febc381SYinan Xu 4390febc381SYinan Xu if (i < RenameWidth - 1) { 4400febc381SYinan Xu // fusion decoder sees the raw decode info 4410febc381SYinan Xu fusionDecoder.io.dec(i) := renamePipe.bits.ctrl 4420febc381SYinan Xu rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 4430febc381SYinan Xu 4440febc381SYinan Xu // update the first RenameWidth - 1 instructions 4450febc381SYinan Xu decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 4460febc381SYinan Xu when (fusionDecoder.io.out(i).valid) { 4470febc381SYinan Xu fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits.ctrl) 4480febc381SYinan Xu // TODO: remove this dirty code for ftq update 4490febc381SYinan Xu val sameFtqPtr = rename.io.in(i).bits.cf.ftqPtr.value === rename.io.in(i + 1).bits.cf.ftqPtr.value 4500febc381SYinan Xu val ftqOffset0 = rename.io.in(i).bits.cf.ftqOffset 4510febc381SYinan Xu val ftqOffset1 = rename.io.in(i + 1).bits.cf.ftqOffset 4520febc381SYinan Xu val ftqOffsetDiff = ftqOffset1 - ftqOffset0 4530febc381SYinan Xu val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 4540febc381SYinan Xu val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 4550febc381SYinan Xu val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 4560febc381SYinan Xu val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 4570febc381SYinan Xu rename.io.in(i).bits.ctrl.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 4580febc381SYinan Xu XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 4590febc381SYinan Xu } 4600febc381SYinan Xu } 461b424051cSYinan Xu } 4628921b337SYinan Xu 46351981c77SbugGenerator rename.io.redirect := stage2Redirect 4649aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 465980c1bc3SWilliam Wang rename.io.ssit <> ssit.io.rdata 466*dcf3a679STang Haojin rename.io.int_need_free := rat.io.int_need_free 467*dcf3a679STang Haojin rename.io.int_old_pdest := rat.io.int_old_pdest 468*dcf3a679STang Haojin rename.io.fp_old_pdest := rat.io.fp_old_pdest 469ccfddc82SHaojin Tang rename.io.debug_int_rat <> rat.io.debug_int_rat 470ccfddc82SHaojin Tang rename.io.debug_fp_rat <> rat.io.debug_fp_rat 471d2b20d1aSTang Haojin rename.io.stallReason.in <> decode.io.stallReason.out 4728921b337SYinan Xu 4732b4e8253SYinan Xu // pipeline between rename and dispatch 4742b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 475f4b2089aSYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid) 4762b4e8253SYinan Xu } 4772b4e8253SYinan Xu 4785668a921SJiawei Lin dispatch.io.hartId := io.hartId 47951981c77SbugGenerator dispatch.io.redirect := stage2Redirect 4809aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 4812b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 4822b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 4832b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 4842b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 485d2b20d1aSTang Haojin dispatch.io.robHead := rob.io.debugRobHead 486d2b20d1aSTang Haojin dispatch.io.stallReason <> rename.io.stallReason.out 487d2b20d1aSTang Haojin dispatch.io.lqCanAccept := io.lqCanAccept 488d2b20d1aSTang Haojin dispatch.io.sqCanAccept := io.sqCanAccept 489d2b20d1aSTang Haojin dispatch.io.robHeadNotReady := rob.io.headNotReady 490d2b20d1aSTang Haojin dispatch.io.robFull := rob.io.robFull 491d7dd1af1SLi Qianruo dispatch.io.singleStep := RegNext(io.csrCtrl.singlestep) 4920412e00dSLinJiawei 4930dc4893dSYinan Xu intDq.io.redirect <> redirectForExu 4940dc4893dSYinan Xu fpDq.io.redirect <> redirectForExu 4950dc4893dSYinan Xu lsDq.io.redirect <> redirectForExu 4962b4e8253SYinan Xu 4971cee9cb8SYinan Xu val dpqOut = intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 4981cee9cb8SYinan Xu io.dispatch <> dpqOut 4991cee9cb8SYinan Xu 5001cee9cb8SYinan Xu for (dp2 <- outer.dispatch2.map(_.module.io)) { 5011cee9cb8SYinan Xu dp2.redirect := redirectForExu 5021cee9cb8SYinan Xu if (dp2.readFpState.isDefined) { 5031cee9cb8SYinan Xu dp2.readFpState.get := DontCare 5041cee9cb8SYinan Xu } 5051cee9cb8SYinan Xu if (dp2.readIntState.isDefined) { 5061cee9cb8SYinan Xu dp2.readIntState.get := DontCare 5071cee9cb8SYinan Xu } 5081cee9cb8SYinan Xu if (dp2.enqLsq.isDefined) { 5091cee9cb8SYinan Xu val lsqCtrl = Module(new LsqEnqCtrl) 5101cee9cb8SYinan Xu lsqCtrl.io.redirect <> redirectForExu 5111cee9cb8SYinan Xu lsqCtrl.io.enq <> dp2.enqLsq.get 512e4f69d78Ssfencevma lsqCtrl.io.lcommit := io.lqDeq 5131cee9cb8SYinan Xu lsqCtrl.io.scommit := io.sqDeq 5141cee9cb8SYinan Xu lsqCtrl.io.lqCancelCnt := io.lqCancelCnt 5151cee9cb8SYinan Xu lsqCtrl.io.sqCancelCnt := io.sqCancelCnt 5161cee9cb8SYinan Xu io.enqLsq <> lsqCtrl.io.enqLsq 517d2b20d1aSTang Haojin rob.io.debugEnqLsq := io.enqLsq 5181cee9cb8SYinan Xu } 5191cee9cb8SYinan Xu } 5201cee9cb8SYinan Xu for ((dp2In, i) <- outer.dispatch2.flatMap(_.module.io.in).zipWithIndex) { 5211cee9cb8SYinan Xu dp2In.valid := dpqOut(i).valid 5221cee9cb8SYinan Xu dp2In.bits := dpqOut(i).bits 5231cee9cb8SYinan Xu // override ready here to avoid cross-module loop path 5241cee9cb8SYinan Xu dpqOut(i).ready := dp2In.ready 5251cee9cb8SYinan Xu } 5261cee9cb8SYinan Xu for ((dp2Out, i) <- outer.dispatch2.flatMap(_.module.io.out).zipWithIndex) { 5271cee9cb8SYinan Xu dp2Out.ready := io.rsReady(i) 5281cee9cb8SYinan Xu } 5293fae98acSYinan Xu 530f973ab00SYinan Xu val pingpong = RegInit(false.B) 531f973ab00SYinan Xu pingpong := !pingpong 532b56f947eSYinan Xu pcMem.io.raddr(0) := intDq.io.deqNext(0).cf.ftqPtr.value 533b56f947eSYinan Xu pcMem.io.raddr(1) := intDq.io.deqNext(2).cf.ftqPtr.value 534b56f947eSYinan Xu val jumpPcRead0 = pcMem.io.rdata(0).getPc(RegNext(intDq.io.deqNext(0).cf.ftqOffset)) 535b56f947eSYinan Xu val jumpPcRead1 = pcMem.io.rdata(1).getPc(RegNext(intDq.io.deqNext(2).cf.ftqOffset)) 536b56f947eSYinan Xu io.jumpPc := Mux(pingpong && (exuParameters.AluCnt > 2).B, jumpPcRead1, jumpPcRead0) 537873dc383SLingrui98 val jalrTargetReadPtr = Mux(pingpong && (exuParameters.AluCnt > 2).B, 538f70fe10fSYinan Xu io.dispatch(2).bits.cf.ftqPtr, 539f70fe10fSYinan Xu io.dispatch(0).bits.cf.ftqPtr) 540873dc383SLingrui98 pcMem.io.raddr(4) := (jalrTargetReadPtr + 1.U).value 541873dc383SLingrui98 val jalrTargetRead = pcMem.io.rdata(4).startAddr 542873dc383SLingrui98 val read_from_newest_entry = RegNext(jalrTargetReadPtr) === RegNext(io.frontend.fromFtq.newest_entry_ptr) 543873dc383SLingrui98 io.jalr_target := Mux(read_from_newest_entry, RegNext(io.frontend.fromFtq.newest_entry_target), jalrTargetRead) 544a878cf6cSLinJiawei for(i <- 0 until exuParameters.LduCnt){ 545a878cf6cSLinJiawei // load s0 -> get rdata (s1) -> reg next (s2) -> output (s2) 5468744445eSMaxpicca-Li pcMem.io.raddr(i + PCMEMIDX_LD) := io.ld_pc_read(i).ptr.value 5470ce3de17SYinan Xu io.ld_pc_read(i).data := pcMem.io.rdata(i + 5).getPc(RegNext(io.ld_pc_read(i).offset)) 548a878cf6cSLinJiawei } 5497fa2c198SYinan Xu 5505668a921SJiawei Lin rob.io.hartId := io.hartId 551b6900d94SYinan Xu io.cpu_halt := DelayN(rob.io.cpu_halt, 5) 55251981c77SbugGenerator rob.io.redirect := stage2Redirect 5536ab6918fSYinan Xu outer.rob.generateWritebackIO(Some(outer), Some(this)) 5540412e00dSLinJiawei 55551981c77SbugGenerator io.redirect := stage2Redirect 5560412e00dSLinJiawei 5579aca92b9SYinan Xu // rob to int block 5589aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 5595b47c58cSYinan Xu // When wfi is disabled, it will not block ROB commit. 56009309bdbSYinan Xu rob.io.csr.wfiEvent := io.robio.toCSR.wfiEvent 56109309bdbSYinan Xu rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable 5629aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 5639aca92b9SYinan Xu io.robio.exception := rob.io.exception 5649aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 5652b4e8253SYinan Xu 5669aca92b9SYinan Xu // rob to mem block 5679aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 568edd6ddbcSwakafa 5698744445eSMaxpicca-Li rob.io.debug_ls := io.robio.debug_ls 570d2b20d1aSTang Haojin rob.io.debugHeadLsIssue := io.robHeadLsIssue 571d2b20d1aSTang Haojin rob.io.lsTopdownInfo := io.robio.lsTopdownInfo 572d2b20d1aSTang Haojin io.robDeqPtr := rob.io.robDeqPtr 5738744445eSMaxpicca-Li 5749aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 5752b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 5762b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 5772b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 578cd365d4cSrvcoresjw 579cd365d4cSrvcoresjw val pfevent = Module(new PFEvent) 5801ca0e4f3SYinan Xu pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 581cd365d4cSrvcoresjw val csrevents = pfevent.io.hpmevent.slice(8,16) 5821ca0e4f3SYinan Xu 583cd365d4cSrvcoresjw val perfinfo = IO(new Bundle(){ 5841ca0e4f3SYinan Xu val perfEventsRs = Input(Vec(NumRs, new PerfEvent)) 5851ca0e4f3SYinan Xu val perfEventsEu0 = Input(Vec(6, new PerfEvent)) 5861ca0e4f3SYinan Xu val perfEventsEu1 = Input(Vec(6, new PerfEvent)) 587cd365d4cSrvcoresjw }) 588cd365d4cSrvcoresjw 5891ca0e4f3SYinan Xu val allPerfEvents = Seq(decode, rename, dispatch, intDq, fpDq, lsDq, rob).flatMap(_.getPerf) 5901ca0e4f3SYinan Xu val hpmEvents = allPerfEvents ++ perfinfo.perfEventsEu0 ++ perfinfo.perfEventsEu1 ++ perfinfo.perfEventsRs 5911ca0e4f3SYinan Xu val perfEvents = HPerfMonitor(csrevents, hpmEvents).getPerfEvents 5921ca0e4f3SYinan Xu generatePerfEvent() 5938921b337SYinan Xu} 594