1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 2221732575SYinan Xuimport utils._ 238921b337SYinan Xuimport xiangshan._ 24de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 252b4e8253SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, DispatchQueue} 267fa2c198SYinan Xuimport xiangshan.backend.rename.{Rename, RenameTableWrapper} 272b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 28*cd365d4cSrvcoresjwimport xiangshan.backend.fu.{PFEvent} 292b4e8253SYinan Xuimport xiangshan.frontend.{FtqPtr, FtqRead} 30780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 3120edb3f7SWilliam Wangimport difftest._ 328921b337SYinan Xu 33f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 349aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 35f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 365e63d5cbSLingrui98 val stage3Redirect = ValidIO(new Redirect) 37f4b2089aSYinan Xu val robFlush = ValidIO(new Redirect) 38f06ca0bfSLingrui98} 39f06ca0bfSLingrui98 402225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 41f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 42dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 43884dbb3bSLinJiawei val io = IO(new Bundle() { 44dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 456c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 469ed972adSLinJiawei val flush = Input(Bool()) 47e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 48884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 49faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 50de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 51e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 52884dbb3bSLinJiawei }) 53884dbb3bSLinJiawei /* 54884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 55884dbb3bSLinJiawei | | | | | | | 56faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5736d7aed5SLinJiawei | | 5836d7aed5SLinJiawei | | 5936d7aed5SLinJiawei | | Stage2 60884dbb3bSLinJiawei | | 61884dbb3bSLinJiawei redirect (flush backend) | 62884dbb3bSLinJiawei | | 63884dbb3bSLinJiawei === reg === | ======== 64884dbb3bSLinJiawei | | 65884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 66884dbb3bSLinJiawei | 67884dbb3bSLinJiawei redirect (send to frontend) 68884dbb3bSLinJiawei */ 69dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 70dfde261eSljw val redirect = new Redirect 71dfde261eSljw val valid = Bool() 72dfde261eSljw val idx = UInt(log2Up(n).W) 73dfde261eSljw } 74435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 759aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 76435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 77435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 78435a337cSYinan Xu else if (j == i) xs(i).valid 79435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 80435a337cSYinan Xu )).andR)) 81435a337cSYinan Xu resultOnehot 82dfde261eSljw } 83faf3cfa9SLinJiawei 84f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 85f06ca0bfSLingrui98 val stage1FtqReadPcs = 86de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 87f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 88f06ca0bfSLingrui98 } 89f7f707b0SLinJiawei 90dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 91dfde261eSljw val redirect = Wire(Valid(new Redirect)) 92dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 93dfde261eSljw redirect.bits := exuOut.bits.redirect 94dfde261eSljw redirect 95dfde261eSljw } 96dfde261eSljw 97dfde261eSljw val jumpOut = io.exuMispredict.head 98435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 99435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 100f4b2089aSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush)) 101435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 102072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 103435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 104dfde261eSljw 1056060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 106435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 107435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 108435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 109435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 110435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 111faf3cfa9SLinJiawei 112faf3cfa9SLinJiawei // stage1 -> stage2 11327c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 114faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 115faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 116faf3cfa9SLinJiawei 117072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 118072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 119f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 120dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 121dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 122435a337cSYinan Xu val target = Mux(s1_isReplay, 123c88c3a2aSYinan Xu real_pc, // replay from itself 124dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 125dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1266060732cSLinJiawei snpc 127faf3cfa9SLinJiawei ) 128faf3cfa9SLinJiawei ) 1292b8b2e7aSWilliam Wang 130de169c67SWilliam Wang // get pc from ftq 131de169c67SWilliam Wang // valid only if redirect is caused by load violation 132de169c67SWilliam Wang // store_pc is used to update store set 133f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1342b8b2e7aSWilliam Wang 135de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 136de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 137de169c67SWilliam Wang // update wait table 138de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 139de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 140de169c67SWilliam Wang // update store set 141de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 142de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 143de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 144de169c67SWilliam Wang 145dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 146dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 147f06ca0bfSLingrui98 val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 148dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 149dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 150dfde261eSljw 151faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 152faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 153faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 154f06ca0bfSLingrui98 stage3CfiUpdate.pc := s2_pc 155faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 156cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 157dfde261eSljw stage3CfiUpdate.target := s2_target 158faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 159faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 16020edb3f7SWilliam Wang 16120edb3f7SWilliam Wang // recover runahead checkpoint if redirect 16220edb3f7SWilliam Wang if (!env.FPGAPlatform) { 16320edb3f7SWilliam Wang val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 16420edb3f7SWilliam Wang runahead_redirect.io.clock := clock 16520edb3f7SWilliam Wang runahead_redirect.io.coreid := hardId.U 16620edb3f7SWilliam Wang runahead_redirect.io.valid := io.stage3Redirect.valid 16720edb3f7SWilliam Wang runahead_redirect.io.pc := s2_pc // for debug only 16820edb3f7SWilliam Wang runahead_redirect.io.target_pc := s2_target // for debug only 16920edb3f7SWilliam Wang runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 17020edb3f7SWilliam Wang } 171884dbb3bSLinJiawei} 172884dbb3bSLinJiawei 1732225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 174f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 1758921b337SYinan Xu val io = IO(new Bundle { 1765cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 1772b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 1782b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 17966220144SYinan Xu // from int block 18066220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 18166220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 18266220144SYinan Xu val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput))) 18366220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 18466220144SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 18566220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 18666220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 1879aca92b9SYinan Xu val robio = new Bundle { 1881c2588aaSYinan Xu // to int block 1899aca92b9SYinan Xu val toCSR = new RobCSRIO 1903a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1911c2588aaSYinan Xu // to mem block 1929aca92b9SYinan Xu val lsq = new RobLsqIO 1931c2588aaSYinan Xu } 1942b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 195edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 196edd6ddbcSwakafa val ctrlInfo = new Bundle { 1979aca92b9SYinan Xu val robFull = Input(Bool()) 198edd6ddbcSwakafa val intdqFull = Input(Bool()) 199edd6ddbcSwakafa val fpdqFull = Input(Bool()) 200edd6ddbcSwakafa val lsdqFull = Input(Bool()) 201edd6ddbcSwakafa } 202edd6ddbcSwakafa }) 203072158bfSYinan Xu val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 20466220144SYinan Xu // redirect out 20566220144SYinan Xu val redirect = ValidIO(new Redirect) 20666220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 20766220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2088921b337SYinan Xu }) 2098921b337SYinan Xu 2108921b337SYinan Xu val decode = Module(new DecodeStage) 2117fa2c198SYinan Xu val rat = Module(new RenameTableWrapper) 2128921b337SYinan Xu val rename = Module(new Rename) 213694b0180SLinJiawei val dispatch = Module(new Dispatch) 2142b4e8253SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth, "int")) 2152b4e8253SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth, "fp")) 2162b4e8253SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth, "ls")) 217884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2188921b337SYinan Xu 2199aca92b9SYinan Xu val robWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 2209aca92b9SYinan Xu val rob = Module(new Rob(robWbSize)) 2218921b337SYinan Xu 222f4b2089aSYinan Xu val robPcRead = io.frontend.fromFtq.getRobFlushPcRead 223f4b2089aSYinan Xu val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset) 224f4b2089aSYinan Xu 225f4b2089aSYinan Xu val flushRedirect = Wire(Valid(new Redirect)) 226f4b2089aSYinan Xu flushRedirect.valid := RegNext(rob.io.flushOut.valid) 227f4b2089aSYinan Xu flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid) 228f4b2089aSYinan Xu flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid, 229f4b2089aSYinan Xu io.robio.toCSR.trapTarget, 230f4b2089aSYinan Xu Mux(flushRedirect.bits.flushItself(), 231f4b2089aSYinan Xu flushPC, // replay inst 232f4b2089aSYinan Xu flushPC + 4.U // flush pipe 233f4b2089aSYinan Xu ) 234f4b2089aSYinan Xu ) 235f4b2089aSYinan Xu 236f4b2089aSYinan Xu val flushRedirectReg = Wire(Valid(new Redirect)) 237f4b2089aSYinan Xu flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 238f4b2089aSYinan Xu flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 239f4b2089aSYinan Xu 240f4b2089aSYinan Xu val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect) 241f4b2089aSYinan Xu val stage3Redirect = Mux(flushRedirectReg.valid, flushRedirectReg, redirectGen.io.stage3Redirect) 242faf3cfa9SLinJiawei 24366220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 244dfde261eSljw val valid = x.valid && x.bits.redirectValid 245f4b2089aSYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect) 246dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 247dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 248dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 249dfde261eSljw delayed 250faf3cfa9SLinJiawei }) 251c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 25266220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 253f4b2089aSYinan Xu !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect), 254c1b37c81Sljw init = false.B 255c1b37c81Sljw ) 25666220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 257f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 258f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 259dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 260c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 261f4b2089aSYinan Xu redirectGen.io.flush := RegNext(rob.io.flushOut.valid) 2628921b337SYinan Xu 263884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2649aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).valid := rob.io.commits.valid(i) && !rob.io.commits.isWalk 2659aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).bits := rob.io.commits.info(i) 266884dbb3bSLinJiawei } 267f06ca0bfSLingrui98 io.frontend.toFtq.stage2Redirect <> stage2Redirect 2689aca92b9SYinan Xu io.frontend.toFtq.robFlush <> RegNext(rob.io.flushOut) 269f4b2089aSYinan Xu io.frontend.toFtq.stage3Redirect := stage3Redirect 27066bcc42fSYinan Xu 2718921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2722b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 273de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 274de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 275de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 2762b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 2772b8b2e7aSWilliam Wang 2787fa2c198SYinan Xu rat.io.robCommits := rob.io.commits 2797fa2c198SYinan Xu for ((r, i) <- rat.io.intReadPorts.zipWithIndex) { 2807fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(2) :+ decode.io.out(i).bits.ctrl.ldest 2817fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 2827fa2c198SYinan Xu rename.io.intReadPorts(i) := r.map(_.data) 2837fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 2847fa2c198SYinan Xu } 2857fa2c198SYinan Xu rat.io.intRenamePorts := rename.io.intRenamePorts 2867fa2c198SYinan Xu for ((r, i) <- rat.io.fpReadPorts.zipWithIndex) { 2877fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(3) :+ decode.io.out(i).bits.ctrl.ldest 2887fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 2897fa2c198SYinan Xu rename.io.fpReadPorts(i) := r.map(_.data) 2907fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 2917fa2c198SYinan Xu } 2927fa2c198SYinan Xu rat.io.fpRenamePorts := rename.io.fpRenamePorts 2937fa2c198SYinan Xu rat.io.debug_int_rat <> io.debug_int_rat 2947fa2c198SYinan Xu rat.io.debug_fp_rat <> io.debug_fp_rat 2950412e00dSLinJiawei 2962b4e8253SYinan Xu // pipeline between decode and rename 297b424051cSYinan Xu for (i <- 0 until RenameWidth) { 298884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 299f4b2089aSYinan Xu stage2Redirect.valid || stage3Redirect.valid) 300b424051cSYinan Xu } 3018921b337SYinan Xu 302f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 3039aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 3048921b337SYinan Xu 3052b4e8253SYinan Xu // pipeline between rename and dispatch 3062b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 307f4b2089aSYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid) 3082b4e8253SYinan Xu } 3092b4e8253SYinan Xu dispatch.io.preDpInfo := RegEnable(rename.io.dispatchInfo, rename.io.out(0).fire) 3102b4e8253SYinan Xu 311f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 3129aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 31366220144SYinan Xu dispatch.io.enqLsq <> io.enqLsq 3142b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 3152b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 3162b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 3172b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 318de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 31966220144SYinan Xu dispatch.io.storeIssue <> io.stIn 3202b4e8253SYinan Xu dispatch.io.singleStep := false.B 3210412e00dSLinJiawei 3222b4e8253SYinan Xu intDq.io.redirect <> stage2Redirect 3232b4e8253SYinan Xu fpDq.io.redirect <> stage2Redirect 3242b4e8253SYinan Xu lsDq.io.redirect <> stage2Redirect 3252b4e8253SYinan Xu 3262b4e8253SYinan Xu io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 3273fae98acSYinan Xu 328f973ab00SYinan Xu val pingpong = RegInit(false.B) 329f973ab00SYinan Xu pingpong := !pingpong 330f973ab00SYinan Xu val jumpInst = Mux(pingpong && (exuParameters.AluCnt > 2).B, io.dispatch(2).bits, io.dispatch(0).bits) 3317fa2c198SYinan Xu val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 3327fa2c198SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 3337fa2c198SYinan Xu val jumpTargetRead = io.frontend.fromFtq.target_read 3347fa2c198SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 3357fa2c198SYinan Xu 3369aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 33766220144SYinan Xu val exeWbResults = VecInit(io.writeback ++ io.stOut) 338ebb8ebf8SYinan Xu val timer = GTimer() 3399aca92b9SYinan Xu for((rob_wb, wb) <- rob.io.exeWbResults.zip(exeWbResults)) { 340f4b2089aSYinan Xu rob_wb.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect)) 3419aca92b9SYinan Xu rob_wb.bits := RegNext(wb.bits) 3429aca92b9SYinan Xu rob_wb.bits.uop.debugInfo.writebackTime := timer 343c1b37c81Sljw } 3440412e00dSLinJiawei 3455cbe3dbdSLingrui98 io.redirect <> stage2Redirect 3460412e00dSLinJiawei 3479aca92b9SYinan Xu // rob to int block 3489aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 3499aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 3509aca92b9SYinan Xu io.robio.exception := rob.io.exception 3519aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 3522b4e8253SYinan Xu 3539aca92b9SYinan Xu // rob to mem block 3549aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 355edd6ddbcSwakafa 3569aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 3572b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 3582b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 3592b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 360*cd365d4cSrvcoresjw 361*cd365d4cSrvcoresjw val pfevent = Module(new PFEvent) 362*cd365d4cSrvcoresjw val csrevents = pfevent.io.hpmevent.slice(8,16) 363*cd365d4cSrvcoresjw val perfinfo = IO(new Bundle(){ 364*cd365d4cSrvcoresjw val perfEvents = Output(new PerfEventsBundle(csrevents.length)) 365*cd365d4cSrvcoresjw val perfEventsRs = Input(new PerfEventsBundle(NumRs)) 366*cd365d4cSrvcoresjw val perfEventsEu0 = Input(new PerfEventsBundle(10)) 367*cd365d4cSrvcoresjw val perfEventsEu1 = Input(new PerfEventsBundle(10)) 368*cd365d4cSrvcoresjw }) 369*cd365d4cSrvcoresjw 370*cd365d4cSrvcoresjw if(print_perfcounter){ 371*cd365d4cSrvcoresjw val decode_perf = decode.perfEvents.map(_._1).zip(decode.perfinfo.perfEvents.perf_events) 372*cd365d4cSrvcoresjw val rename_perf = rename.perfEvents.map(_._1).zip(rename.perfinfo.perfEvents.perf_events) 373*cd365d4cSrvcoresjw val dispat_perf = dispatch.perfEvents.map(_._1).zip(dispatch.perfinfo.perfEvents.perf_events) 374*cd365d4cSrvcoresjw val intdq_perf = intDq.perfEvents.map(_._1).zip(intDq.perfinfo.perfEvents.perf_events) 375*cd365d4cSrvcoresjw val fpdq_perf = fpDq.perfEvents.map(_._1).zip(fpDq.perfinfo.perfEvents.perf_events) 376*cd365d4cSrvcoresjw val lsdq_perf = lsDq.perfEvents.map(_._1).zip(lsDq.perfinfo.perfEvents.perf_events) 377*cd365d4cSrvcoresjw val rob_perf = rob.perfEvents.map(_._1).zip(rob.perfinfo.perfEvents.perf_events) 378*cd365d4cSrvcoresjw val perfEvents = decode_perf ++ rename_perf ++ dispat_perf ++ intdq_perf ++ fpdq_perf ++ lsdq_perf ++ rob_perf 379*cd365d4cSrvcoresjw 380*cd365d4cSrvcoresjw for (((perf_name,perf),i) <- perfEvents.zipWithIndex) { 381*cd365d4cSrvcoresjw println(s"ctrl perf $i: $perf_name") 382*cd365d4cSrvcoresjw } 383*cd365d4cSrvcoresjw } 384*cd365d4cSrvcoresjw 385*cd365d4cSrvcoresjw val hpmEvents = decode.perfinfo.perfEvents.perf_events ++ rename.perfinfo.perfEvents.perf_events ++ 386*cd365d4cSrvcoresjw dispatch.perfinfo.perfEvents.perf_events ++ 387*cd365d4cSrvcoresjw intDq.perfinfo.perfEvents.perf_events ++ fpDq.perfinfo.perfEvents.perf_events ++ 388*cd365d4cSrvcoresjw lsDq.perfinfo.perfEvents.perf_events ++ rob.perfinfo.perfEvents.perf_events ++ 389*cd365d4cSrvcoresjw perfinfo.perfEventsEu0.perf_events ++ perfinfo.perfEventsEu1.perf_events ++ 390*cd365d4cSrvcoresjw perfinfo.perfEventsRs.perf_events 391*cd365d4cSrvcoresjw 392*cd365d4cSrvcoresjw val perf_length = hpmEvents.length 393*cd365d4cSrvcoresjw val hpm_ctrl = Module(new HPerfmonitor(perf_length,csrevents.length)) 394*cd365d4cSrvcoresjw hpm_ctrl.io.hpm_event := csrevents 395*cd365d4cSrvcoresjw hpm_ctrl.io.events_sets.perf_events := hpmEvents 396*cd365d4cSrvcoresjw perfinfo.perfEvents := RegNext(hpm_ctrl.io.events_selected) 397*cd365d4cSrvcoresjw pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 3988921b337SYinan Xu} 399