xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision c778d2aff84334973820f9e9cb76314a7595bcb0)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
38921b337SYinan Xuimport chisel3._
48921b337SYinan Xuimport chisel3.util._
521732575SYinan Xuimport utils._
68921b337SYinan Xuimport xiangshan._
7b424051cSYinan Xuimport xiangshan.backend.decode.DecodeStage
88926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
108921b337SYinan Xuimport xiangshan.backend.exu._
11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs
12884dbb3bSLinJiaweiimport xiangshan.backend.ftq.{Ftq, FtqRead, GetPcByFtq}
138921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort
148926ac22SLinJiaweiimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqPtr}
15780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
168921b337SYinan Xu
178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle {
188921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
19ebd10a1fSYinan Xu  val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort(XLEN)))
208926ac22SLinJiawei  val jumpPc = Output(UInt(VAddrBits.W))
2182f87dffSYikeZhou  // int block only uses port 0~7
2282f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here
2366bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
248921b337SYinan Xu}
258921b337SYinan Xu
268921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle {
278921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
28ebd10a1fSYinan Xu  val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort(XLEN + 1)))
2982f87dffSYikeZhou  // fp block uses port 0~11
3082f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W)))
3166bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
328921b337SYinan Xu}
338921b337SYinan Xu
348921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle {
358921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
36780ade3fSYinan Xu  val enqLsq = Flipped(new LsqEnqIO)
3766bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
388921b337SYinan Xu}
398921b337SYinan Xu
40884dbb3bSLinJiaweiclass RedirectGenerator extends XSModule with NeedImpl {
41884dbb3bSLinJiawei  val io = IO(new Bundle() {
42884dbb3bSLinJiawei    val loadRelay = Flipped(ValidIO(new Redirect))
43884dbb3bSLinJiawei    val exuMispredict = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Flipped(ValidIO(new ExuOutput)))
44884dbb3bSLinJiawei    val roqRedirect = Flipped(ValidIO(new Redirect))
45884dbb3bSLinJiawei    val exuFtqRead = new FtqRead
46884dbb3bSLinJiawei    val stage2Redirect = ValidIO(new Redirect)
47884dbb3bSLinJiawei    val stage3CfiUpdate = Output(ValidIO(new CfiUpdateInfo))
48884dbb3bSLinJiawei  })
49884dbb3bSLinJiawei  /*
50884dbb3bSLinJiawei      loadReplay and roqRedirect already read cfi update info from ftq
51884dbb3bSLinJiawei      exus haven't read, they need to read at stage 2
52884dbb3bSLinJiawei
53884dbb3bSLinJiawei        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
54884dbb3bSLinJiawei          |         |      |    |     |     |         |
55884dbb3bSLinJiawei          |         |==== reg & compare ====|         |       ========
56884dbb3bSLinJiawei          |                   |                       |
57884dbb3bSLinJiawei          |                ftq read                   |
58884dbb3bSLinJiawei          |------- mux ------|                        |        Stage2
59884dbb3bSLinJiawei                    |                                 |
60884dbb3bSLinJiawei                    redirect (flush backend)          |
61884dbb3bSLinJiawei                    |                                 |
62884dbb3bSLinJiawei               === reg ===                            |       ========
63884dbb3bSLinJiawei                    |                                 |
64884dbb3bSLinJiawei                    |----- mux (exception first) -----|        Stage3
65884dbb3bSLinJiawei                            |
66884dbb3bSLinJiawei                redirect (send to frontend)
67884dbb3bSLinJiawei   */
68884dbb3bSLinJiawei}
69884dbb3bSLinJiawei
7021732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper {
718921b337SYinan Xu  val io = IO(new Bundle {
728921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
738921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
748921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
758921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
768921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
778921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
788921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
791c2588aaSYinan Xu    val roqio = new Bundle {
801c2588aaSYinan Xu      // to int block
811c2588aaSYinan Xu      val toCSR = new RoqCSRIO
821c2588aaSYinan Xu      val exception = ValidIO(new MicroOp)
831c2588aaSYinan Xu      val isInterrupt = Output(Bool())
841c2588aaSYinan Xu      // to mem block
8521e7a6c5SYinan Xu      val commits = new RoqCommitIO
861c2588aaSYinan Xu      val roqDeqPtr = Output(new RoqPtr)
871c2588aaSYinan Xu    }
888921b337SYinan Xu  })
898921b337SYinan Xu
90884dbb3bSLinJiawei  val ftq = Module(new Ftq)
918921b337SYinan Xu  val decode = Module(new DecodeStage)
928921b337SYinan Xu  val rename = Module(new Rename)
93694b0180SLinJiawei  val dispatch = Module(new Dispatch)
943fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
953fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
96884dbb3bSLinJiawei  val redirectGen = Module(new RedirectGenerator)
978921b337SYinan Xu
98884dbb3bSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
99694b0180SLinJiawei
100694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
1018921b337SYinan Xu
102884dbb3bSLinJiawei  val backendRedirect = redirectGen.io.stage2Redirect
103884dbb3bSLinJiawei  val frontendRedirect = redirectGen.io.stage3CfiUpdate
1048921b337SYinan Xu
105884dbb3bSLinJiawei  ftq.io.enq <> io.frontend.fetchInfo
106884dbb3bSLinJiawei  for(i <- 0 until CommitWidth){
107884dbb3bSLinJiawei    ftq.io.roq_commits(i).valid := roq.io.commits.valid(i)
108884dbb3bSLinJiawei    ftq.io.roq_commits(i).bits := roq.io.commits.info(i)
109884dbb3bSLinJiawei  }
110884dbb3bSLinJiawei  ftq.io.redirect <> backendRedirect
111884dbb3bSLinJiawei  ftq.io.exuWriteback <> io.fromIntBlock.exuRedirect
112884dbb3bSLinJiawei
113884dbb3bSLinJiawei  ftq.io.ftqRead(1) <> redirectGen.io.exuFtqRead
114884dbb3bSLinJiawei  ftq.io.ftqRead(2) <> DontCare // TODO: read exception pc / load replay pc form here
115884dbb3bSLinJiawei
116884dbb3bSLinJiawei  io.frontend.redirect_cfiUpdate := frontendRedirect
117884dbb3bSLinJiawei  io.frontend.commit_cfiUpdate := ftq.io.commit_cfiUpdate
11866bcc42fSYinan Xu
1198921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
1208921b337SYinan Xu
121884dbb3bSLinJiawei  val jumpInst = dispatch.io.enqIQCtrl(0).bits
122884dbb3bSLinJiawei  ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump
123884dbb3bSLinJiawei  io.toIntBlock.jumpPc := GetPcByFtq(ftq.io.ftqRead(0).entry.ftqPC, jumpInst.cf.ftqOffset)
1240412e00dSLinJiawei
125b424051cSYinan Xu  // pipeline between decode and dispatch
126b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
127884dbb3bSLinJiawei    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
128884dbb3bSLinJiawei      backendRedirect.valid || frontendRedirect.valid)
129b424051cSYinan Xu  }
1308921b337SYinan Xu
131884dbb3bSLinJiawei  rename.io.redirect <> backendRedirect
1328921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
1338921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
13499b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
1358921b337SYinan Xu
136884dbb3bSLinJiawei  dispatch.io.redirect <> backendRedirect
13721b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
13808fafef0SYinan Xu  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
1392bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
1402bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
1413fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
1423fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
1431c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
1443fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
1453fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
1463fae98acSYinan Xu  }
1478921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
1482bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
14976e1d2a4SYikeZhou//  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
1508921b337SYinan Xu
1510412e00dSLinJiawei
152884dbb3bSLinJiawei  val flush = backendRedirect.valid && RedirectLevel.isUnconditional(backendRedirect.bits.level)
1533fae98acSYinan Xu  fpBusyTable.io.flush := flush
1543fae98acSYinan Xu  intBusyTable.io.flush := flush
1553fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){
1561e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
1573fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
1583fae98acSYinan Xu  }
1593fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){
1603fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
1613fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
1623fae98acSYinan Xu  }
1633fae98acSYinan Xu  intBusyTable.io.rfReadAddr <> dispatch.io.readIntRf.map(_.addr)
1643fae98acSYinan Xu  intBusyTable.io.pregRdy <> dispatch.io.intPregRdy
1653fae98acSYinan Xu  fpBusyTable.io.rfReadAddr <> dispatch.io.readFpRf.map(_.addr)
1663fae98acSYinan Xu  fpBusyTable.io.pregRdy <> dispatch.io.fpPregRdy
1673fae98acSYinan Xu
168884dbb3bSLinJiawei  roq.io.redirect <> backendRedirect
169*c778d2afSLinJiawei  roq.io.exeWbResults.zip(
1700412e00dSLinJiawei    io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut
1710412e00dSLinJiawei  ).foreach{
1720412e00dSLinJiawei    case(x, y) =>
1730412e00dSLinJiawei      x.bits := y.bits
174884dbb3bSLinJiawei      x.valid := y.valid
1750412e00dSLinJiawei  }
1760412e00dSLinJiawei
177884dbb3bSLinJiawei  // TODO: is 'backendRedirect' necesscary?
178884dbb3bSLinJiawei  io.toIntBlock.redirect <> backendRedirect
179884dbb3bSLinJiawei  io.toFpBlock.redirect <> backendRedirect
180884dbb3bSLinJiawei  io.toLsBlock.redirect <> backendRedirect
1810412e00dSLinJiawei
1829916fbd7SYikeZhou  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
1839916fbd7SYikeZhou  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
1849916fbd7SYikeZhou
1851c2588aaSYinan Xu  // roq to int block
1861c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
187edf53867SYinan Xu  io.roqio.exception.valid := roq.io.redirectOut.valid && roq.io.redirectOut.bits.isException()
1881c2588aaSYinan Xu  io.roqio.exception.bits := roq.io.exception
189edf53867SYinan Xu  io.roqio.isInterrupt := roq.io.redirectOut.bits.interrupt
1901c2588aaSYinan Xu  // roq to mem block
1911c2588aaSYinan Xu  io.roqio.roqDeqPtr := roq.io.roqDeqPtr
1921c2588aaSYinan Xu  io.roqio.commits := roq.io.commits
1938921b337SYinan Xu}
194