1*c6d43980SLemover/*************************************************************************************** 2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3*c6d43980SLemover* 4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7*c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8*c6d43980SLemover* 9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12*c6d43980SLemover* 13*c6d43980SLemover* See the Mulan PSL v2 for more details. 14*c6d43980SLemover***************************************************************************************/ 15*c6d43980SLemover 168921b337SYinan Xupackage xiangshan.backend 178921b337SYinan Xu 182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 198921b337SYinan Xuimport chisel3._ 208921b337SYinan Xuimport chisel3.util._ 2121732575SYinan Xuimport utils._ 228921b337SYinan Xuimport xiangshan._ 23de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 248926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename} 258921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 268921b337SYinan Xuimport xiangshan.backend.exu._ 272225d46eSJiawei Linimport xiangshan.backend.ftq.{Ftq, FtqRead, HasFtqHelper} 283a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr} 29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 308921b337SYinan Xu 312225d46eSJiawei Linclass CtrlToIntBlockIO(implicit p: Parameters) extends XSBundle { 328921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 338af95560SYinan Xu val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W))) 348926ac22SLinJiawei val jumpPc = Output(UInt(VAddrBits.W)) 35cde9280dSLinJiawei val jalr_target = Output(UInt(VAddrBits.W)) 3682f87dffSYikeZhou // int block only uses port 0~7 3782f87dffSYikeZhou val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 3866bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 392d7c7105SYinan Xu val flush = Output(Bool()) 402225d46eSJiawei Lin val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 418921b337SYinan Xu} 428921b337SYinan Xu 432225d46eSJiawei Linclass CtrlToFpBlockIO(implicit p: Parameters) extends XSBundle { 448921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 458af95560SYinan Xu val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W))) 4682f87dffSYikeZhou // fp block uses port 0~11 4782f87dffSYikeZhou val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 4866bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 492d7c7105SYinan Xu val flush = Output(Bool()) 502225d46eSJiawei Lin val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 518921b337SYinan Xu} 528921b337SYinan Xu 532225d46eSJiawei Linclass CtrlToLsBlockIO(implicit p: Parameters) extends XSBundle { 548921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 55780ade3fSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 56de169c67SWilliam Wang val memPredUpdate = Vec(StorePipelineWidth, Input(new MemPredUpdateReq)) 5766bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 582d7c7105SYinan Xu val flush = Output(Bool()) 598921b337SYinan Xu} 608921b337SYinan Xu 612225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 62de169c67SWilliam Wang with HasCircularQueuePtrHelper with HasFtqHelper { 63dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 64884dbb3bSLinJiawei val io = IO(new Bundle() { 65dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 666c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 679ed972adSLinJiawei val flush = Input(Bool()) 68dfde261eSljw val stage1FtqRead = Vec(numRedirect + 1, new FtqRead) 6936d7aed5SLinJiawei val stage2FtqRead = new FtqRead 70884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 71faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 72de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 73de169c67SWilliam Wang val memPredFtqRead = new FtqRead // read req send form stage 2 74884dbb3bSLinJiawei }) 75884dbb3bSLinJiawei /* 76884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 77884dbb3bSLinJiawei | | | | | | | 78faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 7936d7aed5SLinJiawei | | 8036d7aed5SLinJiawei | | 8136d7aed5SLinJiawei | | Stage2 82884dbb3bSLinJiawei | | 83884dbb3bSLinJiawei redirect (flush backend) | 84884dbb3bSLinJiawei | | 85884dbb3bSLinJiawei === reg === | ======== 86884dbb3bSLinJiawei | | 87884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 88884dbb3bSLinJiawei | 89884dbb3bSLinJiawei redirect (send to frontend) 90884dbb3bSLinJiawei */ 91dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 92dfde261eSljw val redirect = new Redirect 93dfde261eSljw val valid = Bool() 94dfde261eSljw val idx = UInt(log2Up(n).W) 95dfde261eSljw } 96435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 97435a337cSYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx))) 98435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 99435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 100435a337cSYinan Xu else if (j == i) xs(i).valid 101435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 102435a337cSYinan Xu )).andR)) 103435a337cSYinan Xu resultOnehot 104dfde261eSljw } 105faf3cfa9SLinJiawei 106dfde261eSljw for((ptr, redirect) <- io.stage1FtqRead.map(_.ptr).zip( 107dfde261eSljw io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 108dfde261eSljw )){ ptr := redirect.ftqIdx } 109f7f707b0SLinJiawei 110dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 111dfde261eSljw val redirect = Wire(Valid(new Redirect)) 112dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 113dfde261eSljw redirect.bits := exuOut.bits.redirect 114dfde261eSljw redirect 115dfde261eSljw } 116dfde261eSljw 117dfde261eSljw val jumpOut = io.exuMispredict.head 118435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 119435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 120435a337cSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush))) 121435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 122435a337cSYinan Xu val oldestExuOutput = Mux1H((0 until 5).map(oldestOneHot), io.exuMispredict) 123435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 124dfde261eSljw 1256060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 126435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 127435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 128435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 129435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 130435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 131faf3cfa9SLinJiawei 132faf3cfa9SLinJiawei // stage1 -> stage2 13327c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 134faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 135faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 136faf3cfa9SLinJiawei // at stage2, we read ftq to get pc 137faf3cfa9SLinJiawei io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx 138faf3cfa9SLinJiawei 139435a337cSYinan Xu val s1_isReplay = s1_redirect_onehot(5) 140435a337cSYinan Xu val s1_isJump = s1_redirect_onehot(0) 141435a337cSYinan Xu val ftqRead = Mux1H(s1_redirect_onehot, io.stage1FtqRead).entry 142dfde261eSljw val cfiUpdate_pc = Cat( 143dfde261eSljw ftqRead.ftqPC.head(VAddrBits - s1_redirect_bits_reg.ftqOffset.getWidth - instOffsetBits), 144dfde261eSljw s1_redirect_bits_reg.ftqOffset, 145dfde261eSljw 0.U(instOffsetBits.W) 146dfde261eSljw ) 1472225d46eSJiawei Lin val real_pc = GetPcByFtq( 1482225d46eSJiawei Lin ftqRead.ftqPC, s1_redirect_bits_reg.ftqOffset, 14901f25297SLingrui98 ftqRead.lastPacketPC.valid, 150dfde261eSljw ftqRead.lastPacketPC.bits 151dfde261eSljw ) 152dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 153dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 154435a337cSYinan Xu val target = Mux(s1_isReplay, 15501f25297SLingrui98 real_pc, // repaly from itself 156dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 157dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1586060732cSLinJiawei snpc 159faf3cfa9SLinJiawei ) 160faf3cfa9SLinJiawei ) 1612b8b2e7aSWilliam Wang 162de169c67SWilliam Wang // get pc from ftq 163de169c67SWilliam Wang io.memPredFtqRead.ptr := s1_redirect_bits_reg.stFtqIdx 164de169c67SWilliam Wang // valid only if redirect is caused by load violation 165de169c67SWilliam Wang // store_pc is used to update store set 166de169c67SWilliam Wang val memPredFtqRead = io.memPredFtqRead.entry 167de169c67SWilliam Wang val store_pc = GetPcByFtq(memPredFtqRead.ftqPC, RegNext(s1_redirect_bits_reg).stFtqOffset, 168de169c67SWilliam Wang memPredFtqRead.lastPacketPC.valid, 169de169c67SWilliam Wang memPredFtqRead.lastPacketPC.bits 170de169c67SWilliam Wang ) 1712b8b2e7aSWilliam Wang 172de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 173de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 174de169c67SWilliam Wang // update wait table 175de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 176de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 177de169c67SWilliam Wang // update store set 178de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 179de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 180de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 181de169c67SWilliam Wang 182dfde261eSljw 18309348ee5Sljw val s2_br_mask = RegEnable(ftqRead.br_mask, enable = s1_redirect_valid_reg) 18409348ee5Sljw val s2_sawNotTakenBranch = RegEnable(VecInit((0 until PredictWidth).map{ i => 18509348ee5Sljw if(i == 0) false.B else Cat(ftqRead.br_mask.take(i)).orR() 18609348ee5Sljw })(s1_redirect_bits_reg.ftqOffset), enable = s1_redirect_valid_reg) 18709348ee5Sljw val s2_hist = RegEnable(ftqRead.hist, enable = s1_redirect_valid_reg) 188dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 189dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 190dfde261eSljw val s2_cfiUpdata_pc = RegEnable(cfiUpdate_pc, enable = s1_redirect_valid_reg) 191dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 192dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 193dfde261eSljw val s2_ftqRead = io.stage2FtqRead.entry 194dfde261eSljw 195faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 196faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 197faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 198dfde261eSljw stage3CfiUpdate.pc := s2_cfiUpdata_pc 199faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 200dfde261eSljw stage3CfiUpdate.rasSp := s2_ftqRead.rasSp 201dfde261eSljw stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop 202dfde261eSljw stage3CfiUpdate.predHist := s2_ftqRead.predHist 203dfde261eSljw stage3CfiUpdate.specCnt := s2_ftqRead.specCnt 20409348ee5Sljw stage3CfiUpdate.hist := s2_hist 205cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 20609348ee5Sljw stage3CfiUpdate.sawNotTakenBranch := s2_sawNotTakenBranch 207dfde261eSljw stage3CfiUpdate.target := s2_target 208faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 209faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 210884dbb3bSLinJiawei} 211884dbb3bSLinJiawei 2122225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 2132225d46eSJiawei Lin with HasCircularQueuePtrHelper with HasFtqHelper { 2148921b337SYinan Xu val io = IO(new Bundle { 2158921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 2168921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 2178921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 2188921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 2198921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 2208921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 2218921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 2221c2588aaSYinan Xu val roqio = new Bundle { 2231c2588aaSYinan Xu // to int block 2241c2588aaSYinan Xu val toCSR = new RoqCSRIO 2253a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 2261c2588aaSYinan Xu // to mem block 22710aac6e7SWilliam Wang val lsq = new RoqLsqIO 2281c2588aaSYinan Xu } 2292b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 230edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 231edd6ddbcSwakafa val ctrlInfo = new Bundle { 232edd6ddbcSwakafa val roqFull = Input(Bool()) 233edd6ddbcSwakafa val intdqFull = Input(Bool()) 234edd6ddbcSwakafa val fpdqFull = Input(Bool()) 235edd6ddbcSwakafa val lsdqFull = Input(Bool()) 236edd6ddbcSwakafa } 237edd6ddbcSwakafa val bpuInfo = new Bundle { 238edd6ddbcSwakafa val bpRight = Output(UInt(XLEN.W)) 239edd6ddbcSwakafa val bpWrong = Output(UInt(XLEN.W)) 240edd6ddbcSwakafa } 241edd6ddbcSwakafa }) 2428921b337SYinan Xu }) 2438921b337SYinan Xu 244884dbb3bSLinJiawei val ftq = Module(new Ftq) 24554bc08adSwangkaifan 2468921b337SYinan Xu val decode = Module(new DecodeStage) 2478921b337SYinan Xu val rename = Module(new Rename) 248694b0180SLinJiawei val dispatch = Module(new Dispatch) 2493fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 2503fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 251884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2528921b337SYinan Xu 253884dbb3bSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 254694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 2558921b337SYinan Xu 256884dbb3bSLinJiawei val backendRedirect = redirectGen.io.stage2Redirect 257faf3cfa9SLinJiawei val frontendRedirect = redirectGen.io.stage3Redirect 2582d7c7105SYinan Xu val flush = roq.io.flushOut.valid 259bbd262adSLinJiawei val flushReg = RegNext(flush) 260faf3cfa9SLinJiawei 261dfde261eSljw val exuRedirect = io.fromIntBlock.exuRedirect.map(x => { 262dfde261eSljw val valid = x.valid && x.bits.redirectValid 263dfde261eSljw val killedByOlder = x.bits.uop.roqIdx.needFlush(backendRedirect, flushReg) 264dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 265dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 266dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 267dfde261eSljw delayed 268faf3cfa9SLinJiawei }) 269c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 270c1b37c81Sljw loadReplay.valid := RegNext(io.fromLsBlock.replay.valid && 271c1b37c81Sljw !io.fromLsBlock.replay.bits.roqIdx.needFlush(backendRedirect, flushReg), 272c1b37c81Sljw init = false.B 273c1b37c81Sljw ) 274c1b37c81Sljw loadReplay.bits := RegEnable(io.fromLsBlock.replay.bits, io.fromLsBlock.replay.valid) 275de169c67SWilliam Wang VecInit(ftq.io.ftqRead.tail.dropRight(2)) <> redirectGen.io.stage1FtqRead 276de169c67SWilliam Wang ftq.io.ftqRead.dropRight(1).last <> redirectGen.io.memPredFtqRead 277dfde261eSljw ftq.io.cfiRead <> redirectGen.io.stage2FtqRead 278dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 279c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 280bbd262adSLinJiawei redirectGen.io.flush := flushReg 2818921b337SYinan Xu 282884dbb3bSLinJiawei ftq.io.enq <> io.frontend.fetchInfo 283884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2846060732cSLinJiawei ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk 285884dbb3bSLinJiawei ftq.io.roq_commits(i).bits := roq.io.commits.info(i) 286884dbb3bSLinJiawei } 287884dbb3bSLinJiawei ftq.io.redirect <> backendRedirect 288bbd262adSLinJiawei ftq.io.flush := flushReg 289bbd262adSLinJiawei ftq.io.flushIdx := RegNext(roq.io.flushOut.bits.ftqIdx) 290bbd262adSLinJiawei ftq.io.flushOffset := RegNext(roq.io.flushOut.bits.ftqOffset) 291faf3cfa9SLinJiawei ftq.io.frontendRedirect <> frontendRedirect 292dfde261eSljw ftq.io.exuWriteback <> exuRedirect 293884dbb3bSLinJiawei 294dfde261eSljw ftq.io.ftqRead.last.ptr := roq.io.flushOut.bits.ftqIdx 2959ed972adSLinJiawei val flushPC = GetPcByFtq( 296dfde261eSljw ftq.io.ftqRead.last.entry.ftqPC, 2979ed972adSLinJiawei RegEnable(roq.io.flushOut.bits.ftqOffset, roq.io.flushOut.valid), 298dfde261eSljw ftq.io.ftqRead.last.entry.lastPacketPC.valid, 299dfde261eSljw ftq.io.ftqRead.last.entry.lastPacketPC.bits 3009ed972adSLinJiawei ) 301884dbb3bSLinJiawei 3029ed972adSLinJiawei val flushRedirect = Wire(Valid(new Redirect)) 303bbd262adSLinJiawei flushRedirect.valid := flushReg 3049ed972adSLinJiawei flushRedirect.bits := DontCare 3059ed972adSLinJiawei flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush) 3069ed972adSLinJiawei flushRedirect.bits.interrupt := true.B 307ac5a5d53SLinJiawei flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid, 308ac5a5d53SLinJiawei io.roqio.toCSR.trapTarget, 309ac5a5d53SLinJiawei flushPC + 4.U // flush pipe 3109ed972adSLinJiawei ) 311c1b37c81Sljw val flushRedirectReg = Wire(Valid(new Redirect)) 312c1b37c81Sljw flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 313c1b37c81Sljw flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 3149ed972adSLinJiawei 315c1b37c81Sljw io.frontend.redirect_cfiUpdate := Mux(flushRedirectReg.valid, flushRedirectReg, frontendRedirect) 31603380706SLinJiawei io.frontend.commit_cfiUpdate := ftq.io.commit_ftqEntry 317fc4776e4SLinJiawei io.frontend.ftqEnqPtr := ftq.io.enqPtr 318fc4776e4SLinJiawei io.frontend.ftqLeftOne := ftq.io.leftOne 31966bcc42fSYinan Xu 3208921b337SYinan Xu decode.io.in <> io.frontend.cfVec 3212b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 322de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 323de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 324de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 325de169c67SWilliam Wang // decode.io.memPredUpdate <> io.toLsBlock.memPredUpdate 3262b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 3272b8b2e7aSWilliam Wang 3288921b337SYinan Xu 329884dbb3bSLinJiawei val jumpInst = dispatch.io.enqIQCtrl(0).bits 3306060732cSLinJiawei val ftqOffsetReg = Reg(UInt(log2Up(PredictWidth).W)) 3316060732cSLinJiawei ftqOffsetReg := jumpInst.cf.ftqOffset 332884dbb3bSLinJiawei ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump 3337aa94463SLinJiawei io.toIntBlock.jumpPc := GetPcByFtq( 3341670d147SLingrui98 ftq.io.ftqRead(0).entry.ftqPC, ftqOffsetReg, 3351670d147SLingrui98 ftq.io.ftqRead(0).entry.lastPacketPC.valid, 3361670d147SLingrui98 ftq.io.ftqRead(0).entry.lastPacketPC.bits 3377aa94463SLinJiawei ) 338148ba860SLinJiawei io.toIntBlock.jalr_target := ftq.io.ftqRead(0).entry.target 3390412e00dSLinJiawei 340b424051cSYinan Xu // pipeline between decode and dispatch 341b424051cSYinan Xu for (i <- 0 until RenameWidth) { 342884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 343c1b37c81Sljw flushReg || io.frontend.redirect_cfiUpdate.valid) 344b424051cSYinan Xu } 3458921b337SYinan Xu 346884dbb3bSLinJiawei rename.io.redirect <> backendRedirect 347bbd262adSLinJiawei rename.io.flush := flushReg 3488921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 3498921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 35099b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 351049559e7SYinan Xu rename.io.dispatchInfo <> dispatch.io.preDpInfo 352aac4464eSYinan Xu rename.io.csrCtrl <> RegNext(io.csrCtrl) 3538921b337SYinan Xu 354884dbb3bSLinJiawei dispatch.io.redirect <> backendRedirect 355bbd262adSLinJiawei dispatch.io.flush := flushReg 35621b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 35708fafef0SYinan Xu dispatch.io.enqLsq <> io.toLsBlock.enqLsq 3582bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 3592bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 3603fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 3613fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 3621c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 3633fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 3643fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 3653fae98acSYinan Xu } 3668921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 3672bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 36876e1d2a4SYikeZhou// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 369de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 370de169c67SWilliam Wang dispatch.io.storeIssue <> io.fromLsBlock.stIn 3718921b337SYinan Xu 3720412e00dSLinJiawei 373bbd262adSLinJiawei fpBusyTable.io.flush := flushReg 374bbd262adSLinJiawei intBusyTable.io.flush := flushReg 3753fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 3761e2ad30cSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 3773fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 3783fae98acSYinan Xu } 3793fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 3803fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 3813fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 3823fae98acSYinan Xu } 3838af95560SYinan Xu intBusyTable.io.read <> dispatch.io.readIntState 3848af95560SYinan Xu fpBusyTable.io.read <> dispatch.io.readFpState 3853fae98acSYinan Xu 386884dbb3bSLinJiawei roq.io.redirect <> backendRedirect 387c1b37c81Sljw val exeWbResults = VecInit(io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut) 388c1b37c81Sljw for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) { 389c1b37c81Sljw roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(backendRedirect, flushReg)) 390c1b37c81Sljw roq_wb.bits := RegNext(wb.bits) 391c1b37c81Sljw } 3920412e00dSLinJiawei 393884dbb3bSLinJiawei // TODO: is 'backendRedirect' necesscary? 394884dbb3bSLinJiawei io.toIntBlock.redirect <> backendRedirect 395bbd262adSLinJiawei io.toIntBlock.flush <> flushReg 3962225d46eSJiawei Lin io.toIntBlock.debug_rat <> rename.io.debug_int_rat 397884dbb3bSLinJiawei io.toFpBlock.redirect <> backendRedirect 398bbd262adSLinJiawei io.toFpBlock.flush <> flushReg 3992225d46eSJiawei Lin io.toFpBlock.debug_rat <> rename.io.debug_fp_rat 400884dbb3bSLinJiawei io.toLsBlock.redirect <> backendRedirect 401bbd262adSLinJiawei io.toLsBlock.flush <> flushReg 4020412e00dSLinJiawei 4039916fbd7SYikeZhou dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 4049916fbd7SYikeZhou dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 4059916fbd7SYikeZhou 4061c2588aaSYinan Xu // roq to int block 4071c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 408edd6ddbcSwakafa io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr) 4092d7c7105SYinan Xu io.roqio.exception := roq.io.exception 4109ed972adSLinJiawei io.roqio.exception.bits.uop.cf.pc := flushPC 4111c2588aaSYinan Xu // roq to mem block 41210aac6e7SWilliam Wang io.roqio.lsq <> roq.io.lsq 413edd6ddbcSwakafa 414edd6ddbcSwakafa io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull) 415edd6ddbcSwakafa io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull) 416edd6ddbcSwakafa io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull) 417edd6ddbcSwakafa io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull) 418edd6ddbcSwakafa io.perfInfo.bpuInfo <> RegNext(ftq.io.bpuInfo) 4198921b337SYinan Xu} 420