xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision c308d936f44c54b0ad91eb0e5a5257eec33d88a3)
124519898SXuan Hu/***************************************************************************************
224519898SXuan Hu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
324519898SXuan Hu* Copyright (c) 2020-2021 Peng Cheng Laboratory
424519898SXuan Hu*
524519898SXuan Hu* XiangShan is licensed under Mulan PSL v2.
624519898SXuan Hu* You can use this software according to the terms and conditions of the Mulan PSL v2.
724519898SXuan Hu* You may obtain a copy of Mulan PSL v2 at:
824519898SXuan Hu*          http://license.coscl.org.cn/MulanPSL2
924519898SXuan Hu*
1024519898SXuan Hu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1124519898SXuan Hu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1224519898SXuan Hu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1324519898SXuan Hu*
1424519898SXuan Hu* See the Mulan PSL v2 for more details.
1524519898SXuan Hu***************************************************************************************/
1624519898SXuan Hu
1724519898SXuan Hupackage xiangshan.backend
1824519898SXuan Hu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2024519898SXuan Huimport chisel3._
2124519898SXuan Huimport chisel3.util._
2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
2324519898SXuan Huimport utility._
2424519898SXuan Huimport utils._
2524519898SXuan Huimport xiangshan.ExceptionNO._
2624519898SXuan Huimport xiangshan._
2792c61038SXuan Huimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, StaticInst, TrapInstInfo}
282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator}
2924519898SXuan Huimport xiangshan.backend.datapath.DataConfig.VAddrData
3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder}
3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue}
3224519898SXuan Huimport xiangshan.backend.fu.PFEvent
335110577fSZiyue Zhangimport xiangshan.backend.fu.vector.Bundles.{VType, Vl}
3415ed99a7SXuan Huimport xiangshan.backend.fu.wrapper.CSRToDecode
35870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator}
3683ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
376ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components}
386ce10964SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO}
3915ed99a7SXuan Huimport xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler}
404907ec88Schengguanghuiimport xiangshan.backend.trace._
4124519898SXuan Hu
4224519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
4324519898SXuan Hu  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
4424519898SXuan Hu  val redirect = Valid(new Redirect)
459342624fSGao-Zeyu  val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr))
469342624fSGao-Zeyu  val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W))
4724519898SXuan Hu}
4824519898SXuan Hu
4924519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule {
501ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
511ca4a39dSXuan Hu
5224519898SXuan Hu  val rob = LazyModule(new Rob(params))
5324519898SXuan Hu
5424519898SXuan Hu  lazy val module = new CtrlBlockImp(this)(p, params)
5524519898SXuan Hu
566f483f86SXuan Hu  val gpaMem = LazyModule(new GPAMem())
5724519898SXuan Hu}
5824519898SXuan Hu
5924519898SXuan Huclass CtrlBlockImp(
6024519898SXuan Hu  override val wrapper: CtrlBlock
6124519898SXuan Hu)(implicit
6224519898SXuan Hu  p: Parameters,
6324519898SXuan Hu  params: BackendParams
6424519898SXuan Hu) extends LazyModuleImp(wrapper)
6524519898SXuan Hu  with HasXSParameter
6624519898SXuan Hu  with HasCircularQueuePtrHelper
6724519898SXuan Hu  with HasPerfEvents
6885a8d7caSZehao Liu  with HasCriticalErrors
6924519898SXuan Hu{
7024519898SXuan Hu  val pcMemRdIndexes = new NamedIndexes(Seq(
7124519898SXuan Hu    "redirect"  -> 1,
7224519898SXuan Hu    "memPred"   -> 1,
7324519898SXuan Hu    "robFlush"  -> 1,
7424519898SXuan Hu    "load"      -> params.LduCnt,
75b133b458SXuan Hu    "hybrid"    -> params.HyuCnt,
764907ec88Schengguanghui    "store"     -> (if(EnableStorePrefetchSMS) params.StaCnt else 0),
774907ec88Schengguanghui    "trace"     -> TraceGroupNum
7824519898SXuan Hu  ))
7924519898SXuan Hu
8024519898SXuan Hu  private val numPcMemReadForExu = params.numPcReadPort
8124519898SXuan Hu  private val numPcMemRead = pcMemRdIndexes.maxIdx
8224519898SXuan Hu
8329dbac5aSsinsanction  // now pcMem read for exu is moved to PcTargetMem (OG0)
8424519898SXuan Hu  println(s"pcMem read num: $numPcMemRead")
8524519898SXuan Hu  println(s"pcMem read num for exu: $numPcMemReadForExu")
8624519898SXuan Hu
8724519898SXuan Hu  val io = IO(new CtrlBlockIO())
8824519898SXuan Hu
896f483f86SXuan Hu  val gpaMem = wrapper.gpaMem.module
9024519898SXuan Hu  val decode = Module(new DecodeStage)
9124519898SXuan Hu  val fusionDecoder = Module(new FusionDecoder)
9224519898SXuan Hu  val rat = Module(new RenameTableWrapper)
9324519898SXuan Hu  val rename = Module(new Rename)
9424519898SXuan Hu  val dispatch = Module(new Dispatch)
95c1e19666Sxiaofeibao-xjtu  val intDq0 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 0))
96c1e19666Sxiaofeibao-xjtu  val intDq1 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 1))
9760f0c5aeSxiaofeibao  val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.VecDqDeqWidth))
9860f0c5aeSxiaofeibao  val vecDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.VecDqDeqWidth))
9924519898SXuan Hu  val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth))
10024519898SXuan Hu  val redirectGen = Module(new RedirectGenerator)
1019477429fSsinceforYy  private def hasRen: Boolean = true
1029477429fSsinceforYy  private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen))
10324519898SXuan Hu  private val rob = wrapper.rob.module
10424519898SXuan Hu  private val memCtrl = Module(new MemCtrl(params))
10524519898SXuan Hu
10624519898SXuan Hu  private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable
10724519898SXuan Hu
10824519898SXuan Hu  private val s0_robFlushRedirect = rob.io.flushOut
10924519898SXuan Hu  private val s1_robFlushRedirect = Wire(Valid(new Redirect))
1105f8b6c9eSsinceforYy  s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B)
11124519898SXuan Hu  s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid)
11224519898SXuan Hu
1139477429fSsinceforYy  pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid
11424519898SXuan Hu  pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value
115b1e92023SsinceforYy  private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).getPc(RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid))
11624519898SXuan Hu  private val s3_redirectGen = redirectGen.io.stage2Redirect
11724519898SXuan Hu  private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen)
11824519898SXuan Hu  private val s2_s4_pendingRedirectValid = RegInit(false.B)
11924519898SXuan Hu  when (s1_s3_redirect.valid) {
12024519898SXuan Hu    s2_s4_pendingRedirectValid := true.B
1215f8b6c9eSsinceforYy  }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) {
12224519898SXuan Hu    s2_s4_pendingRedirectValid := false.B
12324519898SXuan Hu  }
12424519898SXuan Hu
12524519898SXuan Hu  // Redirect will be RegNext at ExuBlocks and IssueBlocks
12624519898SXuan Hu  val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect)
12724519898SXuan Hu  val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect)
12824519898SXuan Hu
12924519898SXuan Hu  private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => {
13024519898SXuan Hu    val valid = x.valid
13154c6d89dSxiaofeibao-xjtu    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
13224519898SXuan Hu    val delayed = Wire(Valid(new ExuOutput(x.bits.params)))
1335f8b6c9eSsinceforYy    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
13424519898SXuan Hu    delayed.bits := RegEnable(x.bits, x.valid)
13596e858baSXuan Hu    delayed.bits.debugInfo.writebackTime := GTimer()
13624519898SXuan Hu    delayed
13783ba63b3SXuan Hu  }).toSeq
138bd5909d0Sxiaofeibao-xjtu  private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData))
139bd5909d0Sxiaofeibao-xjtu  delayedWriteBack.zipWithIndex.map{ case (x,i) =>
140bd5909d0Sxiaofeibao-xjtu    x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid)
141bd5909d0Sxiaofeibao-xjtu    x.bits := delayedNotFlushedWriteBack(i).bits
142bd5909d0Sxiaofeibao-xjtu  }
143571677c9Sxiaofeibao-xjtu  val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
144571677c9Sxiaofeibao-xjtu  delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x =>
145571677c9Sxiaofeibao-xjtu    x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) ||
1467e0f64b0SGuanghui Cheng      (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B)
147571677c9Sxiaofeibao-xjtu  }
14824519898SXuan Hu
14985f51ecaSxiaofeibao-xjtu  val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu)
15047c01b71Sxiaofeibao-xjtu  val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler])
1515e7a1fcaSxiaofeibao  val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler])
15247c01b71Sxiaofeibao-xjtu  val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler])
153618b89e6Slewislzh  val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress)
154618b89e6Slewislzh  val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf)
155618b89e6Slewislzh  val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf)
15647c01b71Sxiaofeibao-xjtu  val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu)
15785f51ecaSxiaofeibao-xjtu  private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => {
15885f51ecaSxiaofeibao-xjtu    val valid = x.valid
15985f51ecaSxiaofeibao-xjtu    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
16085f51ecaSxiaofeibao-xjtu    val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W)))
1615f8b6c9eSsinceforYy    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
162618b89e6Slewislzh    val isIntSche = intCanCompress.contains(x)
1635e7a1fcaSxiaofeibao    val isFpSche = fpScheWbData.contains(x)
16447c01b71Sxiaofeibao-xjtu    val isVfSche = vfScheWbData.contains(x)
16547c01b71Sxiaofeibao-xjtu    val isMemVload = memVloadWbData.contains(x)
166618b89e6Slewislzh    val isi2v = i2vWbData.contains(x)
167618b89e6Slewislzh    val isf2v = f2vWbData.contains(x)
168618b89e6Slewislzh    val canSameRobidxWbData = if(isVfSche) {
169618b89e6Slewislzh      i2vWbData ++ f2vWbData ++ vfScheWbData
170618b89e6Slewislzh    } else if(isi2v) {
171618b89e6Slewislzh      intCanCompress ++ fpScheWbData ++ vfScheWbData
172618b89e6Slewislzh    } else if (isf2v) {
173618b89e6Slewislzh      intCanCompress ++ fpScheWbData ++ vfScheWbData
174618b89e6Slewislzh    } else if (isIntSche) {
175618b89e6Slewislzh      intCanCompress ++ fpScheWbData
1765e7a1fcaSxiaofeibao    } else if (isFpSche) {
177618b89e6Slewislzh      intCanCompress ++ fpScheWbData
17847c01b71Sxiaofeibao-xjtu    }  else if (isMemVload) {
17947c01b71Sxiaofeibao-xjtu      memVloadWbData
18047c01b71Sxiaofeibao-xjtu    } else {
18147c01b71Sxiaofeibao-xjtu      Seq(x)
18247c01b71Sxiaofeibao-xjtu    }
18347c01b71Sxiaofeibao-xjtu    val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => {
18485f51ecaSxiaofeibao-xjtu      val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
18585f51ecaSxiaofeibao-xjtu      (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder
18685f51ecaSxiaofeibao-xjtu    }).toSeq)
18741dbbdfdSsinceforYy    delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid)
18885f51ecaSxiaofeibao-xjtu    delayed
18985f51ecaSxiaofeibao-xjtu  }).toSeq
19085f51ecaSxiaofeibao-xjtu
19124519898SXuan Hu  private val exuPredecode = VecInit(
19254c6d89dSxiaofeibao-xjtu    io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq
19324519898SXuan Hu  )
19424519898SXuan Hu
19554c6d89dSxiaofeibao-xjtu  private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => {
19624519898SXuan Hu    val out = Wire(Valid(new Redirect()))
19754c6d89dSxiaofeibao-xjtu    out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
19824519898SXuan Hu    out.bits := x.bits.redirect.get.bits
199a63155a6SXuan Hu    out.bits.debugIsCtrl := true.B
200a63155a6SXuan Hu    out.bits.debugIsMemVio := false.B
20124519898SXuan Hu    out
20283ba63b3SXuan Hu  }).toSeq
20354c6d89dSxiaofeibao-xjtu  private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects)
20454c6d89dSxiaofeibao-xjtu  private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects)
20554c6d89dSxiaofeibao-xjtu  private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode)
20624519898SXuan Hu
20724519898SXuan Hu  private val memViolation = io.fromMem.violation
20824519898SXuan Hu  val loadReplay = Wire(ValidIO(new Redirect))
20954c6d89dSxiaofeibao-xjtu  loadReplay.valid := GatedValidRegNext(memViolation.valid)
21024519898SXuan Hu  loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid)
211a63155a6SXuan Hu  loadReplay.bits.debugIsCtrl := false.B
212a63155a6SXuan Hu  loadReplay.bits.debugIsMemVio := true.B
21324519898SXuan Hu
21454c6d89dSxiaofeibao-xjtu  pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid
21554c6d89dSxiaofeibao-xjtu  pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value
21654c6d89dSxiaofeibao-xjtu  pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid
21754c6d89dSxiaofeibao-xjtu  pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value
21854c6d89dSxiaofeibao-xjtu  redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).getPc(RegEnable(memViolation.bits.stFtqOffset, memViolation.valid))
21924519898SXuan Hu
22024519898SXuan Hu  for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) {
2218241cb85SXuan Hu    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
22254c6d89dSxiaofeibao-xjtu    pcMem.io.ren.get(pcMemIdx) := io.memLdPcRead(i).valid
22324519898SXuan Hu    pcMem.io.raddr(pcMemIdx) := io.memLdPcRead(i).ptr.value
22454c6d89dSxiaofeibao-xjtu    io.memLdPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memLdPcRead(i).offset, io.memLdPcRead(i).valid))
22524519898SXuan Hu  }
22624519898SXuan Hu
227b133b458SXuan Hu  for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) {
2288241cb85SXuan Hu    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
22954c6d89dSxiaofeibao-xjtu    pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid
230b133b458SXuan Hu    pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value
23154c6d89dSxiaofeibao-xjtu    io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid))
232b133b458SXuan Hu  }
233b133b458SXuan Hu
2344b0d80d8SXuan Hu  if (EnableStorePrefetchSMS) {
2354b0d80d8SXuan Hu    for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) {
23654c6d89dSxiaofeibao-xjtu      pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid
2374b0d80d8SXuan Hu      pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value
23854c6d89dSxiaofeibao-xjtu      io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid))
2394b0d80d8SXuan Hu    }
2404b0d80d8SXuan Hu  } else {
24183ba63b3SXuan Hu    io.memStPcRead.foreach(_.data := 0.U)
2424b0d80d8SXuan Hu  }
2434b0d80d8SXuan Hu
2444907ec88Schengguanghui  /**
2454907ec88Schengguanghui   * trace begin
2464907ec88Schengguanghui   */
2474907ec88Schengguanghui  val trace = Module(new Trace)
248*c308d936Schengguanghui  trace.io.in.fromEncoder.stall  := io.traceCoreInterface.fromEncoder.stall
249*c308d936Schengguanghui  trace.io.in.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable
250*c308d936Schengguanghui  trace.io.in.fromRob            := rob.io.trace.traceCommitInfo
251*c308d936Schengguanghui  rob.io.trace.blockCommit       := trace.io.out.blockRobCommit
2524907ec88Schengguanghui
2534907ec88Schengguanghui  for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) {
254*c308d936Schengguanghui    val traceValid = trace.toPcMem.blocks(i).valid
2554907ec88Schengguanghui    pcMem.io.ren.get(pcMemIdx) := traceValid
256*c308d936Schengguanghui    pcMem.io.raddr(pcMemIdx) := trace.toPcMem.blocks(i).bits.ftqIdx.get.value
257*c308d936Schengguanghui    trace.io.in.fromPcMem(i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(trace.toPcMem.blocks(i).bits.ftqOffset.get, traceValid))
2584907ec88Schengguanghui  }
2594907ec88Schengguanghui
260*c308d936Schengguanghui  // Trap/Xret only occor in block(0).
261*c308d936Schengguanghui  val tracePriv = Mux(Itype.isTrapOrXret(trace.toEncoder.blocks(0).bits.tracePipe.itype),
262*c308d936Schengguanghui    io.fromCSR.traceCSR.lastPriv,
263*c308d936Schengguanghui    io.fromCSR.traceCSR.currentPriv
264*c308d936Schengguanghui  )
265*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.cause     := io.fromCSR.traceCSR.cause.asUInt
266*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.tval      := io.fromCSR.traceCSR.tval.asUInt
267*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.priv      := tracePriv
268*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.iaddr     := VecInit(trace.io.out.toEncoder.blocks.map(_.bits.iaddr.get)).asUInt
269*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.itype     := VecInit(trace.io.out.toEncoder.blocks.map(_.bits.tracePipe.itype)).asUInt
270*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.iretire   := VecInit(trace.io.out.toEncoder.blocks.map(_.bits.tracePipe.iretire)).asUInt
271*c308d936Schengguanghui  io.traceCoreInterface.toEncoder.ilastsize := VecInit(trace.io.out.toEncoder.blocks.map(_.bits.tracePipe.ilastsize)).asUInt
2724907ec88Schengguanghui
2734907ec88Schengguanghui  /**
2744907ec88Schengguanghui   * trace end
2754907ec88Schengguanghui   */
2764907ec88Schengguanghui
2774907ec88Schengguanghui
27824519898SXuan Hu  redirectGen.io.hartId := io.fromTop.hartId
27954c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid)
28054c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid)
28154c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid)
28254c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid)
28324519898SXuan Hu  redirectGen.io.loadReplay <> loadReplay
28454c6d89dSxiaofeibao-xjtu  val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).getPc(RegEnable(memViolation.bits.ftqOffset, memViolation.valid))
28554c6d89dSxiaofeibao-xjtu  redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead
28654c6d89dSxiaofeibao-xjtu  val load_pc_offset = Mux(loadReplay.bits.flushItself(), 0.U, Mux(loadReplay.bits.isRVC, 2.U, 4.U))
28754c6d89dSxiaofeibao-xjtu  val load_target = loadRedirectPcRead + load_pc_offset
28854c6d89dSxiaofeibao-xjtu  redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target
28924519898SXuan Hu
29054c6d89dSxiaofeibao-xjtu  redirectGen.io.robFlush := s1_robFlushRedirect
29124519898SXuan Hu
292ff7f931dSXuan Hu  val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4)
2935f8b6c9eSsinceforYy  val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead)
29424519898SXuan Hu  val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ??
29524519898SXuan Hu  // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit.
29624519898SXuan Hu  // Flushes to frontend may be delayed by some cycles and commit before flush causes errors.
29724519898SXuan Hu  // Thus, we make all flush reasons to behave the same as exceptions for frontend.
29824519898SXuan Hu  for (i <- 0 until CommitWidth) {
29924519898SXuan Hu    // why flushOut: instructions with flushPipe are not commited to frontend
30024519898SXuan Hu    // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend.
30124519898SXuan Hu    val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid
3025f8b6c9eSsinceforYy    io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit)
30324519898SXuan Hu    io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit)
30424519898SXuan Hu  }
305ff7f931dSXuan Hu  io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid
306ff7f931dSXuan Hu  io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits)
307ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid
308ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid))
3099342624fSGao-Zeyu
31054c6d89dSxiaofeibao-xjtu  //jmp/brh, sel oldest first, only use one read port
31154c6d89dSxiaofeibao-xjtu  io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
31254c6d89dSxiaofeibao-xjtu  io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid)
3139342624fSGao-Zeyu  //loadreplay
314ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
3159342624fSGao-Zeyu  io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx
3169342624fSGao-Zeyu  //exception
317ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead
3189342624fSGao-Zeyu  io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx
31905cc2a4eSXuan Hu
32024519898SXuan Hu  // Be careful here:
32124519898SXuan Hu  // T0: rob.io.flushOut, s0_robFlushRedirect
32224519898SXuan Hu  // T1: s1_robFlushRedirect, rob.io.exception.valid
32324519898SXuan Hu  // T2: csr.redirect.valid
32424519898SXuan Hu  // T3: csr.exception.valid
32524519898SXuan Hu  // T4: csr.trapTarget
32624519898SXuan Hu  // T5: ctrlBlock.trapTarget
32724519898SXuan Hu  // T6: io.frontend.toFtq.stage2Redirect.valid
32824519898SXuan Hu  val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(),
32924519898SXuan Hu    s1_robFlushPc, // replay inst
330870f462dSXuan Hu    s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe
33124519898SXuan Hu  ), s1_robFlushRedirect.valid)
33224519898SXuan Hu  private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4)
333dcdd1406SXuan Hu  private val s5_trapTargetFromCsr = io.robio.csr.trapTarget
33424519898SXuan Hu
335c1b28b66STang Haojin  val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc)
336c1b28b66STang Haojin  val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B)
337c1b28b66STang Haojin  val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B)
338c1b28b66STang Haojin  val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B)
339ff7f931dSXuan Hu  when (s6_flushFromRobValid) {
34024519898SXuan Hu    io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush
34174f21f21SsinceforYy    io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead)
342c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead)
343c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead)
344c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead)
34524519898SXuan Hu  }
34624519898SXuan Hu
3476f483f86SXuan Hu  for (i <- 0 until DecodeWidth) {
3486f483f86SXuan Hu    gpaMem.io.fromIFU := io.frontend.fromIfu
3496f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid
3506f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr
3516f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset
3526f483f86SXuan Hu  }
3536f483f86SXuan Hu
35424519898SXuan Hu  // vtype commit
35515ed99a7SXuan Hu  decode.io.fromCSR := io.fromCSR.toDecode
356d275ad0eSZiyue Zhang  decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType
357d275ad0eSZiyue Zhang  decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType
358d275ad0eSZiyue Zhang  decode.io.fromRob.commitVType := rob.io.toDecode.commitVType
359d275ad0eSZiyue Zhang  decode.io.fromRob.walkVType := rob.io.toDecode.walkVType
36024519898SXuan Hu
361e25c13faSXuan Hu  decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid
36224519898SXuan Hu
363d19fa3e9Sxiaofeibao-xjtu  // add decode Buf for in.ready better timing
364d19fa3e9Sxiaofeibao-xjtu  val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst))
365d19fa3e9Sxiaofeibao-xjtu  val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B)))
366d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontend = io.frontend.cfVec
367d19fa3e9Sxiaofeibao-xjtu  val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready))
368d19fa3e9Sxiaofeibao-xjtu  val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
369d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready))
370d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
371d19fa3e9Sxiaofeibao-xjtu  if (backendParams.debugEn) {
372d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeBufNotAccept)
373d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeBufAcceptNum)
374d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeFromFrontendNotAccept)
375d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeFromFrontendAcceptNum)
376d19fa3e9Sxiaofeibao-xjtu  }
377d19fa3e9Sxiaofeibao-xjtu  val a = decodeBufNotAccept.drop(2)
378d19fa3e9Sxiaofeibao-xjtu  for (i <- 0 until DecodeWidth) {
379d19fa3e9Sxiaofeibao-xjtu    // decodeBufValid update
380d19fa3e9Sxiaofeibao-xjtu    when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
381d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := false.B
382d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
383d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum))
384d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
385d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid)
386d19fa3e9Sxiaofeibao-xjtu    }
387d19fa3e9Sxiaofeibao-xjtu    // decodeBufBits update
388d19fa3e9Sxiaofeibao-xjtu    when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
389d19fa3e9Sxiaofeibao-xjtu      decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum)
390d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
391d19fa3e9Sxiaofeibao-xjtu      decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits)
392d19fa3e9Sxiaofeibao-xjtu    }
393d19fa3e9Sxiaofeibao-xjtu  }
394d19fa3e9Sxiaofeibao-xjtu  val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst))
395d19fa3e9Sxiaofeibao-xjtu  decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits))
396d19fa3e9Sxiaofeibao-xjtu  decode.io.in.zipWithIndex.foreach { case (decodeIn, i) =>
397d19fa3e9Sxiaofeibao-xjtu    decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid)
398d19fa3e9Sxiaofeibao-xjtu    decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect
399d19fa3e9Sxiaofeibao-xjtu    decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i))
40024519898SXuan Hu  }
4018506cfc0Sxiaofeibao  io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid
40224519898SXuan Hu  decode.io.csrCtrl := RegNext(io.csrCtrl)
40324519898SXuan Hu  decode.io.intRat <> rat.io.intReadPorts
40424519898SXuan Hu  decode.io.fpRat <> rat.io.fpReadPorts
40524519898SXuan Hu  decode.io.vecRat <> rat.io.vecReadPorts
406368cbcecSxiaofeibao  decode.io.v0Rat <> rat.io.v0ReadPorts
407368cbcecSxiaofeibao  decode.io.vlRat <> rat.io.vlReadPorts
40824519898SXuan Hu  decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo
409870f462dSXuan Hu  decode.io.stallReason.in <> io.frontend.stallReason
41024519898SXuan Hu
411fa7f2c26STang Haojin  // snapshot check
412c4b56310SHaojin Tang  class CFIRobIdx extends Bundle {
413c4b56310SHaojin Tang    val robIdx = Vec(RenameWidth, new RobPtr)
414c4b56310SHaojin Tang    val isCFI = Vec(RenameWidth, Bool())
415c4b56310SHaojin Tang  }
416c4b56310SHaojin Tang  val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR
417c4b56310SHaojin Tang  val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx)))
418c4b56310SHaojin Tang  snpt.io.enq := genSnapshot
419c4b56310SHaojin Tang  snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx)
420c4b56310SHaojin Tang  snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot)
421fa7f2c26STang Haojin  snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit &&
422c4b56310SHaojin Tang    Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR
423c4b56310SHaojin Tang  snpt.io.redirect := s1_s3_redirect.valid
424c4b56310SHaojin Tang  val flushVec = VecInit(snpt.io.snapshots.map { snapshot =>
425c4b56310SHaojin Tang    val notCFIMask = snapshot.isCFI.map(~_)
42637d77575SzhanglyGit    val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value)
42737d77575SzhanglyGit    val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _))
42837d77575SzhanglyGit    s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR
429c4b56310SHaojin Tang  })
430a6742963SHaojin Tang  val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B))
431c4b56310SHaojin Tang  snpt.io.flushVec := flushVecNext
432fa7f2c26STang Haojin
433fa7f2c26STang Haojin  val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx =>
434780712aaSxiaofeibao-xjtu    snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head ||
435780712aaSxiaofeibao-xjtu      !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head)
436c61abc0cSXuan Hu  ).reduceTree(_ || _)
437c61abc0cSXuan Hu  val snptSelect = MuxCase(
438c61abc0cSXuan Hu    0.U(log2Ceil(RenameSnapshotNum).W),
439fa7f2c26STang Haojin    (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx =>
440780712aaSxiaofeibao-xjtu      (snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head ||
441780712aaSxiaofeibao-xjtu        !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head), idx)
442c61abc0cSXuan Hu    )
443c61abc0cSXuan Hu  )
444fa7f2c26STang Haojin
445fa7f2c26STang Haojin  rob.io.snpt.snptEnq := DontCare
446fa7f2c26STang Haojin  rob.io.snpt.snptDeq := snpt.io.deq
447fa7f2c26STang Haojin  rob.io.snpt.useSnpt := useSnpt
448fa7f2c26STang Haojin  rob.io.snpt.snptSelect := snptSelect
449c4b56310SHaojin Tang  rob.io.snpt.flushVec := flushVecNext
450c4b56310SHaojin Tang  rat.io.snpt.snptEnq := genSnapshot
451fa7f2c26STang Haojin  rat.io.snpt.snptDeq := snpt.io.deq
452fa7f2c26STang Haojin  rat.io.snpt.useSnpt := useSnpt
453fa7f2c26STang Haojin  rat.io.snpt.snptSelect := snptSelect
454c4b56310SHaojin Tang  rat.io.snpt.flushVec := flushVec
455fa7f2c26STang Haojin
45624519898SXuan Hu  val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault))
45724519898SXuan Hu  // fusion decoder
45824519898SXuan Hu  for (i <- 0 until DecodeWidth) {
45924519898SXuan Hu    fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion)
46024519898SXuan Hu    fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr
46124519898SXuan Hu    if (i > 0) {
46224519898SXuan Hu      fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready
46324519898SXuan Hu    }
46424519898SXuan Hu  }
46524519898SXuan Hu
46624519898SXuan Hu  private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst)))
46724519898SXuan Hu  for (i <- 0 until RenameWidth) {
468b9a37d2fSXuan Hu    PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready,
46924519898SXuan Hu      s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule"))
47024519898SXuan Hu
47124519898SXuan Hu    decodePipeRename(i).ready := rename.io.in(i).ready
47224519898SXuan Hu    rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i)
47324519898SXuan Hu    rename.io.in(i).bits := decodePipeRename(i).bits
47424519898SXuan Hu  }
47524519898SXuan Hu
47624519898SXuan Hu  for (i <- 0 until RenameWidth - 1) {
47724519898SXuan Hu    fusionDecoder.io.dec(i) := decodePipeRename(i).bits
47824519898SXuan Hu    rename.io.fusionInfo(i) := fusionDecoder.io.info(i)
47924519898SXuan Hu
48024519898SXuan Hu    // update the first RenameWidth - 1 instructions
48124519898SXuan Hu    decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire
48224519898SXuan Hu    when (fusionDecoder.io.out(i).valid) {
48324519898SXuan Hu      fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits)
48424519898SXuan Hu      // TODO: remove this dirty code for ftq update
48524519898SXuan Hu      val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value
48624519898SXuan Hu      val ftqOffset0 = rename.io.in(i).bits.ftqOffset
48724519898SXuan Hu      val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset
48824519898SXuan Hu      val ftqOffsetDiff = ftqOffset1 - ftqOffset0
48924519898SXuan Hu      val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U
49024519898SXuan Hu      val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U
49124519898SXuan Hu      val cond3 = !sameFtqPtr && ftqOffset1 === 0.U
49224519898SXuan Hu      val cond4 = !sameFtqPtr && ftqOffset1 === 1.U
49324519898SXuan Hu      rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U)))
49424519898SXuan Hu      XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n")
49524519898SXuan Hu    }
49624519898SXuan Hu
49724519898SXuan Hu  }
49824519898SXuan Hu
49924519898SXuan Hu  // memory dependency predict
50024519898SXuan Hu  // when decode, send fold pc to mdp
5019477429fSsinceforYy  private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool()))
50224519898SXuan Hu  private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W)))
50324519898SXuan Hu  for (i <- 0 until DecodeWidth) {
5049477429fSsinceforYy    mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire)
50524519898SXuan Hu    mdpFlodPcVec(i) := Mux(
50624519898SXuan Hu      decode.io.out(i).fire,
50724519898SXuan Hu      decode.io.in(i).bits.foldpc,
50824519898SXuan Hu      rename.io.in(i).bits.foldpc
50924519898SXuan Hu    )
51024519898SXuan Hu  }
51124519898SXuan Hu
51224519898SXuan Hu  // currently, we only update mdp info when isReplay
51324519898SXuan Hu  memCtrl.io.redirect := s1_s3_redirect
51424519898SXuan Hu  memCtrl.io.csrCtrl := io.csrCtrl                          // RegNext in memCtrl
51524519898SXuan Hu  memCtrl.io.stIn := io.fromMem.stIn                        // RegNext in memCtrl
51624519898SXuan Hu  memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate  // RegNext in memCtrl
5179477429fSsinceforYy  memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld
51824519898SXuan Hu  memCtrl.io.mdpFlodPcVec := mdpFlodPcVec
51924519898SXuan Hu  memCtrl.io.dispatchLFSTio <> dispatch.io.lfst
52024519898SXuan Hu
52124519898SXuan Hu  rat.io.redirect := s1_s3_redirect.valid
5226b102a39SHaojin Tang  rat.io.rabCommits := rob.io.rabCommits
523cda1c534Sxiaofeibao-xjtu  rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get)
52424519898SXuan Hu  rat.io.intRenamePorts := rename.io.intRenamePorts
52524519898SXuan Hu  rat.io.fpRenamePorts := rename.io.fpRenamePorts
52624519898SXuan Hu  rat.io.vecRenamePorts := rename.io.vecRenamePorts
527368cbcecSxiaofeibao  rat.io.v0RenamePorts := rename.io.v0RenamePorts
528368cbcecSxiaofeibao  rat.io.vlRenamePorts := rename.io.vlRenamePorts
52924519898SXuan Hu
53024519898SXuan Hu  rename.io.redirect := s1_s3_redirect
5316b102a39SHaojin Tang  rename.io.rabCommits := rob.io.rabCommits
532a3fe955fSGuanghui Cheng  rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
53324519898SXuan Hu  rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) =>
53424519898SXuan Hu    RegEnable(waittable2rename, decodeOut.fire)
53524519898SXuan Hu  }
53624519898SXuan Hu  rename.io.ssit := memCtrl.io.ssit2Rename
53724519898SXuan Hu  rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data))))
53824519898SXuan Hu  rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data))))
53924519898SXuan Hu  rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data))))
540368cbcecSxiaofeibao  rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data)))
541368cbcecSxiaofeibao  rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data)))
542dcf3a679STang Haojin  rename.io.int_need_free := rat.io.int_need_free
543dcf3a679STang Haojin  rename.io.int_old_pdest := rat.io.int_old_pdest
544dcf3a679STang Haojin  rename.io.fp_old_pdest := rat.io.fp_old_pdest
5453cf50307SZiyue Zhang  rename.io.vec_old_pdest := rat.io.vec_old_pdest
546368cbcecSxiaofeibao  rename.io.v0_old_pdest := rat.io.v0_old_pdest
547368cbcecSxiaofeibao  rename.io.vl_old_pdest := rat.io.vl_old_pdest
548b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get)
549b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get)
550b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get)
551368cbcecSxiaofeibao  rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get)
552368cbcecSxiaofeibao  rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get)
553d2b20d1aSTang Haojin  rename.io.stallReason.in <> decode.io.stallReason.out
554870f462dSXuan Hu  rename.io.snpt.snptEnq := DontCare
555870f462dSXuan Hu  rename.io.snpt.snptDeq := snpt.io.deq
556870f462dSXuan Hu  rename.io.snpt.useSnpt := useSnpt
557870f462dSXuan Hu  rename.io.snpt.snptSelect := snptSelect
558bb7e6e3aSxiaofeibao-xjtu  rename.io.snptIsFull := snpt.io.valids.asUInt.andR
559c4b56310SHaojin Tang  rename.io.snpt.flushVec := flushVecNext
560c4b56310SHaojin Tang  rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr)
561c4b56310SHaojin Tang  rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head
562870f462dSXuan Hu
563870f462dSXuan Hu  val renameOut = Wire(chiselTypeOf(rename.io.out))
564870f462dSXuan Hu  renameOut <> rename.io.out
565ac78003fSzhanglyGit  // pass all snapshot in the first element for correctness of blockBackward
566ac78003fSzhanglyGit  renameOut.tail.foreach(_.bits.snapshot := false.B)
567ac78003fSzhanglyGit  renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr),
568ac78003fSzhanglyGit    false.B,
569ac78003fSzhanglyGit    Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR
570ac78003fSzhanglyGit  )
571ac78003fSzhanglyGit
572ac78003fSzhanglyGit  // pipeline between rename and dispatch
573f5c17053Sxiaofeibao-xjtu  PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch")
57482674533Sxiaofeibao  dispatch.io.intIQValidNumVec := io.intIQValidNumVec
57582674533Sxiaofeibao  dispatch.io.fpIQValidNumVec := io.fpIQValidNumVec
576ff3fcdf1Sxiaofeibao-xjtu  dispatch.io.fromIntDQ.intDQ0ValidDeq0Num := intDq0.io.validDeq0Num
577ff3fcdf1Sxiaofeibao-xjtu  dispatch.io.fromIntDQ.intDQ0ValidDeq1Num := intDq0.io.validDeq1Num
578ff3fcdf1Sxiaofeibao-xjtu  dispatch.io.fromIntDQ.intDQ1ValidDeq0Num := intDq1.io.validDeq0Num
579ff3fcdf1Sxiaofeibao-xjtu  dispatch.io.fromIntDQ.intDQ1ValidDeq1Num := intDq1.io.validDeq1Num
580ff3fcdf1Sxiaofeibao-xjtu
58124519898SXuan Hu  dispatch.io.hartId := io.fromTop.hartId
58224519898SXuan Hu  dispatch.io.redirect := s1_s3_redirect
58324519898SXuan Hu  dispatch.io.enqRob <> rob.io.enq
584d2b20d1aSTang Haojin  dispatch.io.robHead := rob.io.debugRobHead
585d2b20d1aSTang Haojin  dispatch.io.stallReason <> rename.io.stallReason.out
586d2b20d1aSTang Haojin  dispatch.io.lqCanAccept := io.lqCanAccept
587d2b20d1aSTang Haojin  dispatch.io.sqCanAccept := io.sqCanAccept
588d2b20d1aSTang Haojin  dispatch.io.robHeadNotReady := rob.io.headNotReady
589d2b20d1aSTang Haojin  dispatch.io.robFull := rob.io.robFull
5905f8b6c9eSsinceforYy  dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
59124519898SXuan Hu
592ff3fcdf1Sxiaofeibao-xjtu  intDq0.io.enq <> dispatch.io.toIntDq0
593ff3fcdf1Sxiaofeibao-xjtu  intDq0.io.redirect <> s2_s4_redirect
594ff3fcdf1Sxiaofeibao-xjtu  intDq1.io.enq <> dispatch.io.toIntDq1
595ff3fcdf1Sxiaofeibao-xjtu  intDq1.io.redirect <> s2_s4_redirect
59624519898SXuan Hu
59724519898SXuan Hu  fpDq.io.enq <> dispatch.io.toFpDq
59824519898SXuan Hu  fpDq.io.redirect <> s2_s4_redirect
59924519898SXuan Hu
60060f0c5aeSxiaofeibao  vecDq.io.enq <> dispatch.io.toVecDq
60160f0c5aeSxiaofeibao  vecDq.io.redirect <> s2_s4_redirect
60260f0c5aeSxiaofeibao
60324519898SXuan Hu  lsDq.io.enq <> dispatch.io.toLsDq
60424519898SXuan Hu  lsDq.io.redirect <> s2_s4_redirect
60524519898SXuan Hu
606ff3fcdf1Sxiaofeibao-xjtu  io.toIssueBlock.intUops <> (intDq0.io.deq :++ intDq1.io.deq)
60760f0c5aeSxiaofeibao  io.toIssueBlock.fpUops <> fpDq.io.deq
60860f0c5aeSxiaofeibao  io.toIssueBlock.vfUops  <> vecDq.io.deq
60924519898SXuan Hu  io.toIssueBlock.memUops <> lsDq.io.deq
61024519898SXuan Hu  io.toIssueBlock.allocPregs <> dispatch.io.allocPregs
61124519898SXuan Hu  io.toIssueBlock.flush   <> s2_s4_redirect
61224519898SXuan Hu
6135f8b6c9eSsinceforYy  pcMem.io.wen.head   := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen)
614f533cba7SHuSipeng  pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen)
6153827c997SsinceforYy  pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen)
61624519898SXuan Hu
61724519898SXuan Hu  io.toDataPath.flush := s2_s4_redirect
61824519898SXuan Hu  io.toExuBlock.flush := s2_s4_redirect
61924519898SXuan Hu
62024519898SXuan Hu
62124519898SXuan Hu  rob.io.hartId := io.fromTop.hartId
62224519898SXuan Hu  rob.io.redirect := s1_s3_redirect
62324519898SXuan Hu  rob.io.writeback := delayedNotFlushedWriteBack
624bd5909d0Sxiaofeibao-xjtu  rob.io.exuWriteback := delayedWriteBack
62585f51ecaSxiaofeibao-xjtu  rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums)
626571677c9Sxiaofeibao-xjtu  rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush
6276f483f86SXuan Hu  rob.io.readGPAMemData := gpaMem.io.exceptionReadData
628b9a37d2fSXuan Hu  rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy
62924519898SXuan Hu
63024519898SXuan Hu  io.redirect := s1_s3_redirect
63124519898SXuan Hu
63224519898SXuan Hu  // rob to int block
63324519898SXuan Hu  io.robio.csr <> rob.io.csr
63424519898SXuan Hu  // When wfi is disabled, it will not block ROB commit.
63524519898SXuan Hu  rob.io.csr.wfiEvent := io.robio.csr.wfiEvent
63624519898SXuan Hu  rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable
63724519898SXuan Hu
63824519898SXuan Hu  io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5)
63924519898SXuan Hu
64024519898SXuan Hu  io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
64124519898SXuan Hu  io.robio.exception := rob.io.exception
64224519898SXuan Hu  io.robio.exception.bits.pc := s1_robFlushPc
64324519898SXuan Hu
64424519898SXuan Hu  // rob to mem block
64524519898SXuan Hu  io.robio.lsq <> rob.io.lsq
64624519898SXuan Hu
64763d67ef3STang Haojin  io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get)
64863d67ef3STang Haojin  io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get)
64963d67ef3STang Haojin  io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get)
65063d67ef3STang Haojin  io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get)
65163d67ef3STang Haojin  io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get)
65224519898SXuan Hu
65317b21f45SHaojin Tang  rob.io.debug_ls := io.robio.debug_ls
65417b21f45SHaojin Tang  rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue
65517b21f45SHaojin Tang  rob.io.lsTopdownInfo := io.robio.lsTopdownInfo
656a751b11aSchengguanghui  rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState
6576ce10964SXuan Hu  rob.io.debugEnqLsq := io.debugEnqLsq
6586ce10964SXuan Hu
65917b21f45SHaojin Tang  io.robio.robDeqPtr := rob.io.robDeqPtr
6608744445eSMaxpicca-Li
6611bf9a598SAnzo  io.robio.storeDebugInfo <> rob.io.storeDebugInfo
6621bf9a598SAnzo
6637e4f0b19SZiyue-Zhang  // rob to backend
6647e4f0b19SZiyue-Zhang  io.robio.commitVType := rob.io.toDecode.commitVType
6657e4f0b19SZiyue-Zhang  // exu block to decode
666d8a50338SZiyue Zhang  decode.io.vsetvlVType := io.toDecode.vsetvlVType
6675110577fSZiyue Zhang  // backend to decode
6685110577fSZiyue Zhang  decode.io.vstart := io.toDecode.vstart
6695110577fSZiyue Zhang  // backend to rob
6705110577fSZiyue Zhang  rob.io.vstartIsZero := io.toDecode.vstart === 0.U
6717e4f0b19SZiyue-Zhang
67292c61038SXuan Hu  io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo
67392c61038SXuan Hu
674e43bb916SXuan Hu  io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap
675e43bb916SXuan Hu  io.toVecExcpMod.excpInfo       := rob.io.toVecExcpMod.excpInfo
676e43bb916SXuan Hu  // T  : rat receive rabCommit
677e43bb916SXuan Hu  // T+1: rat return oldPdest
678e43bb916SXuan Hu  io.toVecExcpMod.ratOldPest match {
679e43bb916SXuan Hu    case fromRat =>
680e43bb916SXuan Hu      (0 until RabCommitWidth).foreach { idx =>
681e43bb916SXuan Hu        fromRat.v0OldVdPdest(idx).valid := RegNext(
682e43bb916SXuan Hu          rat.io.rabCommits.isCommit &&
683e43bb916SXuan Hu          rat.io.rabCommits.isWalk &&
684e43bb916SXuan Hu          rat.io.rabCommits.commitValid(idx) &&
685e43bb916SXuan Hu          rat.io.rabCommits.info(idx).v0Wen
686e43bb916SXuan Hu        )
687e43bb916SXuan Hu        fromRat.v0OldVdPdest(idx).bits := rat.io.v0_old_pdest(idx)
688e43bb916SXuan Hu        fromRat.vecOldVdPdest(idx).valid := RegNext(
689e43bb916SXuan Hu          rat.io.rabCommits.isCommit &&
690e43bb916SXuan Hu          rat.io.rabCommits.isWalk &&
691e43bb916SXuan Hu          rat.io.rabCommits.commitValid(idx) &&
692e43bb916SXuan Hu          rat.io.rabCommits.info(idx).vecWen
693e43bb916SXuan Hu        )
694e43bb916SXuan Hu        fromRat.vecOldVdPdest(idx).bits := rat.io.vec_old_pdest(idx)
695e43bb916SXuan Hu      }
696e43bb916SXuan Hu  }
697e43bb916SXuan Hu
69860ebee38STang Haojin  io.debugTopDown.fromRob := rob.io.debugTopDown.toCore
69960ebee38STang Haojin  dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch
70060ebee38STang Haojin  dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore
7017cf78eb2Shappy-lx  io.debugRolling := rob.io.debugRolling
70260ebee38STang Haojin
7035f8b6c9eSsinceforYy  io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull)
7045f8b6c9eSsinceforYy  io.perfInfo.ctrlInfo.intdqFull := GatedValidRegNext(intDq0.io.dqFull || intDq1.io.dqFull)
70560f0c5aeSxiaofeibao  io.perfInfo.ctrlInfo.fpdqFull := GatedValidRegNext(vecDq.io.dqFull)
7065f8b6c9eSsinceforYy  io.perfInfo.ctrlInfo.lsdqFull := GatedValidRegNext(lsDq.io.dqFull)
70724519898SXuan Hu
708e1a85e9fSchengguanghui  val perfEvents = Seq(decode, rename, dispatch, intDq0, intDq1, vecDq, lsDq, rob).flatMap(_.getPerfEvents)
70924519898SXuan Hu  generatePerfEvent()
71085a8d7caSZehao Liu
71185a8d7caSZehao Liu  val criticalErrors = rob.getCriticalErrors
71285a8d7caSZehao Liu  generateCriticalErrors()
71324519898SXuan Hu}
71424519898SXuan Hu
71524519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
71624519898SXuan Hu  val fromTop = new Bundle {
71724519898SXuan Hu    val hartId = Input(UInt(8.W))
71824519898SXuan Hu  }
71924519898SXuan Hu  val toTop = new Bundle {
72024519898SXuan Hu    val cpuHalt = Output(Bool())
72124519898SXuan Hu  }
72224519898SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO())
72315ed99a7SXuan Hu  val fromCSR = new Bundle{
72415ed99a7SXuan Hu    val toDecode = Input(new CSRToDecode)
725*c308d936Schengguanghui    val traceCSR = Input(new TraceCSR)
72615ed99a7SXuan Hu  }
72724519898SXuan Hu  val toIssueBlock = new Bundle {
72824519898SXuan Hu    val flush = ValidIO(new Redirect)
72924519898SXuan Hu    val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq))
73024519898SXuan Hu    val intUops = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new DynInst))
73160f0c5aeSxiaofeibao    val vfUops = Vec(dpParams.VecDqDeqWidth, DecoupledIO(new DynInst))
73260f0c5aeSxiaofeibao    val fpUops = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new DynInst))
73324519898SXuan Hu    val memUops = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new DynInst))
73424519898SXuan Hu  }
73524519898SXuan Hu  val toDataPath = new Bundle {
73624519898SXuan Hu    val flush = ValidIO(new Redirect)
73724519898SXuan Hu  }
73824519898SXuan Hu  val toExuBlock = new Bundle {
73924519898SXuan Hu    val flush = ValidIO(new Redirect)
74024519898SXuan Hu  }
74192c61038SXuan Hu  val toCSR = new Bundle {
74292c61038SXuan Hu    val trapInstInfo = Output(ValidIO(new TrapInstInfo))
74392c61038SXuan Hu  }
74482674533Sxiaofeibao  val intIQValidNumVec = Input(MixedVec(params.genIntIQValidNumBundle))
74582674533Sxiaofeibao  val fpIQValidNumVec = Input(MixedVec(params.genFpIQValidNumBundle))
74624519898SXuan Hu  val fromWB = new Bundle {
74724519898SXuan Hu    val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles))
74824519898SXuan Hu  }
74924519898SXuan Hu  val redirect = ValidIO(new Redirect)
75024519898SXuan Hu  val fromMem = new Bundle {
751272ec6b1SHaojin Tang    val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx
75224519898SXuan Hu    val violation = Flipped(ValidIO(new Redirect))
75324519898SXuan Hu  }
75424519898SXuan Hu  val memLdPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
75583ba63b3SXuan Hu  val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
756b133b458SXuan Hu  val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
7574b0d80d8SXuan Hu
75824519898SXuan Hu  val csrCtrl = Input(new CustomCSRCtrlIO)
75924519898SXuan Hu  val robio = new Bundle {
76024519898SXuan Hu    val csr = new RobCSRIO
76124519898SXuan Hu    val exception = ValidIO(new ExceptionInfo)
76224519898SXuan Hu    val lsq = new RobLsqIO
7636810d1e8Ssfencevma    val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo))
7642326221cSXuan Hu    val debug_ls = Input(new DebugLSIO())
76517b21f45SHaojin Tang    val robHeadLsIssue = Input(Bool())
76617b21f45SHaojin Tang    val robDeqPtr = Output(new RobPtr)
7677e4f0b19SZiyue-Zhang    val commitVType = new Bundle {
7687e4f0b19SZiyue-Zhang      val vtype = Output(ValidIO(VType()))
7697e4f0b19SZiyue-Zhang      val hasVsetvl = Output(Bool())
7707e4f0b19SZiyue-Zhang    }
7711bf9a598SAnzo
7721bf9a598SAnzo    // store event difftest information
7731bf9a598SAnzo    val storeDebugInfo = Vec(EnsbufferWidth, new Bundle {
7741bf9a598SAnzo      val robidx = Input(new RobPtr)
7751bf9a598SAnzo      val pc     = Output(UInt(VAddrBits.W))
7761bf9a598SAnzo    })
77724519898SXuan Hu  }
77824519898SXuan Hu
779d8a50338SZiyue Zhang  val toDecode = new Bundle {
780d8a50338SZiyue Zhang    val vsetvlVType = Input(VType())
7815110577fSZiyue Zhang    val vstart = Input(Vl())
782d8a50338SZiyue Zhang  }
783d8a50338SZiyue Zhang
784e43bb916SXuan Hu  val fromVecExcpMod = Input(new Bundle {
785e43bb916SXuan Hu    val busy = Bool()
786e43bb916SXuan Hu  })
787e43bb916SXuan Hu
788e43bb916SXuan Hu  val toVecExcpMod = Output(new Bundle {
789e43bb916SXuan Hu    val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab))
790e43bb916SXuan Hu    val excpInfo = ValidIO(new VecExcpInfo)
791e43bb916SXuan Hu    val ratOldPest = new RatToVecExcpMod
792e43bb916SXuan Hu  })
793e43bb916SXuan Hu
7944907ec88Schengguanghui  val traceCoreInterface = new TraceCoreInterface
7954907ec88Schengguanghui
79624519898SXuan Hu  val perfInfo = Output(new Bundle{
79724519898SXuan Hu    val ctrlInfo = new Bundle {
79824519898SXuan Hu      val robFull   = Bool()
79924519898SXuan Hu      val intdqFull = Bool()
80024519898SXuan Hu      val fpdqFull  = Bool()
80124519898SXuan Hu      val lsdqFull  = Bool()
80224519898SXuan Hu    }
80324519898SXuan Hu  })
80463d67ef3STang Haojin  val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
80563d67ef3STang Haojin  val diff_fp_rat  = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
80663d67ef3STang Haojin  val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None
80763d67ef3STang Haojin  val diff_v0_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
80863d67ef3STang Haojin  val diff_vl_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
80924519898SXuan Hu
810c61abc0cSXuan Hu  val sqCanAccept = Input(Bool())
811c61abc0cSXuan Hu  val lqCanAccept = Input(Bool())
8124b0d80d8SXuan Hu
8134b0d80d8SXuan Hu  val debugTopDown = new Bundle {
8144b0d80d8SXuan Hu    val fromRob = new RobCoreTopDownIO
8154b0d80d8SXuan Hu    val fromCore = new CoreDispatchTopDownIO
8164b0d80d8SXuan Hu  }
8174b0d80d8SXuan Hu  val debugRolling = new RobDebugRollingIO
8186ce10964SXuan Hu  val debugEnqLsq = Input(new LsqEnqIO)
81924519898SXuan Hu}
82024519898SXuan Hu
82124519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) {
82224519898SXuan Hu  require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name")
82324519898SXuan Hu
82424519898SXuan Hu  val maxIdx = namedCnt.map(_._2).sum
82524519898SXuan Hu  val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i =>
82624519898SXuan Hu    val begin = namedCnt.slice(0, i).map(_._2).sum
82724519898SXuan Hu    val end = begin + namedCnt(i)._2
82824519898SXuan Hu    (namedCnt(i)._1, (begin, end))
82924519898SXuan Hu  }.toMap
83024519898SXuan Hu
83124519898SXuan Hu  def apply(name: String): Seq[Int] = {
83224519898SXuan Hu    require(nameRangeMap.contains(name))
83324519898SXuan Hu    nameRangeMap(name)._1 until nameRangeMap(name)._2
83424519898SXuan Hu  }
83524519898SXuan Hu}
836