124519898SXuan Hu/*************************************************************************************** 224519898SXuan Hu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 324519898SXuan Hu* Copyright (c) 2020-2021 Peng Cheng Laboratory 424519898SXuan Hu* 524519898SXuan Hu* XiangShan is licensed under Mulan PSL v2. 624519898SXuan Hu* You can use this software according to the terms and conditions of the Mulan PSL v2. 724519898SXuan Hu* You may obtain a copy of Mulan PSL v2 at: 824519898SXuan Hu* http://license.coscl.org.cn/MulanPSL2 924519898SXuan Hu* 1024519898SXuan Hu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1124519898SXuan Hu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1224519898SXuan Hu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1324519898SXuan Hu* 1424519898SXuan Hu* See the Mulan PSL v2 for more details. 1524519898SXuan Hu***************************************************************************************/ 1624519898SXuan Hu 1724519898SXuan Hupackage xiangshan.backend 1824519898SXuan Hu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 2024519898SXuan Huimport chisel3._ 2124519898SXuan Huimport chisel3.util._ 2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2324519898SXuan Huimport utility._ 2424519898SXuan Huimport utils._ 2524519898SXuan Huimport xiangshan.ExceptionNO._ 2624519898SXuan Huimport xiangshan._ 270a7d1d5cSxiaofeibaoimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, ExuVec, StaticInst, TrapInstInfo} 282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator} 290a7d1d5cSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{FpData, IntData, V0Data, VAddrData, VecData, VlData} 3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder} 3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue} 320a7d1d5cSxiaofeibaoimport xiangshan.backend.dispatch.NewDispatch 3324519898SXuan Huimport xiangshan.backend.fu.PFEvent 345110577fSZiyue Zhangimport xiangshan.backend.fu.vector.Bundles.{VType, Vl} 3515ed99a7SXuan Huimport xiangshan.backend.fu.wrapper.CSRToDecode 36870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator} 3783ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 386ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components} 390a7d1d5cSxiaofeibaoimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 4015ed99a7SXuan Huimport xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler} 414907ec88Schengguanghuiimport xiangshan.backend.trace._ 4224519898SXuan Hu 4324519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 4424519898SXuan Hu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 4524519898SXuan Hu val redirect = Valid(new Redirect) 469342624fSGao-Zeyu val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr)) 479342624fSGao-Zeyu val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W)) 4824519898SXuan Hu} 4924519898SXuan Hu 5024519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule { 511ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 521ca4a39dSXuan Hu 5324519898SXuan Hu val rob = LazyModule(new Rob(params)) 5424519898SXuan Hu 5524519898SXuan Hu lazy val module = new CtrlBlockImp(this)(p, params) 5624519898SXuan Hu 576f483f86SXuan Hu val gpaMem = LazyModule(new GPAMem()) 5824519898SXuan Hu} 5924519898SXuan Hu 6024519898SXuan Huclass CtrlBlockImp( 6124519898SXuan Hu override val wrapper: CtrlBlock 6224519898SXuan Hu)(implicit 6324519898SXuan Hu p: Parameters, 6424519898SXuan Hu params: BackendParams 6524519898SXuan Hu) extends LazyModuleImp(wrapper) 6624519898SXuan Hu with HasXSParameter 6724519898SXuan Hu with HasCircularQueuePtrHelper 6824519898SXuan Hu with HasPerfEvents 6985a8d7caSZehao Liu with HasCriticalErrors 7024519898SXuan Hu{ 7124519898SXuan Hu val pcMemRdIndexes = new NamedIndexes(Seq( 7224519898SXuan Hu "redirect" -> 1, 7324519898SXuan Hu "memPred" -> 1, 7424519898SXuan Hu "robFlush" -> 1, 75c37914a4Sxiaofeibao "bjuPc" -> params.BrhCnt, 76c37914a4Sxiaofeibao "bjuTarget" -> params.BrhCnt, 7724519898SXuan Hu "load" -> params.LduCnt, 78b133b458SXuan Hu "hybrid" -> params.HyuCnt, 794907ec88Schengguanghui "store" -> (if(EnableStorePrefetchSMS) params.StaCnt else 0), 804907ec88Schengguanghui "trace" -> TraceGroupNum 8124519898SXuan Hu )) 8224519898SXuan Hu 8324519898SXuan Hu private val numPcMemReadForExu = params.numPcReadPort 8424519898SXuan Hu private val numPcMemRead = pcMemRdIndexes.maxIdx 8524519898SXuan Hu 8629dbac5aSsinsanction // now pcMem read for exu is moved to PcTargetMem (OG0) 8724519898SXuan Hu println(s"pcMem read num: $numPcMemRead") 8824519898SXuan Hu println(s"pcMem read num for exu: $numPcMemReadForExu") 8924519898SXuan Hu 9024519898SXuan Hu val io = IO(new CtrlBlockIO()) 9124519898SXuan Hu 920a7d1d5cSxiaofeibao val dispatch = Module(new NewDispatch) 936f483f86SXuan Hu val gpaMem = wrapper.gpaMem.module 9424519898SXuan Hu val decode = Module(new DecodeStage) 9524519898SXuan Hu val fusionDecoder = Module(new FusionDecoder) 9624519898SXuan Hu val rat = Module(new RenameTableWrapper) 9724519898SXuan Hu val rename = Module(new Rename) 9824519898SXuan Hu val redirectGen = Module(new RedirectGenerator) 999477429fSsinceforYy private def hasRen: Boolean = true 1009477429fSsinceforYy private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen)) 10124519898SXuan Hu private val rob = wrapper.rob.module 10224519898SXuan Hu private val memCtrl = Module(new MemCtrl(params)) 10324519898SXuan Hu 10424519898SXuan Hu private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable 10524519898SXuan Hu 10624519898SXuan Hu private val s0_robFlushRedirect = rob.io.flushOut 10724519898SXuan Hu private val s1_robFlushRedirect = Wire(Valid(new Redirect)) 1085f8b6c9eSsinceforYy s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B) 10924519898SXuan Hu s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid) 11024519898SXuan Hu 1119477429fSsinceforYy pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid 11224519898SXuan Hu pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value 113*a2fa0ad9Sxiaofeibao private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).startAddr + (RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid) << instOffsetBits) 11424519898SXuan Hu private val s3_redirectGen = redirectGen.io.stage2Redirect 11524519898SXuan Hu private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen) 11624519898SXuan Hu private val s2_s4_pendingRedirectValid = RegInit(false.B) 11724519898SXuan Hu when (s1_s3_redirect.valid) { 11824519898SXuan Hu s2_s4_pendingRedirectValid := true.B 1195f8b6c9eSsinceforYy }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) { 12024519898SXuan Hu s2_s4_pendingRedirectValid := false.B 12124519898SXuan Hu } 12224519898SXuan Hu 12324519898SXuan Hu // Redirect will be RegNext at ExuBlocks and IssueBlocks 12424519898SXuan Hu val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect) 12524519898SXuan Hu val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect) 12624519898SXuan Hu 12724519898SXuan Hu private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => { 12824519898SXuan Hu val valid = x.valid 12954c6d89dSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 13024519898SXuan Hu val delayed = Wire(Valid(new ExuOutput(x.bits.params))) 1315f8b6c9eSsinceforYy delayed.valid := GatedValidRegNext(valid && !killedByOlder) 13224519898SXuan Hu delayed.bits := RegEnable(x.bits, x.valid) 13396e858baSXuan Hu delayed.bits.debugInfo.writebackTime := GTimer() 13424519898SXuan Hu delayed 13583ba63b3SXuan Hu }).toSeq 136bd5909d0Sxiaofeibao-xjtu private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData)) 137bd5909d0Sxiaofeibao-xjtu delayedWriteBack.zipWithIndex.map{ case (x,i) => 138bd5909d0Sxiaofeibao-xjtu x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid) 139bd5909d0Sxiaofeibao-xjtu x.bits := delayedNotFlushedWriteBack(i).bits 140bd5909d0Sxiaofeibao-xjtu } 141571677c9Sxiaofeibao-xjtu val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 142571677c9Sxiaofeibao-xjtu delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x => 143571677c9Sxiaofeibao-xjtu x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) || 1447e0f64b0SGuanghui Cheng (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B) 145571677c9Sxiaofeibao-xjtu } 14624519898SXuan Hu 14785f51ecaSxiaofeibao-xjtu val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu) 14847c01b71Sxiaofeibao-xjtu val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler]) 1495e7a1fcaSxiaofeibao val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler]) 15047c01b71Sxiaofeibao-xjtu val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler]) 151618b89e6Slewislzh val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress) 152618b89e6Slewislzh val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf) 153618b89e6Slewislzh val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf) 15447c01b71Sxiaofeibao-xjtu val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu) 15585f51ecaSxiaofeibao-xjtu private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => { 15685f51ecaSxiaofeibao-xjtu val valid = x.valid 15785f51ecaSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 15885f51ecaSxiaofeibao-xjtu val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W))) 1595f8b6c9eSsinceforYy delayed.valid := GatedValidRegNext(valid && !killedByOlder) 160618b89e6Slewislzh val isIntSche = intCanCompress.contains(x) 1615e7a1fcaSxiaofeibao val isFpSche = fpScheWbData.contains(x) 16247c01b71Sxiaofeibao-xjtu val isVfSche = vfScheWbData.contains(x) 16347c01b71Sxiaofeibao-xjtu val isMemVload = memVloadWbData.contains(x) 164618b89e6Slewislzh val isi2v = i2vWbData.contains(x) 165618b89e6Slewislzh val isf2v = f2vWbData.contains(x) 166618b89e6Slewislzh val canSameRobidxWbData = if(isVfSche) { 167618b89e6Slewislzh i2vWbData ++ f2vWbData ++ vfScheWbData 168618b89e6Slewislzh } else if(isi2v) { 169618b89e6Slewislzh intCanCompress ++ fpScheWbData ++ vfScheWbData 170618b89e6Slewislzh } else if (isf2v) { 171618b89e6Slewislzh intCanCompress ++ fpScheWbData ++ vfScheWbData 172618b89e6Slewislzh } else if (isIntSche) { 173618b89e6Slewislzh intCanCompress ++ fpScheWbData 1745e7a1fcaSxiaofeibao } else if (isFpSche) { 175618b89e6Slewislzh intCanCompress ++ fpScheWbData 17647c01b71Sxiaofeibao-xjtu } else if (isMemVload) { 17747c01b71Sxiaofeibao-xjtu memVloadWbData 17847c01b71Sxiaofeibao-xjtu } else { 17947c01b71Sxiaofeibao-xjtu Seq(x) 18047c01b71Sxiaofeibao-xjtu } 18147c01b71Sxiaofeibao-xjtu val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => { 18285f51ecaSxiaofeibao-xjtu val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 18385f51ecaSxiaofeibao-xjtu (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder 18485f51ecaSxiaofeibao-xjtu }).toSeq) 18541dbbdfdSsinceforYy delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid) 18685f51ecaSxiaofeibao-xjtu delayed 18785f51ecaSxiaofeibao-xjtu }).toSeq 18885f51ecaSxiaofeibao-xjtu 18924519898SXuan Hu private val exuPredecode = VecInit( 19054c6d89dSxiaofeibao-xjtu io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq 19124519898SXuan Hu ) 19224519898SXuan Hu 19354c6d89dSxiaofeibao-xjtu private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => { 19424519898SXuan Hu val out = Wire(Valid(new Redirect())) 19554c6d89dSxiaofeibao-xjtu out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 19624519898SXuan Hu out.bits := x.bits.redirect.get.bits 197a63155a6SXuan Hu out.bits.debugIsCtrl := true.B 198a63155a6SXuan Hu out.bits.debugIsMemVio := false.B 19924519898SXuan Hu out 20083ba63b3SXuan Hu }).toSeq 20154c6d89dSxiaofeibao-xjtu private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects) 20254c6d89dSxiaofeibao-xjtu private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects) 20354c6d89dSxiaofeibao-xjtu private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode) 20424519898SXuan Hu 20524519898SXuan Hu private val memViolation = io.fromMem.violation 20624519898SXuan Hu val loadReplay = Wire(ValidIO(new Redirect)) 20754c6d89dSxiaofeibao-xjtu loadReplay.valid := GatedValidRegNext(memViolation.valid) 20824519898SXuan Hu loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid) 209a63155a6SXuan Hu loadReplay.bits.debugIsCtrl := false.B 210a63155a6SXuan Hu loadReplay.bits.debugIsMemVio := true.B 21124519898SXuan Hu 21254c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid 21354c6d89dSxiaofeibao-xjtu pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value 21454c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid 21554c6d89dSxiaofeibao-xjtu pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value 216*a2fa0ad9Sxiaofeibao redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).startAddr + (RegEnable(memViolation.bits.stFtqOffset, memViolation.valid) << instOffsetBits) 21724519898SXuan Hu 218c37914a4Sxiaofeibao for ((pcMemIdx, i) <- pcMemRdIndexes("bjuPc").zipWithIndex) { 219c37914a4Sxiaofeibao val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i) 220c37914a4Sxiaofeibao val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value 221c37914a4Sxiaofeibao val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(i) 222c37914a4Sxiaofeibao pcMem.io.ren.get(pcMemIdx) := ren 223c37914a4Sxiaofeibao pcMem.io.raddr(pcMemIdx) := raddr 224*a2fa0ad9Sxiaofeibao io.toDataPath.pcToDataPathIO.toDataPathPC(i) := pcMem.io.rdata(pcMemIdx).startAddr 225c37914a4Sxiaofeibao } 226c37914a4Sxiaofeibao 227c37914a4Sxiaofeibao for ((pcMemIdx, i) <- pcMemRdIndexes("bjuTarget").zipWithIndex) { 228c37914a4Sxiaofeibao val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i) 229c37914a4Sxiaofeibao val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value + 1.U 230c37914a4Sxiaofeibao pcMem.io.ren.get(pcMemIdx) := ren 231c37914a4Sxiaofeibao pcMem.io.raddr(pcMemIdx) := raddr 232c37914a4Sxiaofeibao io.toDataPath.pcToDataPathIO.toDataPathTargetPC(i) := pcMem.io.rdata(pcMemIdx).startAddr 233c37914a4Sxiaofeibao } 234c37914a4Sxiaofeibao 235c37914a4Sxiaofeibao val baseIdx = params.BrhCnt 23624519898SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) { 2378241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 238c37914a4Sxiaofeibao val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(baseIdx+i) 239c37914a4Sxiaofeibao val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(baseIdx+i).value 240c37914a4Sxiaofeibao val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(baseIdx+i) 241c37914a4Sxiaofeibao pcMem.io.ren.get(pcMemIdx) := ren 242c37914a4Sxiaofeibao pcMem.io.raddr(pcMemIdx) := raddr 243*a2fa0ad9Sxiaofeibao io.toDataPath.pcToDataPathIO.toDataPathPC(baseIdx+i) := pcMem.io.rdata(pcMemIdx).startAddr 24424519898SXuan Hu } 24524519898SXuan Hu 246b133b458SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) { 2478241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 24854c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid 249b133b458SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value 250*a2fa0ad9Sxiaofeibao io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid) << instOffsetBits) 251b133b458SXuan Hu } 252b133b458SXuan Hu 2534b0d80d8SXuan Hu if (EnableStorePrefetchSMS) { 2544b0d80d8SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) { 25554c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid 2564b0d80d8SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value 257*a2fa0ad9Sxiaofeibao io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid) << instOffsetBits) 2584b0d80d8SXuan Hu } 2594b0d80d8SXuan Hu } else { 26083ba63b3SXuan Hu io.memStPcRead.foreach(_.data := 0.U) 2614b0d80d8SXuan Hu } 2624b0d80d8SXuan Hu 2634907ec88Schengguanghui /** 2644907ec88Schengguanghui * trace begin 2654907ec88Schengguanghui */ 2664907ec88Schengguanghui val trace = Module(new Trace) 267c308d936Schengguanghui trace.io.in.fromEncoder.stall := io.traceCoreInterface.fromEncoder.stall 268c308d936Schengguanghui trace.io.in.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable 269c308d936Schengguanghui trace.io.in.fromRob := rob.io.trace.traceCommitInfo 270c308d936Schengguanghui rob.io.trace.blockCommit := trace.io.out.blockRobCommit 2714907ec88Schengguanghui 2724907ec88Schengguanghui for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) { 273c308d936Schengguanghui val traceValid = trace.toPcMem.blocks(i).valid 2744907ec88Schengguanghui pcMem.io.ren.get(pcMemIdx) := traceValid 275c308d936Schengguanghui pcMem.io.raddr(pcMemIdx) := trace.toPcMem.blocks(i).bits.ftqIdx.get.value 276c308d936Schengguanghui trace.io.in.fromPcMem(i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(trace.toPcMem.blocks(i).bits.ftqOffset.get, traceValid)) 2774907ec88Schengguanghui } 2784907ec88Schengguanghui 2798cbf000bSchengguanghui // Trap/Xret only occur in block(0). 280c308d936Schengguanghui val tracePriv = Mux(Itype.isTrapOrXret(trace.toEncoder.blocks(0).bits.tracePipe.itype), 281c308d936Schengguanghui io.fromCSR.traceCSR.lastPriv, 282c308d936Schengguanghui io.fromCSR.traceCSR.currentPriv 283c308d936Schengguanghui ) 2843ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.trap.cause := io.fromCSR.traceCSR.cause.asUInt 2853ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.trap.tval := io.fromCSR.traceCSR.tval.asUInt 286c308d936Schengguanghui io.traceCoreInterface.toEncoder.priv := tracePriv 2873ad9f3ddSchengguanghui (0 until TraceGroupNum).foreach(i => { 2883ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).valid := trace.io.out.toEncoder.blocks(i).valid 2893ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.iaddr := trace.io.out.toEncoder.blocks(i).bits.iaddr.getOrElse(0.U) 2903ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.itype := trace.io.out.toEncoder.blocks(i).bits.tracePipe.itype 2913ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.iretire := trace.io.out.toEncoder.blocks(i).bits.tracePipe.iretire 2923ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.groups(i).bits.ilastsize := trace.io.out.toEncoder.blocks(i).bits.tracePipe.ilastsize 2933ad9f3ddSchengguanghui }) 2944907ec88Schengguanghui /** 2954907ec88Schengguanghui * trace end 2964907ec88Schengguanghui */ 2974907ec88Schengguanghui 2984907ec88Schengguanghui 29924519898SXuan Hu redirectGen.io.hartId := io.fromTop.hartId 30054c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid) 30154c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid) 30254c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid) 30354c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid) 30424519898SXuan Hu redirectGen.io.loadReplay <> loadReplay 305*a2fa0ad9Sxiaofeibao val loadRedirectOffset = Mux(memViolation.bits.flushItself(), 0.U, Mux(memViolation.bits.isRVC, 2.U, 4.U)) 306*a2fa0ad9Sxiaofeibao val loadRedirectPcFtqOffset = RegEnable((memViolation.bits.ftqOffset << instOffsetBits).asUInt +& loadRedirectOffset, memViolation.valid) 307*a2fa0ad9Sxiaofeibao val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).startAddr + loadRedirectPcFtqOffset 308*a2fa0ad9Sxiaofeibao 30954c6d89dSxiaofeibao-xjtu redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead 310*a2fa0ad9Sxiaofeibao val load_target = loadRedirectPcRead 31154c6d89dSxiaofeibao-xjtu redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target 31224519898SXuan Hu 31354c6d89dSxiaofeibao-xjtu redirectGen.io.robFlush := s1_robFlushRedirect 31424519898SXuan Hu 315ff7f931dSXuan Hu val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4) 3165f8b6c9eSsinceforYy val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead) 31724519898SXuan Hu val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ?? 31824519898SXuan Hu // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 31924519898SXuan Hu // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 32024519898SXuan Hu // Thus, we make all flush reasons to behave the same as exceptions for frontend. 32124519898SXuan Hu for (i <- 0 until CommitWidth) { 32224519898SXuan Hu // why flushOut: instructions with flushPipe are not commited to frontend 32324519898SXuan Hu // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 32424519898SXuan Hu val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid 3255f8b6c9eSsinceforYy io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit) 32624519898SXuan Hu io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit) 32724519898SXuan Hu } 328ff7f931dSXuan Hu io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid 329ff7f931dSXuan Hu io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits) 330ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid 331ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid)) 3329342624fSGao-Zeyu 33354c6d89dSxiaofeibao-xjtu //jmp/brh, sel oldest first, only use one read port 33454c6d89dSxiaofeibao-xjtu io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 33554c6d89dSxiaofeibao-xjtu io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid) 3369342624fSGao-Zeyu //loadreplay 337ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 3389342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx 3399342624fSGao-Zeyu //exception 340ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead 3419342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx 34205cc2a4eSXuan Hu 34324519898SXuan Hu // Be careful here: 34424519898SXuan Hu // T0: rob.io.flushOut, s0_robFlushRedirect 34524519898SXuan Hu // T1: s1_robFlushRedirect, rob.io.exception.valid 34624519898SXuan Hu // T2: csr.redirect.valid 34724519898SXuan Hu // T3: csr.exception.valid 34824519898SXuan Hu // T4: csr.trapTarget 34924519898SXuan Hu // T5: ctrlBlock.trapTarget 35024519898SXuan Hu // T6: io.frontend.toFtq.stage2Redirect.valid 35124519898SXuan Hu val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(), 35224519898SXuan Hu s1_robFlushPc, // replay inst 353870f462dSXuan Hu s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe 35424519898SXuan Hu ), s1_robFlushRedirect.valid) 35524519898SXuan Hu private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4) 356dcdd1406SXuan Hu private val s5_trapTargetFromCsr = io.robio.csr.trapTarget 35724519898SXuan Hu 358c1b28b66STang Haojin val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc) 359c1b28b66STang Haojin val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B) 360c1b28b66STang Haojin val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B) 361c1b28b66STang Haojin val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B) 362ff7f931dSXuan Hu when (s6_flushFromRobValid) { 36324519898SXuan Hu io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 36474f21f21SsinceforYy io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead) 365c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead) 366c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead) 367c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead) 36824519898SXuan Hu } 36924519898SXuan Hu 3706f483f86SXuan Hu for (i <- 0 until DecodeWidth) { 3716f483f86SXuan Hu gpaMem.io.fromIFU := io.frontend.fromIfu 3726f483f86SXuan Hu gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid 3736f483f86SXuan Hu gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr 3746f483f86SXuan Hu gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset 3756f483f86SXuan Hu } 3766f483f86SXuan Hu 37724519898SXuan Hu // vtype commit 37815ed99a7SXuan Hu decode.io.fromCSR := io.fromCSR.toDecode 379d275ad0eSZiyue Zhang decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType 380d275ad0eSZiyue Zhang decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType 381d275ad0eSZiyue Zhang decode.io.fromRob.commitVType := rob.io.toDecode.commitVType 382d275ad0eSZiyue Zhang decode.io.fromRob.walkVType := rob.io.toDecode.walkVType 38324519898SXuan Hu 384e25c13faSXuan Hu decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid 38524519898SXuan Hu 386d19fa3e9Sxiaofeibao-xjtu // add decode Buf for in.ready better timing 387d19fa3e9Sxiaofeibao-xjtu val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst)) 388d19fa3e9Sxiaofeibao-xjtu val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B))) 389d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontend = io.frontend.cfVec 390d19fa3e9Sxiaofeibao-xjtu val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready)) 391d19fa3e9Sxiaofeibao-xjtu val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U) 392d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready)) 393d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U) 394d19fa3e9Sxiaofeibao-xjtu if (backendParams.debugEn) { 395d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeBufNotAccept) 396d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeBufAcceptNum) 397d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeFromFrontendNotAccept) 398d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeFromFrontendAcceptNum) 399d19fa3e9Sxiaofeibao-xjtu } 400d19fa3e9Sxiaofeibao-xjtu val a = decodeBufNotAccept.drop(2) 401d19fa3e9Sxiaofeibao-xjtu for (i <- 0 until DecodeWidth) { 402d19fa3e9Sxiaofeibao-xjtu // decodeBufValid update 403d19fa3e9Sxiaofeibao-xjtu when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 404d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := false.B 405d19fa3e9Sxiaofeibao-xjtu }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 406d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum)) 407d19fa3e9Sxiaofeibao-xjtu }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) { 408d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid) 409d19fa3e9Sxiaofeibao-xjtu } 410d19fa3e9Sxiaofeibao-xjtu // decodeBufBits update 411d19fa3e9Sxiaofeibao-xjtu when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 412d19fa3e9Sxiaofeibao-xjtu decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum) 413d19fa3e9Sxiaofeibao-xjtu }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) { 414d19fa3e9Sxiaofeibao-xjtu decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits) 415d19fa3e9Sxiaofeibao-xjtu } 416d19fa3e9Sxiaofeibao-xjtu } 417d19fa3e9Sxiaofeibao-xjtu val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst)) 418d19fa3e9Sxiaofeibao-xjtu decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits)) 419d19fa3e9Sxiaofeibao-xjtu decode.io.in.zipWithIndex.foreach { case (decodeIn, i) => 420d19fa3e9Sxiaofeibao-xjtu decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid) 421d19fa3e9Sxiaofeibao-xjtu decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect 422d19fa3e9Sxiaofeibao-xjtu decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i)) 42324519898SXuan Hu } 4248506cfc0Sxiaofeibao io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid 42524519898SXuan Hu decode.io.csrCtrl := RegNext(io.csrCtrl) 42624519898SXuan Hu decode.io.intRat <> rat.io.intReadPorts 42724519898SXuan Hu decode.io.fpRat <> rat.io.fpReadPorts 42824519898SXuan Hu decode.io.vecRat <> rat.io.vecReadPorts 429368cbcecSxiaofeibao decode.io.v0Rat <> rat.io.v0ReadPorts 430368cbcecSxiaofeibao decode.io.vlRat <> rat.io.vlReadPorts 43124519898SXuan Hu decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo 432870f462dSXuan Hu decode.io.stallReason.in <> io.frontend.stallReason 43324519898SXuan Hu 434fa7f2c26STang Haojin // snapshot check 435c4b56310SHaojin Tang class CFIRobIdx extends Bundle { 436c4b56310SHaojin Tang val robIdx = Vec(RenameWidth, new RobPtr) 437c4b56310SHaojin Tang val isCFI = Vec(RenameWidth, Bool()) 438c4b56310SHaojin Tang } 439c4b56310SHaojin Tang val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR 440c4b56310SHaojin Tang val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx))) 441c4b56310SHaojin Tang snpt.io.enq := genSnapshot 442c4b56310SHaojin Tang snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx) 443c4b56310SHaojin Tang snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot) 444fa7f2c26STang Haojin snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit && 445c4b56310SHaojin Tang Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR 446c4b56310SHaojin Tang snpt.io.redirect := s1_s3_redirect.valid 447c4b56310SHaojin Tang val flushVec = VecInit(snpt.io.snapshots.map { snapshot => 448c4b56310SHaojin Tang val notCFIMask = snapshot.isCFI.map(~_) 44937d77575SzhanglyGit val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value) 45037d77575SzhanglyGit val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _)) 45137d77575SzhanglyGit s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR 452c4b56310SHaojin Tang }) 453a6742963SHaojin Tang val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B)) 454c4b56310SHaojin Tang snpt.io.flushVec := flushVecNext 455fa7f2c26STang Haojin 456fa7f2c26STang Haojin val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx => 457780712aaSxiaofeibao-xjtu snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head || 458780712aaSxiaofeibao-xjtu !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head) 459c61abc0cSXuan Hu ).reduceTree(_ || _) 460c61abc0cSXuan Hu val snptSelect = MuxCase( 461c61abc0cSXuan Hu 0.U(log2Ceil(RenameSnapshotNum).W), 462fa7f2c26STang Haojin (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx => 463780712aaSxiaofeibao-xjtu (snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head || 464780712aaSxiaofeibao-xjtu !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head), idx) 465c61abc0cSXuan Hu ) 466c61abc0cSXuan Hu ) 467fa7f2c26STang Haojin 468fa7f2c26STang Haojin rob.io.snpt.snptEnq := DontCare 469fa7f2c26STang Haojin rob.io.snpt.snptDeq := snpt.io.deq 470fa7f2c26STang Haojin rob.io.snpt.useSnpt := useSnpt 471fa7f2c26STang Haojin rob.io.snpt.snptSelect := snptSelect 472c4b56310SHaojin Tang rob.io.snpt.flushVec := flushVecNext 473c4b56310SHaojin Tang rat.io.snpt.snptEnq := genSnapshot 474fa7f2c26STang Haojin rat.io.snpt.snptDeq := snpt.io.deq 475fa7f2c26STang Haojin rat.io.snpt.useSnpt := useSnpt 476fa7f2c26STang Haojin rat.io.snpt.snptSelect := snptSelect 477c4b56310SHaojin Tang rat.io.snpt.flushVec := flushVec 478fa7f2c26STang Haojin 47924519898SXuan Hu val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault)) 48024519898SXuan Hu // fusion decoder 48124519898SXuan Hu for (i <- 0 until DecodeWidth) { 48224519898SXuan Hu fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion) 48324519898SXuan Hu fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr 48424519898SXuan Hu if (i > 0) { 48524519898SXuan Hu fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 48624519898SXuan Hu } 48724519898SXuan Hu } 48824519898SXuan Hu 48924519898SXuan Hu private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst))) 49024519898SXuan Hu for (i <- 0 until RenameWidth) { 491b9a37d2fSXuan Hu PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready, 49224519898SXuan Hu s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule")) 49324519898SXuan Hu 49424519898SXuan Hu decodePipeRename(i).ready := rename.io.in(i).ready 49524519898SXuan Hu rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) 49624519898SXuan Hu rename.io.in(i).bits := decodePipeRename(i).bits 4970a7d1d5cSxiaofeibao dispatch.io.renameIn(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) && !decodePipeRename(i).bits.isMove 4980a7d1d5cSxiaofeibao dispatch.io.renameIn(i).bits := decodePipeRename(i).bits 49924519898SXuan Hu } 50024519898SXuan Hu 50124519898SXuan Hu for (i <- 0 until RenameWidth - 1) { 50224519898SXuan Hu fusionDecoder.io.dec(i) := decodePipeRename(i).bits 50324519898SXuan Hu rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 50424519898SXuan Hu 50524519898SXuan Hu // update the first RenameWidth - 1 instructions 50624519898SXuan Hu decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 50724519898SXuan Hu when (fusionDecoder.io.out(i).valid) { 50824519898SXuan Hu fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits) 5090a7d1d5cSxiaofeibao fusionDecoder.io.out(i).bits.update(dispatch.io.renameIn(i).bits) 51024519898SXuan Hu // TODO: remove this dirty code for ftq update 51124519898SXuan Hu val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value 51224519898SXuan Hu val ftqOffset0 = rename.io.in(i).bits.ftqOffset 51324519898SXuan Hu val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset 51424519898SXuan Hu val ftqOffsetDiff = ftqOffset1 - ftqOffset0 51524519898SXuan Hu val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 51624519898SXuan Hu val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 51724519898SXuan Hu val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 51824519898SXuan Hu val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 51924519898SXuan Hu rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 52024519898SXuan Hu XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 52124519898SXuan Hu } 52224519898SXuan Hu 52324519898SXuan Hu } 52424519898SXuan Hu 52524519898SXuan Hu // memory dependency predict 52624519898SXuan Hu // when decode, send fold pc to mdp 5279477429fSsinceforYy private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool())) 52824519898SXuan Hu private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W))) 52924519898SXuan Hu for (i <- 0 until DecodeWidth) { 5309477429fSsinceforYy mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire) 53124519898SXuan Hu mdpFlodPcVec(i) := Mux( 53224519898SXuan Hu decode.io.out(i).fire, 53324519898SXuan Hu decode.io.in(i).bits.foldpc, 53424519898SXuan Hu rename.io.in(i).bits.foldpc 53524519898SXuan Hu ) 53624519898SXuan Hu } 53724519898SXuan Hu 53824519898SXuan Hu // currently, we only update mdp info when isReplay 53924519898SXuan Hu memCtrl.io.redirect := s1_s3_redirect 54024519898SXuan Hu memCtrl.io.csrCtrl := io.csrCtrl // RegNext in memCtrl 54124519898SXuan Hu memCtrl.io.stIn := io.fromMem.stIn // RegNext in memCtrl 54224519898SXuan Hu memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate // RegNext in memCtrl 5439477429fSsinceforYy memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld 54424519898SXuan Hu memCtrl.io.mdpFlodPcVec := mdpFlodPcVec 54524519898SXuan Hu memCtrl.io.dispatchLFSTio <> dispatch.io.lfst 54624519898SXuan Hu 54724519898SXuan Hu rat.io.redirect := s1_s3_redirect.valid 5486b102a39SHaojin Tang rat.io.rabCommits := rob.io.rabCommits 549cda1c534Sxiaofeibao-xjtu rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get) 55024519898SXuan Hu rat.io.intRenamePorts := rename.io.intRenamePorts 55124519898SXuan Hu rat.io.fpRenamePorts := rename.io.fpRenamePorts 55224519898SXuan Hu rat.io.vecRenamePorts := rename.io.vecRenamePorts 553368cbcecSxiaofeibao rat.io.v0RenamePorts := rename.io.v0RenamePorts 554368cbcecSxiaofeibao rat.io.vlRenamePorts := rename.io.vlRenamePorts 55524519898SXuan Hu 55624519898SXuan Hu rename.io.redirect := s1_s3_redirect 5576b102a39SHaojin Tang rename.io.rabCommits := rob.io.rabCommits 558a3fe955fSGuanghui Cheng rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep) 55924519898SXuan Hu rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) => 56024519898SXuan Hu RegEnable(waittable2rename, decodeOut.fire) 56124519898SXuan Hu } 56224519898SXuan Hu rename.io.ssit := memCtrl.io.ssit2Rename 5636dbc37d2Sxiaofeibao // disble mdp 5646dbc37d2Sxiaofeibao dispatch.io.lfst.resp := 0.U.asTypeOf(dispatch.io.lfst.resp) 5656dbc37d2Sxiaofeibao rename.io.waittable := 0.U.asTypeOf(rename.io.waittable) 5666dbc37d2Sxiaofeibao rename.io.ssit := 0.U.asTypeOf(rename.io.ssit) 56724519898SXuan Hu rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data)))) 56824519898SXuan Hu rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data)))) 56924519898SXuan Hu rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data)))) 570368cbcecSxiaofeibao rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data))) 571368cbcecSxiaofeibao rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data))) 572dcf3a679STang Haojin rename.io.int_need_free := rat.io.int_need_free 573dcf3a679STang Haojin rename.io.int_old_pdest := rat.io.int_old_pdest 574dcf3a679STang Haojin rename.io.fp_old_pdest := rat.io.fp_old_pdest 5753cf50307SZiyue Zhang rename.io.vec_old_pdest := rat.io.vec_old_pdest 576368cbcecSxiaofeibao rename.io.v0_old_pdest := rat.io.v0_old_pdest 577368cbcecSxiaofeibao rename.io.vl_old_pdest := rat.io.vl_old_pdest 578b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get) 579b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get) 580b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get) 581368cbcecSxiaofeibao rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get) 582368cbcecSxiaofeibao rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get) 583d2b20d1aSTang Haojin rename.io.stallReason.in <> decode.io.stallReason.out 584870f462dSXuan Hu rename.io.snpt.snptEnq := DontCare 585870f462dSXuan Hu rename.io.snpt.snptDeq := snpt.io.deq 586870f462dSXuan Hu rename.io.snpt.useSnpt := useSnpt 587870f462dSXuan Hu rename.io.snpt.snptSelect := snptSelect 588bb7e6e3aSxiaofeibao-xjtu rename.io.snptIsFull := snpt.io.valids.asUInt.andR 589c4b56310SHaojin Tang rename.io.snpt.flushVec := flushVecNext 590c4b56310SHaojin Tang rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr) 591c4b56310SHaojin Tang rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head 592870f462dSXuan Hu 593870f462dSXuan Hu val renameOut = Wire(chiselTypeOf(rename.io.out)) 594870f462dSXuan Hu renameOut <> rename.io.out 595ac78003fSzhanglyGit // pass all snapshot in the first element for correctness of blockBackward 596ac78003fSzhanglyGit renameOut.tail.foreach(_.bits.snapshot := false.B) 597ac78003fSzhanglyGit renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr), 598ac78003fSzhanglyGit false.B, 599ac78003fSzhanglyGit Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR 600ac78003fSzhanglyGit ) 601ac78003fSzhanglyGit 602ac78003fSzhanglyGit // pipeline between rename and dispatch 603f5c17053Sxiaofeibao-xjtu PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch") 604ff3fcdf1Sxiaofeibao-xjtu 60524519898SXuan Hu dispatch.io.redirect := s1_s3_redirect 60624519898SXuan Hu dispatch.io.enqRob <> rob.io.enq 607d2b20d1aSTang Haojin dispatch.io.robHead := rob.io.debugRobHead 608d2b20d1aSTang Haojin dispatch.io.stallReason <> rename.io.stallReason.out 609d2b20d1aSTang Haojin dispatch.io.lqCanAccept := io.lqCanAccept 610d2b20d1aSTang Haojin dispatch.io.sqCanAccept := io.sqCanAccept 6110a7d1d5cSxiaofeibao dispatch.io.fromMem.lcommit := io.fromMemToDispatch.lcommit 6120a7d1d5cSxiaofeibao dispatch.io.fromMem.scommit := io.fromMemToDispatch.scommit 6130a7d1d5cSxiaofeibao dispatch.io.fromMem.lqDeqPtr := io.fromMemToDispatch.lqDeqPtr 6140a7d1d5cSxiaofeibao dispatch.io.fromMem.sqDeqPtr := io.fromMemToDispatch.sqDeqPtr 6150a7d1d5cSxiaofeibao dispatch.io.fromMem.lqCancelCnt := io.fromMemToDispatch.lqCancelCnt 6160a7d1d5cSxiaofeibao dispatch.io.fromMem.sqCancelCnt := io.fromMemToDispatch.sqCancelCnt 6170a7d1d5cSxiaofeibao io.toMem.lsqEnqIO <> dispatch.io.toMem.lsqEnqIO 6180a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpInt := io.toDispatch.wakeUpInt 6190a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpFp := io.toDispatch.wakeUpFp 6200a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpVec := io.toDispatch.wakeUpVec 6210a7d1d5cSxiaofeibao dispatch.io.wakeUpAll.wakeUpMem := io.toDispatch.wakeUpMem 6220a7d1d5cSxiaofeibao dispatch.io.IQValidNumVec := io.toDispatch.IQValidNumVec 6230a7d1d5cSxiaofeibao dispatch.io.ldCancel := io.toDispatch.ldCancel 6240a7d1d5cSxiaofeibao dispatch.io.og0Cancel := io.toDispatch.og0Cancel 6250a7d1d5cSxiaofeibao dispatch.io.wbPregsInt := io.toDispatch.wbPregsInt 6260a7d1d5cSxiaofeibao dispatch.io.wbPregsFp := io.toDispatch.wbPregsFp 6270a7d1d5cSxiaofeibao dispatch.io.wbPregsVec := io.toDispatch.wbPregsVec 6280a7d1d5cSxiaofeibao dispatch.io.wbPregsV0 := io.toDispatch.wbPregsV0 6290a7d1d5cSxiaofeibao dispatch.io.wbPregsVl := io.toDispatch.wbPregsVl 630d2b20d1aSTang Haojin dispatch.io.robHeadNotReady := rob.io.headNotReady 631d2b20d1aSTang Haojin dispatch.io.robFull := rob.io.robFull 6325f8b6c9eSsinceforYy dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep) 63324519898SXuan Hu 6340a7d1d5cSxiaofeibao val toIssueBlockUops = Seq(io.toIssueBlock.intUops, io.toIssueBlock.fpUops, io.toIssueBlock.vfUops, io.toIssueBlock.memUops).flatten 6350a7d1d5cSxiaofeibao toIssueBlockUops.zip(dispatch.io.toIssueQueues).map(x => x._1 <> x._2) 63624519898SXuan Hu io.toIssueBlock.flush <> s2_s4_redirect 63724519898SXuan Hu 6385f8b6c9eSsinceforYy pcMem.io.wen.head := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen) 639f533cba7SHuSipeng pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen) 6403827c997SsinceforYy pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen) 64124519898SXuan Hu 64224519898SXuan Hu io.toDataPath.flush := s2_s4_redirect 64324519898SXuan Hu io.toExuBlock.flush := s2_s4_redirect 64424519898SXuan Hu 64524519898SXuan Hu 64624519898SXuan Hu rob.io.hartId := io.fromTop.hartId 64724519898SXuan Hu rob.io.redirect := s1_s3_redirect 64824519898SXuan Hu rob.io.writeback := delayedNotFlushedWriteBack 649bd5909d0Sxiaofeibao-xjtu rob.io.exuWriteback := delayedWriteBack 65085f51ecaSxiaofeibao-xjtu rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums) 651571677c9Sxiaofeibao-xjtu rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush 6526f483f86SXuan Hu rob.io.readGPAMemData := gpaMem.io.exceptionReadData 653b9a37d2fSXuan Hu rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy 65424519898SXuan Hu 65524519898SXuan Hu io.redirect := s1_s3_redirect 65624519898SXuan Hu 65724519898SXuan Hu // rob to int block 65824519898SXuan Hu io.robio.csr <> rob.io.csr 65924519898SXuan Hu // When wfi is disabled, it will not block ROB commit. 66024519898SXuan Hu rob.io.csr.wfiEvent := io.robio.csr.wfiEvent 66124519898SXuan Hu rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable 66224519898SXuan Hu 66324519898SXuan Hu io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5) 66424519898SXuan Hu 66524519898SXuan Hu io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 66624519898SXuan Hu io.robio.exception := rob.io.exception 66724519898SXuan Hu io.robio.exception.bits.pc := s1_robFlushPc 66824519898SXuan Hu 66924519898SXuan Hu // rob to mem block 67024519898SXuan Hu io.robio.lsq <> rob.io.lsq 67124519898SXuan Hu 67263d67ef3STang Haojin io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get) 67363d67ef3STang Haojin io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get) 67463d67ef3STang Haojin io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get) 67563d67ef3STang Haojin io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get) 67663d67ef3STang Haojin io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get) 67724519898SXuan Hu 67817b21f45SHaojin Tang rob.io.debug_ls := io.robio.debug_ls 67917b21f45SHaojin Tang rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue 68017b21f45SHaojin Tang rob.io.lsTopdownInfo := io.robio.lsTopdownInfo 681a751b11aSchengguanghui rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState 6826ce10964SXuan Hu rob.io.debugEnqLsq := io.debugEnqLsq 6836ce10964SXuan Hu 68417b21f45SHaojin Tang io.robio.robDeqPtr := rob.io.robDeqPtr 6858744445eSMaxpicca-Li 6861bf9a598SAnzo io.robio.storeDebugInfo <> rob.io.storeDebugInfo 6871bf9a598SAnzo 6887e4f0b19SZiyue-Zhang // rob to backend 6897e4f0b19SZiyue-Zhang io.robio.commitVType := rob.io.toDecode.commitVType 6907e4f0b19SZiyue-Zhang // exu block to decode 691d8a50338SZiyue Zhang decode.io.vsetvlVType := io.toDecode.vsetvlVType 6925110577fSZiyue Zhang // backend to decode 6935110577fSZiyue Zhang decode.io.vstart := io.toDecode.vstart 6945110577fSZiyue Zhang // backend to rob 6955110577fSZiyue Zhang rob.io.vstartIsZero := io.toDecode.vstart === 0.U 6967e4f0b19SZiyue-Zhang 69792c61038SXuan Hu io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo 69892c61038SXuan Hu 699e43bb916SXuan Hu io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap 700e43bb916SXuan Hu io.toVecExcpMod.excpInfo := rob.io.toVecExcpMod.excpInfo 701e43bb916SXuan Hu // T : rat receive rabCommit 702e43bb916SXuan Hu // T+1: rat return oldPdest 703e43bb916SXuan Hu io.toVecExcpMod.ratOldPest match { 704e43bb916SXuan Hu case fromRat => 705e43bb916SXuan Hu (0 until RabCommitWidth).foreach { idx => 706e43bb916SXuan Hu fromRat.v0OldVdPdest(idx).valid := RegNext( 707e43bb916SXuan Hu rat.io.rabCommits.isCommit && 708e43bb916SXuan Hu rat.io.rabCommits.isWalk && 709e43bb916SXuan Hu rat.io.rabCommits.commitValid(idx) && 710e43bb916SXuan Hu rat.io.rabCommits.info(idx).v0Wen 711e43bb916SXuan Hu ) 712e43bb916SXuan Hu fromRat.v0OldVdPdest(idx).bits := rat.io.v0_old_pdest(idx) 713e43bb916SXuan Hu fromRat.vecOldVdPdest(idx).valid := RegNext( 714e43bb916SXuan Hu rat.io.rabCommits.isCommit && 715e43bb916SXuan Hu rat.io.rabCommits.isWalk && 716e43bb916SXuan Hu rat.io.rabCommits.commitValid(idx) && 717e43bb916SXuan Hu rat.io.rabCommits.info(idx).vecWen 718e43bb916SXuan Hu ) 719e43bb916SXuan Hu fromRat.vecOldVdPdest(idx).bits := rat.io.vec_old_pdest(idx) 720e43bb916SXuan Hu } 721e43bb916SXuan Hu } 722e43bb916SXuan Hu 72360ebee38STang Haojin io.debugTopDown.fromRob := rob.io.debugTopDown.toCore 72460ebee38STang Haojin dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch 72560ebee38STang Haojin dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore 7267cf78eb2Shappy-lx io.debugRolling := rob.io.debugRolling 72760ebee38STang Haojin 7285f8b6c9eSsinceforYy io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull) 7290a7d1d5cSxiaofeibao io.perfInfo.ctrlInfo.intdqFull := false.B 7300a7d1d5cSxiaofeibao io.perfInfo.ctrlInfo.fpdqFull := false.B 7310a7d1d5cSxiaofeibao io.perfInfo.ctrlInfo.lsdqFull := false.B 73224519898SXuan Hu 7330a7d1d5cSxiaofeibao val perfEvents = Seq(decode, rename, dispatch, rob).flatMap(_.getPerfEvents) 73424519898SXuan Hu generatePerfEvent() 73585a8d7caSZehao Liu 73685a8d7caSZehao Liu val criticalErrors = rob.getCriticalErrors 73785a8d7caSZehao Liu generateCriticalErrors() 73824519898SXuan Hu} 73924519898SXuan Hu 74024519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 74124519898SXuan Hu val fromTop = new Bundle { 74224519898SXuan Hu val hartId = Input(UInt(8.W)) 74324519898SXuan Hu } 74424519898SXuan Hu val toTop = new Bundle { 74524519898SXuan Hu val cpuHalt = Output(Bool()) 74624519898SXuan Hu } 74724519898SXuan Hu val frontend = Flipped(new FrontendToCtrlIO()) 74815ed99a7SXuan Hu val fromCSR = new Bundle{ 74915ed99a7SXuan Hu val toDecode = Input(new CSRToDecode) 750c308d936Schengguanghui val traceCSR = Input(new TraceCSR) 75115ed99a7SXuan Hu } 75224519898SXuan Hu val toIssueBlock = new Bundle { 75324519898SXuan Hu val flush = ValidIO(new Redirect) 7540a7d1d5cSxiaofeibao val intUopsNum = backendParams.intSchdParams.get.issueBlockParams.map(_.numEnq).sum 7550a7d1d5cSxiaofeibao val fpUopsNum = backendParams.fpSchdParams.get.issueBlockParams.map(_.numEnq).sum 7560a7d1d5cSxiaofeibao val vfUopsNum = backendParams.vfSchdParams.get.issueBlockParams.map(_.numEnq).sum 7570a7d1d5cSxiaofeibao val memUopsNum = backendParams.memSchdParams.get.issueBlockParams.filter(x => x.StdCnt == 0).map(_.numEnq).sum 7580a7d1d5cSxiaofeibao val intUops = Vec(intUopsNum, DecoupledIO(new DynInst)) 7590a7d1d5cSxiaofeibao val fpUops = Vec(fpUopsNum, DecoupledIO(new DynInst)) 7600a7d1d5cSxiaofeibao val vfUops = Vec(vfUopsNum, DecoupledIO(new DynInst)) 7610a7d1d5cSxiaofeibao val memUops = Vec(memUopsNum, DecoupledIO(new DynInst)) 7620a7d1d5cSxiaofeibao } 7630a7d1d5cSxiaofeibao val fromMemToDispatch = new Bundle { 7640a7d1d5cSxiaofeibao val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 7650a7d1d5cSxiaofeibao val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB 7660a7d1d5cSxiaofeibao val lqDeqPtr = Input(new LqPtr) 7670a7d1d5cSxiaofeibao val sqDeqPtr = Input(new SqPtr) 7680a7d1d5cSxiaofeibao // from lsq 7690a7d1d5cSxiaofeibao val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 7700a7d1d5cSxiaofeibao val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 7710a7d1d5cSxiaofeibao } 7720a7d1d5cSxiaofeibao //toMem 7730a7d1d5cSxiaofeibao val toMem = new Bundle { 7740a7d1d5cSxiaofeibao val lsqEnqIO = Flipped(new LsqEnqIO) 7750a7d1d5cSxiaofeibao } 7760a7d1d5cSxiaofeibao val toDispatch = new Bundle { 7770a7d1d5cSxiaofeibao val wakeUpInt = Flipped(backendParams.intSchdParams.get.genIQWakeUpOutValidBundle) 7780a7d1d5cSxiaofeibao val wakeUpFp = Flipped(backendParams.fpSchdParams.get.genIQWakeUpOutValidBundle) 7790a7d1d5cSxiaofeibao val wakeUpVec = Flipped(backendParams.vfSchdParams.get.genIQWakeUpOutValidBundle) 7800a7d1d5cSxiaofeibao val wakeUpMem = Flipped(backendParams.memSchdParams.get.genIQWakeUpOutValidBundle) 7810a7d1d5cSxiaofeibao val allIssueParams = backendParams.allIssueParams.filter(_.StdCnt == 0) 7820a7d1d5cSxiaofeibao val allExuParams = allIssueParams.map(_.exuBlockParams).flatten 7830a7d1d5cSxiaofeibao val exuNum = allExuParams.size 7840a7d1d5cSxiaofeibao val maxIQSize = allIssueParams.map(_.numEntries).max 7850a7d1d5cSxiaofeibao val IQValidNumVec = Vec(exuNum, Input(UInt(maxIQSize.U.getWidth.W))) 7860a7d1d5cSxiaofeibao val og0Cancel = Input(ExuVec()) 7870a7d1d5cSxiaofeibao val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO)) 7880a7d1d5cSxiaofeibao val wbPregsInt = Vec(backendParams.numPregWb(IntData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 7890a7d1d5cSxiaofeibao val wbPregsFp = Vec(backendParams.numPregWb(FpData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 7900a7d1d5cSxiaofeibao val wbPregsVec = Vec(backendParams.numPregWb(VecData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 7910a7d1d5cSxiaofeibao val wbPregsV0 = Vec(backendParams.numPregWb(V0Data()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 7920a7d1d5cSxiaofeibao val wbPregsVl = Vec(backendParams.numPregWb(VlData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W)))) 79324519898SXuan Hu } 79424519898SXuan Hu val toDataPath = new Bundle { 79524519898SXuan Hu val flush = ValidIO(new Redirect) 796c37914a4Sxiaofeibao val pcToDataPathIO = new PcToDataPathIO(params) 79724519898SXuan Hu } 79824519898SXuan Hu val toExuBlock = new Bundle { 79924519898SXuan Hu val flush = ValidIO(new Redirect) 80024519898SXuan Hu } 80192c61038SXuan Hu val toCSR = new Bundle { 80292c61038SXuan Hu val trapInstInfo = Output(ValidIO(new TrapInstInfo)) 80392c61038SXuan Hu } 80424519898SXuan Hu val fromWB = new Bundle { 80524519898SXuan Hu val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles)) 80624519898SXuan Hu } 80724519898SXuan Hu val redirect = ValidIO(new Redirect) 80824519898SXuan Hu val fromMem = new Bundle { 809272ec6b1SHaojin Tang val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx 81024519898SXuan Hu val violation = Flipped(ValidIO(new Redirect)) 81124519898SXuan Hu } 81283ba63b3SXuan Hu val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 813b133b458SXuan Hu val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 8144b0d80d8SXuan Hu 81524519898SXuan Hu val csrCtrl = Input(new CustomCSRCtrlIO) 81624519898SXuan Hu val robio = new Bundle { 81724519898SXuan Hu val csr = new RobCSRIO 81824519898SXuan Hu val exception = ValidIO(new ExceptionInfo) 81924519898SXuan Hu val lsq = new RobLsqIO 8206810d1e8Ssfencevma val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo)) 8212326221cSXuan Hu val debug_ls = Input(new DebugLSIO()) 82217b21f45SHaojin Tang val robHeadLsIssue = Input(Bool()) 82317b21f45SHaojin Tang val robDeqPtr = Output(new RobPtr) 8247e4f0b19SZiyue-Zhang val commitVType = new Bundle { 8257e4f0b19SZiyue-Zhang val vtype = Output(ValidIO(VType())) 8267e4f0b19SZiyue-Zhang val hasVsetvl = Output(Bool()) 8277e4f0b19SZiyue-Zhang } 8281bf9a598SAnzo 8291bf9a598SAnzo // store event difftest information 8301bf9a598SAnzo val storeDebugInfo = Vec(EnsbufferWidth, new Bundle { 8311bf9a598SAnzo val robidx = Input(new RobPtr) 8321bf9a598SAnzo val pc = Output(UInt(VAddrBits.W)) 8331bf9a598SAnzo }) 83424519898SXuan Hu } 83524519898SXuan Hu 836d8a50338SZiyue Zhang val toDecode = new Bundle { 837d8a50338SZiyue Zhang val vsetvlVType = Input(VType()) 8385110577fSZiyue Zhang val vstart = Input(Vl()) 839d8a50338SZiyue Zhang } 840d8a50338SZiyue Zhang 841e43bb916SXuan Hu val fromVecExcpMod = Input(new Bundle { 842e43bb916SXuan Hu val busy = Bool() 843e43bb916SXuan Hu }) 844e43bb916SXuan Hu 845e43bb916SXuan Hu val toVecExcpMod = Output(new Bundle { 846e43bb916SXuan Hu val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab)) 847e43bb916SXuan Hu val excpInfo = ValidIO(new VecExcpInfo) 848e43bb916SXuan Hu val ratOldPest = new RatToVecExcpMod 849e43bb916SXuan Hu }) 850e43bb916SXuan Hu 8514907ec88Schengguanghui val traceCoreInterface = new TraceCoreInterface 8524907ec88Schengguanghui 85324519898SXuan Hu val perfInfo = Output(new Bundle{ 85424519898SXuan Hu val ctrlInfo = new Bundle { 85524519898SXuan Hu val robFull = Bool() 85624519898SXuan Hu val intdqFull = Bool() 85724519898SXuan Hu val fpdqFull = Bool() 85824519898SXuan Hu val lsdqFull = Bool() 85924519898SXuan Hu } 86024519898SXuan Hu }) 86163d67ef3STang Haojin val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 86263d67ef3STang Haojin val diff_fp_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 86363d67ef3STang Haojin val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 86463d67ef3STang Haojin val diff_v0_rat = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None 86563d67ef3STang Haojin val diff_vl_rat = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None 86624519898SXuan Hu 867c61abc0cSXuan Hu val sqCanAccept = Input(Bool()) 868c61abc0cSXuan Hu val lqCanAccept = Input(Bool()) 8694b0d80d8SXuan Hu 8704b0d80d8SXuan Hu val debugTopDown = new Bundle { 8714b0d80d8SXuan Hu val fromRob = new RobCoreTopDownIO 8724b0d80d8SXuan Hu val fromCore = new CoreDispatchTopDownIO 8734b0d80d8SXuan Hu } 8744b0d80d8SXuan Hu val debugRolling = new RobDebugRollingIO 8756ce10964SXuan Hu val debugEnqLsq = Input(new LsqEnqIO) 87624519898SXuan Hu} 87724519898SXuan Hu 87824519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) { 87924519898SXuan Hu require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name") 88024519898SXuan Hu 88124519898SXuan Hu val maxIdx = namedCnt.map(_._2).sum 88224519898SXuan Hu val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i => 88324519898SXuan Hu val begin = namedCnt.slice(0, i).map(_._2).sum 88424519898SXuan Hu val end = begin + namedCnt(i)._2 88524519898SXuan Hu (namedCnt(i)._1, (begin, end)) 88624519898SXuan Hu }.toMap 88724519898SXuan Hu 88824519898SXuan Hu def apply(name: String): Seq[Int] = { 88924519898SXuan Hu require(nameRangeMap.contains(name)) 89024519898SXuan Hu nameRangeMap(name)._1 until nameRangeMap(name)._2 89124519898SXuan Hu } 89224519898SXuan Hu} 893